![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
mic7400 configurable pmic, five - channel buck regulator plus one - boost with hyperlight load ? and i 2 c control hyperlight load is a registered trademark of micrel, inc . micrel inc. ? 2180 fortune drive ? san jose, ca 95131 ? usa ? tel +1 (408) 944 - 0800 ? fax + 1 (408) 474 - 1000 ? http://www.micrel.com march 3, 2015 revision 2.0 general description th e mic7400 is a powerful, highly integrated, configurable, power - management ic (pmic) featuring five synchronous buck regulators, one boost regulator and high - speed i 2 c interface with an internal eeprom. the device offers two distinct modes of operation ?stand - by mode? and ?normal mode? intended to provide an energy optimize d solution suitable f or portable handheld, and infotainment applications. in normal mode, th e programmable switching converters can be configured to support a variety of features, including start - up sequencing, timing, soft - start ramp, output voltage levels, current limit levels and output discharge for each channel. in stand - by mode the pmic can configured in a low power state by either disabling an output or by chan g ing the ou tput voltage to a lower level. independent exit from stand - by mode can be achieved either by i 2 c communication or the external stby pin. the device has five synchronous bu ck regulators with high - speed adaptive on - time control supporting even the challenging ultra - fast transient requirement for core supplies. one boost regulator provides a flash - memory programming supply that delivers up to 200ma of output current. the boost is equipped with an output disconnect switch that opens if a short - to - ground fault is detected. an internal eeprom enables a single - chip solution across many platforms by allowing the designer to customize the pmic for their design. modifications can be made without the need to re - approve a new pmic, saving valu able design resources and time. all switchers provide light - load efficiency with hyperlight load ? mode for buck and pfm mode for boost. an additional benefit of this proprietary architecture is ver y - low output ripple voltage throughout the entire load range with the use of small output capacitors. the mic7400 is designed for use with a small inductor s (down to 0.47h for buck, 1.5h for boost), and an output capacitor as small as 10f for buck, enab ling a total solution size of 15mm 15mm and less than 1mm height. the datasheet and other support documentati on can be found on micrel?s web site at: www.micrel.com . features ? input v oltage: 2.4 v to 5.5v ? five independen t synchronous bucks up to 3a ? one independent non - synchronous boost 200ma ? 200a quiescent current (all regulators on) ? 93% peak buck efficiency, 85% typical efficiency at 1ma ? dual power mode: stand - by and normal mode ? i2c interface up to 3.4mhz ? i2c on - the - fly eeprom programmability , featuring: ? buck and boost output voltage scaling ? power - on - reset threshold and delay ? power - up sequencing / sequencing delay ? buck and boost current limit ? buck and b oost pull - down when disabled ? individual on, off, and standby modes ? soft - start and g lobal power - good masking ? 23a buck typical quiescent current ? 70a boost typ ical quiescent current ? 1.5% output accuracy over temperature/line/load ? 2.0mhz boost switching frequency ? 1.3 mhz buck operation in continuous mode ? ultra - fast buck transient response ? 15mm 15mm 1.25mm solution size ? thermal - shutdown and current - limit protection ? 36- pin 4.5mm 4.5mm 0.85mm fqfn package (0.4 mm pitch ) ? ? 40 c to +125 c junction temperature range applicatio ns ? c lient and enterprise solid state d rives (ssd) ? consumer and in - vehicle infotainment devices ? multimedia devices ? portable handheld devices ? security camera ? gaming machines ? service provider gateways
micrel, inc. mic7400 march 3, 2015 2 revision 2.0 typical application ordering information part number marking output voltages features package ( 1 ) lead finish MIC7400YFL 7400 ywws 1.8v, 1.1v, 1.8v 1.05v, 1.25v, 12v stby ? active low falling edge ( default ) 36- pin 4.5mm 4.5mm fqfn pb - free mic7400 -xxxx yfl ( 2 ) x x 7400 x yyww x configurable configurable 36- pin 4.5mm 4.5mm fqfn pb - free note s : 1. green, rohs - compliant package. lead finish is matte tin. mold compound is halogen free . 2. configurable options available upon request. contact marketing . micrel, inc. mic7400 march 3, 2015 3 revision 2.0 table of contents list of figures .......................................................................................................................................................................... 5 list of tables ........................................................................................................................................................................... 6 pin configuration ..................................................................................................................................................................... 7 pin de scription ........................................................................................................................................................................ 7 absolute maximum ratings .................................................................................................................................................. 10 operating ratings ................................................................................................................................................................. 10 electrical characteristics ....................................................................................................................................................... 10 typical characteristics .......................................................................................................................................................... 15 functional characteristics ..................................................................................................................................................... 17 mic7400 block diagram ....................................................................................................................................................... 24 functi onal description ........................................................................................................................................................... 25 programmable buck soft - start control ............................................................................................................................. 25 buck digital voltage control (dvc) ................................................................................................................................... 26 programmable boost soft - start control ............................................................................................................................ 27 boost digital voltage control (dvc) ................................................................................................................................. 28 buck current limit ............................................................................................................................................................. 28 boost current limit ............................................................................................................................................................ 29 global power good pin ..................................................................................................................................................... 29 standard delay .................................................................................................................................................................. 29 power - up sequencing ....................................................................................................................................................... 29 programmable power - on- reset (por) delay .................................................................................................................. 30 power - down sequencing .................................................................................................................................................. 30 stand - by mode .................................................................................................................................................................. 31 resistive disc harge ........................................................................................................................................................... 31 stby pin ........................................................................................................................................................................... 31 safe start - up into a pre - biased output ............................................................................................................................ 32 buck regulator power dissipation .................................................................................................................................... 32 total power dissipation ..................................................................................................................................................... 32 powe r derating .................................................................................................................................................................. 33 overtemperature fault ...................................................................................................................................................... 33 thermal measurements ..................................................................................................................................................... 34 timing diagrams ................................................................................................................................................................... 35 normal power - up sequence for outputs .......................................................................................................................... 35 standby (stby) pin (wake - up) ............................................................................................................................................ 36 evaluation board schematic ................................................................................................................................................. 37 bill of materials ...................................................................................................................................................................... 38 micrel, inc. mic7400 march 3, 2015 4 revision 2.0 table of contents (continued) pcb layout guidelines general .............................................................................................................................................................................. 39 ic ....................................................................................................................................................................................... 39 input capacitor .................................................................................................................................................................. 39 inductor .............................................................................................................................................................................. 39 output capacitor ............................................................................................................................................................... 39 proper termination of unused pins ...................................................................................................................................... 40 pcb layout recommendations ............................................................................................................................................ 41 pa ckage information and recommended landing pattern .................................................................................................. 45 appendix a ............................................................................................................................................................................ 46 i 2 c control register ........................................................................................................................................................... 47 serial port operation ......................................................................................................................................................... 47 extern al host interface .................................................................................................................................................. 47 special host i 2 c commands ......................................................................................................................................... 48 special keys .................................................................................................................................................................. 48 appendix b ............................................................................................................................................................................ 49 register settings descriptions .......................................................................................................................................... 49 power good register (00?h) .......................................................................................................................................... 49 eeprom - ready register (01?h) ................................................................................................................................... 50 fault registers (02?h) ..................................................................................................................................................... 51 standby register (03?h) ..................................................................................................................................................... 52 enab le/disable register (04?h) .......................................................................................................................................... 53 regulator output voltage setting normal mode (05?h ? 09?h) ...................................................................................... 54 boost regulator output voltage setting normal mode (0a?h) ...................................................................................... 55 regulator voltage setting stby mode (0b?h ? 0f?h) ....................................................................................................... 56 boost regulator output voltage setting stby mode (10?h) ............................................................................................. 57 sequence register (11?h) .................................................................................................................................................. 58 delay register (17?h) ......................................................................................................................................................... 61 soft - start registers (18?h ? 1a?h) ...................................................................................................................................... 62 current - limit (normal mode) registers (1b?h ? 1d?h) ...................................................................................................... 63 current - limit (stby mode) registers (1e ? 20?h) ............................................................................................................ 65 power - on - reset (por) threshold voltage setting register (21?h and 22?h) ................................................................... 66 pull - down when disabled register (23?h) ......................................................................................................................... 67 micrel, inc. mic7400 march 3, 2015 5 revision 2.0 list of figures figure 1. buck soft - start ..................................................................................................................................................... 25 figure 2. buck soft - start ..................................................................................................................................................... 26 figure 3. buck dvc control ramp ..................................................................................................................................... 26 figure 4. buck dvc control ramp ..................................................................................................................................... 27 figure 5. boost soft - start ramp ......................................................................................................................................... 27 figure 6. boost soft - start .................................................................................................................................................... 27 figure 7. boost dvc control ramp .................................................................................................................................... 28 figure 8. standard delay time ........................................................................................................................................... 29 figure 9. hot plug ? v in rising ........................................................................................................................................... 30 figure 10. por ..................................................................................................................................................................... 30 figure 11. hot un - plug ? v in falling ..................................................................................................................................... 30 figure 12. i 2 c stand - by mode .............................................................................................................................................. 31 figure 13. output pull - down resistance .............................................................................................................................. 31 figure 14. stby - to - normal transition (default) .......................................................................................................... 32 figure 15. pre - biased output voltage .................................................................................................................................. 32 figure 16. power dissipation ................................................................................................................................................ 33 figure 17. power derating curve .......................................................................................................................................... 33 figure 18. hot plug input voltage spike ............................................................................................................................... 34 figure 19. mic7400 power - up/down ................................................................................................................................... 35 figure 20. mic7400 stby function (default) ................................................................................................................. 36 figure 21. conne ctions for unused pins .............................................................................................................................. 40 figure 22. read/write protocol ............................................................................................................................................. 47 micrel, inc. mic7400 march 3, 2015 6 revision 2.0 list of tables table 1. buck outputs default soft - start time (default) ................................................................................................. 26 table 2. boost output default soft - start time ..................................................................................................................... 28 table 3. buck current limit register settings ...................................................................................................................... 28 table 4. summarization of unused pin connections ........................................................................................................... 40 table 5. power good status register .................................................................................................................................. 49 table 6. eeprom status register ....................................................................................................................................... 50 table 7. overcurrent status fault register .......................................................................................................................... 51 table 8. standby register ..................................................................................................................................................... 52 table 9. enable register ....................................................................................................................................................... 53 table 10. dvc registers for out[1 ? 5] .............................................................................................................................. 54 tabl e 11. dvc registers for out6 ....................................................................................................................................... 55 table 12. standby registers ................................................................................................................................................. 56 table 13. standby dvc register for out6 .......................................................................................................................... 57 table 14. sequence state 1 register ................................................................................................................................... 59 table 15. sequ ence state 2 register ................................................................................................................................... 59 table 16. sequence state 3 register ................................................................................................................................... 59 table 17. sequence state 4 register ................................................................................................................................... 60 table 18. sequence state 5 register ................................................................................................................................... 60 table 19. sequence state 6 register ................................................................................................................................... 61 table 20. delay register ....................................................................................................................................................... 61 table 21. soft - start register speed settings ....................................................................................................................... 62 table 22. soft - start register out1 and out2 .................................................................................................................... 62 table 23. soft - start register out3 and out4 .................................................................................................................... 62 table 24. soft - start register out5 and out6 .................................................................................................................... 63 table 25. current - limit register i out1 and i out2 ................................................................................................................... 63 table 26. current - limit register i out3 and i out4 ................................................................................................................... 64 table 27. current - limit register i out 5 and i out6 ................................................................................................................... 64 table 28. standby current - limit register i out1 and i out2 ..................................................................................................... 65 table 29. standby current - limit register i out3 and i out4 ..................................................................................................... 65 table 30. standby current - limit register i out5 and i out6 ..................................................................................................... 66 table 31. rising and falling power - on- reset threshold voltage settings .......................................................................... 66 table 32. power - on- reset rising threshold voltage setting register (21?h) ...................................................................... 67 table 33. power - on- reset falling threshold voltage setting register (22?h) ..................................................................... 67 table 34. pull - down when disabled register ....................................................................................................................... 67 micrel, inc. mic7400 march 3, 2015 7 revision 2.0 pin configuration 36- pin 4.5mm 4.5mm fqfn ( fl ) (top view) pin description pin num ber pin name description 1 sw2 switch pin 2 (output): inductor connection for the synchronous step - down regulator. connect the inductor between the output capacitor and the sw2 pin . 2 pvin2 power supply voltage 2 (input): input supply to the source of the internal high - side p - channel mosfet. a n input capacitor between pvin2 and the power ground pgnd2 pin is required and to be place d as close as possible to the ic. 3 out2 output voltage sense 2 (input): this pin is used to sense the output voltage. connect out2 as close to the output capacitor as possible to sense output voltage. also provides the path to discharge the output through an internal 90 resistor when disabled. this pull - down feature is programmed through the pulld[x] register. 4 pvin3 power supply voltage 3 (input): inpu t supply to the source of the internal high - side p - channel mosfet. an input capacitor between pvin3 and the power ground pgnd3 pin is required and to be place d as close as possible to the ic. 5 sw3 switch pin 3 (output): inductor connection for the synchronous step - down regulator. connect the inductor between the output capacitor and the sw3 pin . 6 pgnd3 power ground 3: the power ground for the synchronous buck converter power stage. the pgnd pin connects to the sources of the internal low - side n - channel mosfet, the negative terminals of input capacitors, and the negative terminals of output capacitors. 7 out3 output voltage sense 3 (input): this pin is used to sense the output voltage. connec t out3 as close to the output capacitor as possible to sense output voltage. also provides the path to discharge the output through an internal 90 resistor when disabled. this pull - down feature is programmed through the pulld[x] register. 8 pvin4 power supply voltage 4 (input): input supply to the source of the internal high - side p - channel mosfet. an input capacitor between pvin4 and the power ground pgnd4 pin is required and to be place d as close as possible to the ic. micrel, inc. mic7400 march 3, 2015 8 revision 2.0 pin description (continued) pin num ber pin name description 9 sw4 switch pin 4 (output): inductor connection for the synchronous step - down regulator. connect the inductor between the output capacitor and the sw4 pin . 10 pgnd4 power ground 4: the power ground for the synchronous buck converter power stage. the pgnd pin connects to the source of the internal low - side n - channel mosfet, the negative terminals of input capacitors, and the negative terminals of output capacitors. 11 out4 output voltage sense 4 (input): th is pin is used to sense the output voltage. connect the out 4 as close to the output capacitor as possible to sense output voltage. also provides the path to discharge the output through an internal 90 resistor when disabled. this pull - down feature is prog rammed through the pulld[x] register. 12 stby standby reset (input): standby mode allows the total power consumption to be reduced by either lowering a supply voltage or turning it off. the ic can be placed in standby mode while operating in n ormal mode b y a high -to - low transition ( default ) on the stby input. when this occurs , the stby_modeb bit will be set to logic ? 0 ?. either a low -to - high transition on the stby pin or an i2c write command to the stby_modeb bit sets a ll of the regulators to their normal mode default settings. this pin can be driven with either a digital signal or open collector output. do not let this pin float. connect to ground or v in . a pull - down resistor of 100 k or less can also be used . there are both a high -to - low ( default ) and low -to - high normal to standby trigger options available. 13 sda high - speed mode 3.4mhz i2c data (input/output): this is an open drain , bidirectional data pin. data is read on the rising edge of the scl and data is clocked out on the falling edge of the scl. external pull - up resistors are required. 14 agnd analog ground: internal signal ground for all low power circuits. connect to ground plane for best operation. 15 scl high - speed mode 3.4mhz i2c clock ( input ): i2c serial clock line open drain in put. external pull - up resistors are required. 16 por power -o n - reset (output): this is an open drain output that goes high after the por delay time elapses. the por delay time starts as soon as the avin pin voltage rises above the upper threshold set by the porup register. the por output goes low without delay when avin falls below the lower threshold set by the pordn register. 17 out5 output voltage sense 5 (input): this pin is used to sense the output voltage. connect out 5 as close to the output capac itor as possible to sense output voltage. also provides the path to discharge the output through an internal 90 resistor when disabled. this pull - down feature is programmed through the pulld[x] register. 18 pgnd5 power ground 5: the power ground for the synchronous buck converter power stage. the pgnd pin connects to the source of the internal low - side n - channel mosfet, the negative terminals of input capacitors, and the negative terminals of output capacitors. 19 sw5 switch pin 5 (output): inductor connection for the synchronous step - down regulator. connect the inductor between the output capacitor and the sw5 pin . 20 pvin5 power supply voltage 5 (input): input supply to the source of the internal high - side p - chann el mosfet. an input capacitor between pvin5 and the power ground pgnd5 pin is required and to be place d as close as possible to the ic. 21 out6 output voltage 6 sense (input): this pin is used to sense the output voltage. connect out 6 as close to the output capacitor as possible to sense output voltage. also provides the path to discharge the output through an internal programmable current source when di sabled. this pull - down feature is programmed through the pulld[x] register. 22 pgnd6 power ground 6: the power ground for the boost converter power stage. the pgnd pin connects to the source of the internal low - side n - channel mosfet, the negative terminals of input capacitors, and the negative terminals of output capacitors. 23 sw6 swit ch pin 6 (input): inductor connection for the boost regulator. connect the inductor between the pvin6o and sw6 pin . micrel, inc. mic7400 march 3, 2015 9 revision 2.0 pin description (continued) pin num ber pin name description 24 pvin6o power supply voltage 6 (output): this pin is the output of the power disconnect switch for the boost regulator. when the boost regulator is on, an internal switch provides a current path for the boost inductor. in shutdown, an internal p - channel mo sfet is turned off and disconnects the boost output from the input supply. this feature eliminates current draw from t he input supply during shutdown. an input capacitor between pvin6 o and the power ground pgnd6 pin is required and place as close as possible to the ic. 25 pvin6 power supply voltage 6 (input): input supply to the internal disconnect switch . 26 pvin1 power supply voltage 1 (input): input supply to the source of the i nternal high - side p - channel mosfet. an input capacitor between pvin1 and the power ground pgnd1 pin is required and to be place d as close as possible to the ic. 27 sw1 switch pin 1 (output): inductor connection for the synchronous step - down regulator. connect the inductor between the output capacitor and the sw1 pin . 28 pgnd1 power ground 1: the power ground for the synchronous buck converter power stage. the pgnd pin connects to the source of the internal low - side n - channel mosfet, the negative terminals of input capacitors, and the negative terminals of output capacitors. 29 out1 output voltage sense 1 (input): this pin is used to sense the output voltage remotely . connect out 1 as close to output capacitor as possible to sense output voltage. this feature a lso provides the path to discharge the output through an internal 90 resistor when disabled. the pull - down feature is programmed through the pulld[x] register. 30 vslt por selection threshold (input): a high on this pin sets the porup and pordn registers to their upper threshold limits and a low to their lower threshold limits. do not leave floating. 31 avin analog voltage supply (input): the start - up sequence begins as soon as the avin pin voltage rises above the ic?s uvlo upper threshold. the outputs do not turn off until avin pin voltage falls below the lower threshold limit. a 2.2 f ceramic capacitor from the avin pin to agnd pin must be placed next to the ic. 32 agnd analog ground: internal signal ground for all low power circuits. connect directly to the layer 2 ground plane. layer 2 is the point where all the pgnds and agnd are connected. do not connect pgnd and agnd together on the top layer. 33 nc no connect. must be left floating. 34 nc no connect. must be left floating. 35 pg global power good (output): this is an open drain output that is pulled high when all the regulator power good flags are high. if an output falls below the power good threshold or a thermal fault occurs, the global power good flag is pulled low. there is a falling edge de - glitch time of 50s to prevent false triggering on output voltage transients. a power good mask feature programmed through the pgood_mask[x] registers can be used to ignore a power good fault. when masked an individual power good fault wil l not cause the global power good output to de - assert. do not connect the power good pull - up resistor to a voltage higher than av in . 36 pgnd2 power ground 2: the power ground for the synchronous buck converter power stage. the pgnd pin connects to the sou rce of the internal low - side n - channel mosfet, the negative terminals of input capacitors, and the negative terminals of output capacitors . ep epad exposed pad: must be connected to the gnd plane for full output power to be realized . micrel, inc. mic7400 march 3, 2015 10 revision 2.0 absolute maximum ratings ( 3 ) supply voltage s ( p v i n[1 - 6] ) .................................. - 0.3v to 6 v analog supply voltage ( a v i n ) ............................ - 0.3v to 6 v buck output voltage s (v out [1- 5] ) ......................... - 0.3v to 6 v boost output voltage (v out 6 ) ........................... - 0.3v to 20 v buck switch voltage s (v sw [1 - 5] ). ......................... - 0. 3 v to 6v boost switch voltage (v sw 6 ). ........................... - 0. 3 v to 20v power good voltage (v pg ) .............................. - 0.3v to a v in power - on reset output (v por ) .......................... - 0.3v to 6v por threshold voltage (v vslt ) ......................... - 0.3v to 6v standby voltage (v stby ) ..................................... - 0.3v to 6v i2c io (v sda , v scl ) ........................................... - 0.3v to a v in agnd to pgnd[1 - 6] ....................................... - 0.3v to 0.3 v ambient storage temperature (ts) ........... - 40 c to +150c esd hbm rating (6) ........................................................ 2kv esd mm rating ............................................................ 200v operating ratings ( 4 ) input voltage ( p v in [1 - 6] ) ..................................... 2.4 v to 5.5v analog input voltage ( a v in ) ............................. 2.4 v to 5.5v buck output voltage range (v out[1 - 5] ) ............. 0.8 v to 3.3v boost output voltage range (v out6 ) ................... 7 v to 14v power good voltage (v pg ) ................................... 0 v to a v in power - on reset output (v por ) ............................ 0v to a v in por threshold voltage (v vslt ) ........................... 0 v to a v in standby voltage (v stby ) ....................................... 0 v to a v in i2c io (v sda , v scl ) ................................................ 0 v to a v in junction temperature (t j ) (5 ) ...................... - 40c to + 125 c junction thermal resistance 4.5 mm 4.5 mm fqfn - 36 ( ja ) ........................ 30c/w electrical characteristics ( 7 ) v in = av in = pv in (1 - 6) = 5.0v; v out1 = 1.8v; v out2 = 1.1v; v out3 = 1.8v; v out4 = 1.05v; v out5 = 1.25v; v out6 = 12v (refer to the evaluation board schematic for component values). t a = 25c, unless otherw ise noted. bold values indicate ? j ? ? & |