Part Number Hot Search : 
HYS72D MAX8702 MMBT390 04020 T201117 CA139 PR2KT X55C18
Product Description
Full Text Search
 

To Download V54C365164VEI8PC Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1 v54c365(16/80/40)4ve 64mbit sdram 3.3 volt, tsop ii / fbga 4m x 16, 8m x 8, 16m x 4 v54c365(16/80/40)4ve rev. 1.4 march 2006 6 7pc 7 8pc system frequency (f ck ) 166 mhz 143 mhz 143 mhz 125 mhz clock cycle time (t ck3 ) 6 ns 7 ns 7 ns 8 ns clock access time (t ac3 ) cas latency = 3 5.4 ns 5.4 ns 5.4 ns 6 ns clock access time (t ac2 ) cas latency = 2 5.4 ns 5.4 ns 6 ns 6 ns features 4 banks x 1mbit x 16 organization 4 banks x 2mbit x 8 organization 4 banks x 4mbit x 4 organization high speed data transfer rates up to 166 mhz full synchronous dynamic ram, with all signals referenced to clock rising edge single pulsed ras interface data mask for read/write control four banks controlled by ba0 & ba1 programmable cas latency: 2, 3 programmable wrap sequence: sequential or interleave programmable burst length: 1, 2, 4, 8, and full page for sequential type 1, 2, 4, 8 for interleave type multiple burst read with single write operation automatic and controlled precharge command random column address every clk (1-n rule) power down mode auto refresh and self refresh refresh interval: 4096 cycles/64 ms available in 54-ball fbga, 60-ball fbga, and 54-pin tsopii lvttl interface single +3.3 v 0.3 v power supply description the v54c365(16/80/40)4ve is a four bank syn- chronous dram organized as 4 banks x 1mbit x 16, 4 banks x 2mbit x 8, or 4 banks x 4mbit x 4. the v54c365(16/80/40)4ve achieves high speed data transfer rates up to 166 mhz by employing a chip architecture that prefetches multiple bits and then synchronizes the output data to a system clock all of the control, address, data input and output circuits are synchronized with the positive edge of an externally supplied clock. operating the four memory banks in an inter- leaved fashion allows random access operation to occur at higher rate than is possible with standard drams. a sequential and gapless data rate of up to 166 mhz is possible depending on burst length, cas latency and speed grade of the device. device usage chart operating temperature range package outline access time (ns) power temperature mark c/s/t 6 7pc 7 8pc std. l 0 c to 70 c ? ?????? blank
2 v54c365(16/80/40)4ve rev.1.4 march 2006 promos technologies v54c365(16/80/40)4ve part number information v54c 3 6516 4 v e t 75 p c organization promos & refresh 1mx16, 2k : 1616 other 4mx16, 4k : 6516 pc : cl2 type 32mx4, 4k : 12840 8mx16, 4k : 12816 blank: cl3 54 : sdram 16mx8, 4k : 12880 55 : mobile sdram 64mx4, 8k : 25640 16mx16, 8k : 25616 temperature 32mx8, 8k : 25680 blank: 0 - 70c 128mx4, 8k : 51240 32mx16, 8k : 51216 i : -40 - 85c 64mx8, 8k : 51280 e : -40 - 125c cmos banks speed voltage 2 : 2 banks i/o 10 : 100mhz 7 : 143mhz 3 : 3.3 v 4 : 4 banks v: lvttl 8 : 125mhz 6 : 166mhz 2 : 2.5 v 8 : 8 banks 75 : 133mhz 5 : 200mhz 1 : 1.8 v rev level a: 1st c: 3rd package b: 2nd d: 4th lead green package plating description special feature t i tsop l : low power grade s j 60-ball fbga u : ultra low power grade c k 54-ball fbga b mbga d n die-stacked tsop z p die-stacked fbga 4 : 3.0v * rohs: restriction of hazardous substances * green: rohs-compliant and halogen-free
3 v54c365(16/80/40)4ve rev. 1.4 march 2006 promos technologies v54c365(16/80/40)4ve description pkg. pin coun t 123 789 vss vssq a vddq vdd dq3 vddq b vssq dq0 vssq c vddq dq2 vddq d vssq dq1 nc vss e vdd clk cke f ca sra s we nc a11 a9 g ba0 ba1 c s a8 a7 a6 h a0 a1 a10 vss a5 a4 j a3 a2 vd d 123 789 vss dq15 vssq a vddq dq0 vdd dq14 dq13 vddq b vssq dq2 dq1 dq12 dq11 vssq c vddq dq4 dq3 dq10 dq9 vddq d vssq dq6 dq5 dq8 nc vss e vdd ldqm dq7 udqm clk cke f ca sra s we nc a11 a9 g ba0 ba1 c s a8 a7 a6 h a0 a1 a10 vss a5 a4 j a3 a2 vd d 123 789 vss dq7 vssq a vddq dq0 vdd nc dq6 vddq b vssq dq1 nc dq5 vssq c vddq dq2 dq4 vddq d vssq dq3 nc vss e vdd clk cke f ca sra s we nc a11 a9 g ba0 ba1 c s a8 a7 a6 h a0 a1 a10 vss a5 a4 j a3 a2 vd d x4 devices x16 devices x8 devices fbga c / k 54 64mb sdram ball assignment nc nc nc dqm nc nc nc nc nc nc nc nc dqm nc nc nc nc nc nc nc nc nc (54-ball fbga)
4 v54c365(16/80/40)4ve rev. 1.4 march 2006 promos technologies v54c365(16/80/40)4ve 60 pin wbga pin configuration top view description pkg. pin count fbga s / j 60 dq10 vddq nc nc nc nc nc a11 vddq dq11 a8 a6 a4 vssq dq9 dq8 vss udqm clk cke a9 vssq dq13 dq12 a7 a5 vss a b c d e f g h j k l m n p r dq14 dq15 vss nc vddq nc nc nc nc nc a11 vddq dq5 a8 a6 a4 vssq dq4 nc vss dqm clk cke a9 vssq dq6 nc a7 a5 vss nc dq7 vss 12 12 x16 x8 nc vddq nc nc nc nc nc a11 vddq nc a8 a6 a4 vssq dq2 nc vss dqm clk cke a9 vssq dq3 nc a7 a5 vss nc nc vss 12 x4 vddq dq1 nc vdd we# ras# nc ba1 dq0 nc a0 a2 vdd nc vssq nc nc cas# nc cs# ba0 nc vssq nc a10 a1 a3 vddq vdd nc 78 x4 vddq dq3 nc vdd we# ras# nc ba1 dq1 nc a0 a2 vdd nc vssq nc nc cas# nc cs# ba0 nc vssq dq2 a10 a1 a3 vddq vdd dq0 78 x8 vddq dq6 dq7 vdd we# ras# nc ba1 dq2 dq3 a0 a2 vdd dq5 vssq nc ldqm cas# nc cs# ba0 dq1 vssq dq4 a10 a1 a3 vddq vdd dq0 78 x16 a b c d e f g h j k l m n p r top view (60-ball truecsp) 64 mb sdram ball assignment pin a1 index 64mb sdram ball assignment (60-ball fbga)
5 v54c365(16/80/40)4ve rev. 1.4 march 2006 promos technologies v54c365(16/80/40)4ve x16 configuration top view pin names v cc i/o 1 v ccq i/o 2 i/o 3 v ssq i/o 4 i/o 5 v ccq i/o 6 i/o 7 v ssq i/o 8 v cc l dqm we cas ras cs ba0 ba1 a 10 a 0 a 1 a 2 a 3 v cc v ss i/o 16 v ssq i/o 15 i/o 14 v ccq i/o 13 i/o 12 v ssq i/o 11 i/o 10 v ccq i/o 9 v ss nc udq m clk cke nc a 11 a 9 a 8 a 7 a 6 a 5 a 4 v ss 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 clk clock input cke clock enable cs chip select ras row address strobe cas column address strobe we write enable a 0 ?a 11 address inputs ba0, ba1 bank select i/o 1 ?i/o 16 data input/output ldqm, udqm data mask v cc power (+3.3v) v ss ground v ccq power for i/o?s (+3.3v) v ssq ground for i/o?s nc not connected description pkg. pin count tsop-ii t / i 54 64mb sdram pin assignment (54-pin tsop-ii)
6 v54c365(16/80/40)4ve rev.1.4 march 2006 promos technologies v54c365(16/80/40)4ve x 8 configuration top view pin names v cc i/o 1 v ccq nc i/o 2 v ssq nc i/o 3 v ccq nc i/o 4 v ssq nc v cc nc we cas ras cs ba0 ba1 a 10 a 0 a 1 a 2 a 3 v cc v ss i/o 8 v ss q nc i/o 7 v cc q nc i/o 6 v ss q nc i/o 5 v cc q nc v ss nc dqm clk cke nc a 11 a 9 a 8 a 7 a 6 a 5 a 4 v ss 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 clk clock input cke clock enable cs chip select ras row address strobe cas column address strobe we write enable a 0 ?a 11 address inputs ba0, ba1 bank select i/o 1 ?i/o 8 data input/output dqm data mask v cc power (+3.3v) v ss ground v ccq power for i/o?s (+3.3v) v ssq ground for i/o?s nc not connected description pkg. pin count tsop-ii t / i 54 64mb sdram pin assignment (54-pin tsop-ii)
7 v54c365(16/80/40)4ve rev. 1.4 march 2006 promos technologies v54c365(16/80/40)4ve x4 configuration top view pin names v cc nc v ccq nc i/o 1 v ssq nc nc v ccq nc i/o 2 v ssq nc v cc nc we cas ras cs ba0 ba1 a 10 a 0 a 1 a 2 a 3 v cc v ss nc v ss q nc i/o 4 v cc q nc nc v ss q nc i/o 3 v cc q nc v ss nc dqm clk cke nc a 11 a 9 a 8 a 7 a 6 a 5 a 4 v ss 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 clk clock input cke clock enable cs chip select ras row address strobe cas column address strobe we write enable a 0 ?a 11 address inputs ba0, ba1 bank select i/o 1 ?i/o 4 data input/output dqm data mask v cc power (+3.3v) v ss ground v ccq power for i/o?s (+3.3v) v ssq ground for i/o?s nc not connected description pkg. pin count tsop-ii t 54 64mb sdram pin assignment (54-pin tsop-ii)
promos technologies v54c365(16/80/40)4ve 8 v54c365(16/80/40)4ve rev. 1.4 march 2006 capacitance* t a = 0 to 70 c, v cc = 3.3 v 0.3 v, f = 1 mhz * note: capacitance is sampled and not 100% tested. absolute maximum ratings* operating temperature range .................. 0 to 70 c storage temperature range ................-55 to 150 c input/output voltage.................. -0.3 to (v cc +0.3) v power supply voltage .......................... -0.3 to 4.6 v power dissipation ..............................................1 w data out current (short circuit).......................50 ma *note: stresses above those listed under ?absolute maximum ratings? may cause permanent damage of the device. exposure to absolute maximum rating conditions for extended periods may affect device reliability. symbol parameter max. unit c i1 input capacitance (a0 to a11) 3.8 pf c i2 input capacitance ras , cas , we , cs , clk, cke, dqm 3.8 pf c io output capacitance (i/o) 6 pf c clk input capacitance (clk) 3.5 pf block diagram row decoder memory array bank 0 4096 x 256 x 16 bit column decoder sense amplifier & i(o) bus row decoder memory array bank 1 4096 x 256 x16 bit column decoder sense amplifier & i(o) bus row decoder memory array bank 2 4096 x 256 x 16 bit column decoder sense amplifier & i(o) bus row decoder memory array bank 3 4096 x 256 x 16 bit column decoder sense amplifier & i(o) bus input buffer output buffer i/o 1 -i/o 16 column address counter column address buffer row address buffer refresh counter a0 - a11, ba0, ba1 a0 - a8, ap, ba0, ba1 control logic & timing generator clk cke cs ras cas we ldqm row addresses column addresses udqm x16 configuration
9 v54c365(16/80/40)4ve rev. 1.4 march 2006 promos technologies v54c365(16/80/40)4ve block diagram x8 configuration row decoder memory array bank 0 4096 x 512 x 8 bit column decoder sense amplifier & i(o) bus row decoder memory array bank 1 4096 x 512 x 8 bit column decoder sense amplifier & i(o) bus row decoder memory array bank 2 4096 x 512 x 8 bit column decoder sense amplifier & i(o) bus row decoder memory array bank 3 4096 x 512 x 8 bit column decoder sense amplifier & i(o) bus input buffer output buffer i/o 1 -i/o 8 column address counter column address buffer row address buffer refresh counter a0 - a11, ba0, ba1 a0 - a9, ap, ba0, ba1 control logic & timing generator clk cke cs ras cas we dqm row addresses column addresses
10 v54c365(16/80/40)4ve rev.1.4 march 2006 promos technologies v54c365(16/80/40)4ve block diagram x4 configuration row decoder memory array bank 0 4096 x 1024 x 4 bit column decoder sense amplifier & i(o) bus row decoder memory array bank 1 4096 x 1024 x 4 bit column decoder sense amplifier & i(o) bus row decoder memory array bank 2 4096 x 1024 x 4 bit column decoder sense amplifier & i(o) bus row decoder memory array bank 3 4096 x 1024 x 4 bit column decoder sense amplifier & i(o) bus input buffer output buffer i/o 1 -i/o 4 column address counter column address buffer row address buffer refresh counter a0 - a11, ba0, ba1 a0 - a9, a11, ap, ba0, ba1 control logic & timing generator clk cke cs ras cas we dqm row addresses column addresses
11 v54c365(16/80/40)4ve rev. 1.4 march 2006 promos technologies v54c365(16/80/40)4ve signal pin description pin type signal polarity function clk input pulse positive edge the system clock input. all of the sdram inputs are sampled on the rising edge of the clock. cke input level active high activates the clk signal when high and deactivates the clk signal when low, thereby initiates either the power down mode or the self refresh mode. cs input pulse active low cs enables the command decoder when low and disables the command decoder when high. when the command decoder is disabl ed, new commands are ignored but previous operations continue. ras , cas we input pulse active low when sampled at the positive rising edge of the clock, cas , ras , and we define the command to be executed by the sdram. a0 - a11 input level ? during a bank activate command cycle, a0-a11 defines the row address (ra0-ra11) when sampled at the rising clock edge. during a read or write command cycle, a0-an defines the column address (ca0-can) when sampled at the rising clock edge.can depends from the sdram organization: ? 16m x 4 sdram ca0?ca9. ? 8m x 8 sdram ca0?ca8. ? 4m x 16 sdram ca0?ca7. in addition to the column address, a10(=ap) is used to invoke autoprecharge operation at the end of the burst read or write cycle. if a10 is high, autoprecharge is selected and ba0, ba1 defines the bank to be precharged. if a10 is low, autoprecharge is disabled. during a precharge command cycle, a10(=ap) is used in conjunction with ba0 and ba1 to control which bank(s) to precharge. if a 10 is high, all four banks will ba0 and ba1 are used to define which bank to precharge. ba0, ba1 input level ? selects which bank is to be active. dqx input output level ? data input/output pins operate in the same manner as on conventional drams. ldqm udqm input pulse active high the data input/output mask places the dq buffers in a high impedance state when sam- pled high. in read mode, dqm has a latency of two clock cycles and controls the output buffers like an output enable. in write mode, dqm has a latency of zero and operates as a word mask by allowing input data to be written if it is low but blocks the write operation if dqm is high. vcc, vss supply power and ground for the input buffers and the core logic. vccq vssq supply ? ? isolated power supply and ground for the output buffers to provide improved noise immunity.
12 v54c365(16/80/40)4ve rev.1.4 march 2006 promos technologies v54c365(16/80/40)4ve operation definition all of sdram operations are defined by states of control signals cs , ras , cas , we , and dqm at the positive edge of the clock. the following list shows the thruth table for the operation commands. notes: 1. v = valid , x = don?t care, l = low level, h = high level 2. cken signal is input level when commands are provided, cken-1 signal is input level one clock before the commands are provided. 3. these are state of bank designated by bs0, bs1 signals. 4. power down mode can not entry in the burst cycle. operation device state cke n-1 cke ncs ras cas we dqm a0-9, a11 a10 bs0 bs1 row activate idle 3 hxllhhxvv v read active 3 hxlhlhxvl v read w/autoprecharge active 3 hxlhlhxvh v write active 3 hxlhllxvl v write with autoprecharge active 3 hxlhllxvh v row precharge any h x l l h l x x l v precharge all any h x l l h l x x h x mode register set idle h x l l l l x v v v no operation any h x l h h h x x x x device deselect any h x h x x x x x x x auto refresh idle h h l l l h x x x x self refresh entry idle h l l l l h x x x x self refresh exit idle (self refr.) l h hxxx xxx x lhhx power down entry idle active 4 hl hxxx xxx x lhhx power down exit any (power down) lh hxxx xxx x lhhl data write/output enable active h x x x x x l x x x data write/output disable active h x x x x x h x x x
13 v54c365(16/80/40)4ve rev. 1.4 march 2006 promos technologies v54c365(16/80/40)4ve power on and initialization the default power on state of the mode register is supplier specific and may be undefined. the following power on and initialization sequence guarantees the device is preconditioned to each users specific needs. like a conventional dram, the synchronous dram must be powered up and initialized in a predefined manner. during power on, all vcc and vccq pins must be built up simultaneously to the specified voltage when the input signals are held in the ?nop? state. the power on voltage must not exceed vcc+0.3v on any of the input pins or vcc supplies. the clk signal must be started at the same time. after power on, an initial pause of 200 s is required followed by a precharge of both banks using the precharge command. to prevent data contention on the dq bus during power on, it is required that the dqm and cke pins be held high during the initial pause period. once all banks have been precharged, the mode register set command must be issued to initialize the mode register. a minimum of eight auto refresh cycles (cbr) are also required.these may be done before or after programming the mode register. failure to follow these steps may lead to unpredictable start-up modes. programming the mode register the mode register designates the operation mode at the read or write cycle. this register is di- vided into 4 fields. a burst length field to set the length of the burst, an addressing selection bit to program the column access sequence in a burst cy- cle (interleaved or sequential), a cas latency field to set the access time at clock cycle and a opera- tion mode field to differentiate between normal op- eration (burst read and burst write) and a special burst read and single write mode. the mode set operation must be done before any activate com- mand after the initial power up. any content of the mode register can be altered by re-executing the mode set command. all banks must be in pre- charged state and cke must be high at least one clock before the mode set operation. after the mode register is set, a standby or nop command is re- quired. low signals of ras , cas , and we at the positive edge of the clock activate the mode set op- eration. address input data at this timing defines pa- rameters to be set as shown in the previous table. read and write operation when ras is low and both cas and we are high at the positive edge of the clock, a ras cycle starts. according to address data, a word line of the select- ed bank is activated and all of sense amplifiers as- sociated to the wordline are set. a cas cycle is triggered by setting ras high and cas low at a clock timing after a necessary delay, t rcd , from the ras timing. we is used to define either a read (we = h) or a write (we = l) at this stage. sdram provides a wide variety of fast access modes. in a single cas cycle, serial data read or write operations are allowed at up to a 125 mhz data rate. the numbers of serial data bits are the burst length programmed at the mode set operation, i.e., one of 1, 2, 4, 8, and full page. column address- es are segmented by the burst length and serial data accesses are done within this boundary. the first column address to be accessed is supplied at the cas timing and the subsequent addresses are generated automatically by the programmed burst length and its sequence. for example, in a burst length of 8 with interleave sequence, if the first ad- dress is ?2?, then the rest of the burst sequence is 3, 0, 1, 6, 7, 4, and 5. full page burst operation is only possible using sequential burst type. full page burst operation does not terminate once the burst length has been reached. (at the end of the page, it will wrap to the start address and continue.) in other words, unlike burst length of 2, 4, and 8, full page burst continues until it is terminated using another command.
14 v54c365(16/80/40)4ve rev.1.4 march 2006 promos technologies v54c365(16/80/40)4ve address input for mode set (mode register operation) similar to the page mode of conventional dram?s, burst read or write accesses on any col- umn address are possible once the ras cycle latches the sense amplifiers. the maximum t ras or the refresh interval time limits the number of random column accesses. a new burst access can be done even before the previous burst ends. the interrupt operation at every clock cycles is supported. when the previous burst is interrupted, the remaining ad- dresses are overridden by the new address with the full burst length. an interrupt which accompanies with an operation change from a read to a write is possible by exploiting dqm to avoid bus contention. when two or more banks are activated sequentially, interleaved bank read or write operations are possible. with the programmed burst length, alternate access and precharge operations on two or more banks can realize fast serial data access modes among many different pages. once two or more banks are activated, column to column interleave operation can be done between different pages. a11 a3 a4 a2 a1 a0 a10 a9 a8 a7 a6 a5 address bus (ax) bt burst length cas latency mode register cas latency a6 a5 a4 latency 000 reserve 001 reserve 010 2 011 3 100 reserve 101 reserve 110 reserve 111 reserve burst length a2 a1 a0 length sequential interleave 000 1 1 001 2 2 010 4 4 011 8 8 1 0 0 reserve reserve 1 0 1 reserve reserve 1 1 0 reserve reserve 1 1 1 full page reserve burst type a3 type 0 sequential 1 interleave operation mode ba1 ba0 a11 a10 a9 a8 a7 mode 0000000 burst read/burst write 0000100 burst read/single write operation mode ba0 ba1
promos technologies v54c365(16/80/40)4ve 15 v54c365(16/80/40)4ve rev. 1.4 march 2006 burst length and sequence: burst length starting address (a2 a1 a0) sequential burst addressing (decimal) interleave burst addressing (decimal) 2xx0 xx1 0, 1 1, 0 0, 1 1, 0 4x00 x01 x10 x11 0, 1, 2, 3 1, 2, 3, 0 2, 3, 0, 1 3, 0, 1, 2 0, 1, 2, 3 1, 0, 3, 2 2, 3, 0, 1 3, 2, 1, 0 8000 001 010 011 100 101 110 111 0 1 2 3 4 5 6 7 1 2 3 4 5 6 7 0 2 3 4 5 6 7 0 1 3 4 5 6 7 0 1 2 4 5 6 7 0 1 2 3 5 6 7 0 1 2 3 4 6 7 0 1 2 3 4 5 7 0 1 2 3 4 5 6 0 1 2 3 4 5 6 7 1 0 3 2 5 4 7 6 2 3 0 1 6 7 4 5 3 2 1 0 7 6 5 4 4 5 6 7 0 1 2 3 5 4 7 6 1 0 3 2 6 7 4 5 2 3 0 1 7 6 5 4 3 2 1 0 full page nnn cn, cn+1, cn+2.... not supporte d refresh mode sdram has two refresh modes, auto refresh and self refresh. auto refresh is similar to the cas -before- ras refresh of conventional drams. all of banks must be precharged before applying any refresh mode. an on-chip address counter increments the word and the bank addresses and no bank information is required for both refresh modes. the chip enters the auto refresh mode, when ras and cas are held low and cke and we are held high at a clock timing. the mode restores word line after the refresh and no external precharge command is nec- essary. a minimum trc time is required between two automatic refreshes in a burst refresh mode. the same rule applies to any access command after the automatic refresh operation. the chip has an on-chip timer and the self refresh mode is available. it enters the mode when ras , cas , and cke are low and we is high at a clock timing. all of external control signals including the clock are dis- abled. returning cke to high enables the clock and initiates the refresh exit operation. after the exit com- mand, at least one t rc delay is required prior to any access command. dqm function dqm has two functions for data i/o read and write operations. during reads, when it turns to ?high? at a clock timing, data outputs are disabled and become high impedance after two clock delay (dqm data disable latency t dqz ). it also provides a data mask function for writes. when dqm is activated, the write operation at the next clock is prohibited (dqm write mask latency t dqw = zero clocks). power down in order to reduce standby power consumption, a power down mode is available. all banks must be pre- charged and the necessary precharge delay (trp) must occur before the sdram can enter the power down mode. once the power down mode is initiated by holding cke low, all of the receiver circuits except clk and cke are gated off. the power down mode does not perform any refresh operations, therefore the device can?t remain in power down mode longer than the refresh period (tref) of the device. exit from this mode is performed by taking cke ?high?. one clock delay is required for mode entry and exit.
16 v54c365(16/80/40)4ve rev.1.4 march 2006 promos technologies v54c365(16/80/40)4ve auto precharge two methods are available to precharge sdrams. in an automatic precharge mode, the cas timing ac- cepts one extra address, ca10, to determine whether the chip restores or not after the operation. if ca10 is high when a read command is issued, the read with auto-precharge function is initiated. the sdram automatically enters the precharge operation one clock before the last data out for cas latencies 2, two clocks for cas latencies 3 and three clocks for cas latencies 4. if ca10 is high when a write command is issued, the write with auto-precharge function is initiated. the sdram automatically enters the precharge operation a time delay equal to t wr (write recovery time) after the last data in. auto-precharge does not apply to full-page burst mode. precharge command there is also a separate precharge command available. when ras and we are low and cas is high at a clock timing, it triggers the precharge operation. three address bits, ba0, ba1 and a10 are used to define banks as shown in the following list. the precharge command can be imposed one clock before the last data out for cas latency = 2, two clocks before the last data out for cas latency = 3. writes require a time delay twr from the last data out to apply the precharge command. a full-page burst may be truncated with a pre- charge command to the same bank. bank selection by address bits: burst termination once a burst read or write operation has been initiated, there are several methods in which to terminate the burst operation prematurely. these methods include using another read or write command to interrupt an existing burst operation, use a precharge command to interrupt a burst cycle and close the active bank, or using the burst stop command to terminate the existing burst operation but leave the bank open for future read or write commands to the same page of the active bank. when interrupting a burst with another read or write command care must be taken to avoid i/o contention. the burst stop command, however, has the fewest restrictions making it the easiest method to use when terminating a burst operation before it has been completed. if a burst stop command is issued during a burst write operation, then any residual data from the burst write cycle will be ignored. data that is presented on the i/o pins before the burst stop command is registered will be written to the memory. the full-page burst is used in conjunction with burst terminate com- mand to generate arbitrary burst lengths. a10 ba0 ba1 0 0 0 bank 0 0 0 1 bank 1 0 1 0 bank 2 0 1 1 bank 3 1 x x all banks
17 v54c365(16/80/40)4ve rev. 1.4 march 2006 promos technologies v54c365(16/80/40)4ve recommended operation and characteristics for lv-ttl t a = 0 to 70 c; v ss = 0 v; v cc ,v ccq = 3.3 v 0.3 v note: 1. all voltages are referenced to v ss . 2. v ih may overshoot to v cc + 2.0 v for pulse width of < 4ns with 3.3v. v il may undershoot to -2.0 v for pulse width < 4.0 ns with 3.3v. pulse width measured at 50% points with amplitude measured peak to dc reference. operating currents (t a = 0 to 70 c, v cc = 3.3v 0.3v) (recommended operating conditions unless otherwise noted) notes: 7. these parameters depend on the cycle rate and these values are measured by the cycle rate under the minimum value of t ck and t rc . input signals are changed one time during t ck . 8. these parameter depend on output loading. specified values are obtained with output open. parameter symbol limit values unit notes min. max. input high voltage v ih 2.0 vcc+0.3 v 1, 2 input low voltage v il ? 0.3 0.8 v 1, 2 output high voltage (i out = ? 4.0 ma) v oh 2.4 ? v output low voltage (i out = 4.0 ma) v ol ?0.4v input leakage current, any input (0 v < v in < 3.6 v, all other inputs = 0 v) i i(l) ? 5 5 a output leakage current (dq is disabled, 0 v < v out < v cc ) i o(l) ? 5 5 a symbol parameter & test condition max. unit note -6 -7 / -7pc -8pc icc1 operating current t rc = t rcmin. , t rc = t ckmin . active-precharge command cycling, without burst operation 1 bank operation 160 150 140 ma 7 icc2p precharge standby current in power down mode cs =v ih , cke v il(max) t ck = min. 1.5 1.5 1.5 ma 7 icc2ps t ck = infinity 1 1 1 ma 7 icc2n precharge standby current in non-power down mode cs =v ih , cke v il(max) t ck = min. 55 45 35 ma icc2ns t ck = infinity 10 10 10 ma icc3n no operating current t ck = min, cs = v ih(min) bank ; active state ( 4 banks) cke v ih(min.) 60 55 50 ma icc3p cke v il(max.) (power down mode) 888ma icc4 burst operating current t ck = min read/write command cycling 130 120 110 ma 7,8 icc5 auto refresh current t ck = min auto refresh command cycling 160 150 140 ma 7 icc6 self refresh current self refresh mode, cke 0.2v 111ma l-version 500 500 500 a
18 v54c365(16/80/40)4ve rev.1.4 march 2006 promos technologies v54c365(16/80/40)4ve ac characteristics 1,2, 3 t a = 0 to 70 c; v ss = 0 v; v dd = 3.3 v 0.3 v, t t = 1 ns # symbol parameter limit values unit note -6 -7pc -7 -8pc min. max. min. max. min. max. min. max. clock and clock enable 1t ck clock cycle time cas latency = 3 cas latency = 2 6 7.5 ? ? 7 7.5 ? ? 7 10 ? ? 8 10 ? ? s ns ns 2t ck clock frequency cas latency = 3 cas latency = 2 ? ? 166 133 ? ? 143 133 ? ? 143 100 ? ? 125 100 mhz mhz 3t ac access time from clock cas latency = 3 cas latency = 2 ? _ 5.4 5.4 ? _ 5.4 5.4 ? _ 5.4 6 ? _ 6 6 ns ns 2, 4 4t ch clock high pulse width 2.5 ? 2.5 ? 2.5 ? 3 ? ns 5t cl clock low pulse width 2.5 ? 2.5 ? 2.5 ? 3 ? ns 6t t transition tim 0.3 1.2 0.3 1.2 0.3 1.2 0.5 10 ns setup and hold times 7t is input setup time 1.5 ? 1.5 ? 1.5 ? 2 ? ns 5 8t ih input hold time 0.8 ? 0.8 ? 0.8 ? 1 ? ns 5 9t cks input setup time 1.5 ? 1.5 ? 1.5 ? 2 ? ns 5 10 t ckh cke hold time 0.8 ? 0.8 ? 0.8 ? 1 ? ns 5 11 t rsc mode register set-up time 12 ? 14 ? 14 ? 16 ? ns 12 t sb power down mode entry time 0 6 0707 0 8 ns 13 t ds data-in setup time 1.5 ? 1.5 ? 1.5 ? 1.5 ? ns 14 t dh data-in hold time 0.8 ? 0.8 ? 0.8 ? 0.8 ? ns common parameters 15 t rcd row to column delay time 15 ? 15 ? 15 ? 20 ? ns 6 16 t rp row precharge time 15 ? 15 ? 15 ? 20 ? ns 6 17 t ras row active time 40 100k 42 100k 42 100k 45 100k ns 6 18 t rc row cycle time 60 ? 60 ? 60 ? 60 ? ns 6 19 t rrd activate(a) to activate(b) command period 12 ? 14 ? 14 ? 16 ? ns 6 20 t ccd cas (a) to cas (b) command period 1 ? 1?1? 1 ?clk 21 t dpl data-in to precharge command for manual precharge 2?2?2? 2 ?clk refresh cycle 22 t ref refresh period (4096 cycles) ? 64 ? 64 ? 64 ? 64 ms 23 t srex self refresh exit time 1 ? 1 ? 1 ? 1 ? clk
19 v54c365(16/80/40)4ve rev. 1.4 march 2006 promos technologies v54c365(16/80/40)4ve notes for ac parameters: 1. for proper power-up see the operation section of this data sheet. 2. ac timing tests have v il = 0.8v and v ih = 2.0v with the timing referenced to the 1.4 v crossover point. the transition time is measured between v ih and v il . all ac measurements assume t t = 1ns with the ac output load circuit shown in figure 1. 4. if clock rising time is longer than 1 ns, a time (t t /2 ? 0.5) ns has to be added to this parameter. 5. if t t is longer than 1 ns, a time (t t ? 1) ns has to be added to this parameter. 6. these parameter account for the number of clock cycle and depend on the operating frequency of the clock, as follows: the number of clock cycle = specified value of timing period (counted in fractions as a whole number) self refresh exit is a synchronous operation and begins on the 2nd positive clock edge after cke returns high. self refresh exit is not complete until a time period equal to trc is satisfied once the self refresh exit command is registered. 7. referenced to the time which the output achieves the open circuit condition, not to output voltage levels read cycle 24 t oh data out hold time 2.5?3?3? 3 ? ns2 25 t lz data out to low impedance time 1 ? 1?1? 0 ? ns 26 t hz data out to high impedance time 3 6 3737 3 8 ns7 27 t dqz dqm data out disable latency ?2?2?2 ? 2clk write cycle 28 t wr write recovery time for auto precharge 2?2?2? 2 ?clk 29 t dqw dqm write mask latency 0?0?0? 0 ?clk # symbol parameter limit values unit note -6 -7pc -7 -8pc min. max. min. max. min. max. min. max. 1.4v 1.4v tis tih tac tac tlz toh thz clk command output 50 pf i/o z=50 ohm + 1.4 v 50 ohm vih vil t t figure 1. tck
20 v54c365(16/80/40)4ve rev.1.4 march 2006 promos technologies v54c365(16/80/40)4ve timing diagrams 1. bank activate command cycle 2. burst read operation 3. read interrupted by a read 4. read to write interval 4.1 read to write interval 4.2 minimum read to write interval 4.3 non-minimum read to write interval 5. burst write operation 6. write and read interrupt 6.1 write interrupted by a write 6.2 write interrupted by read 7. burst write & read with auto-precharge 7.1 burst write with auto-precharge 7.2 burst read with auto-precharge 8. burst termination 8.1 termination of a burst write operation 8.2 termination of a burst write operation 9. ac- parameters 9.1 ac parameters for a write timing 9.2 ac parameters for a read timing 10. mode register set 11. power on sequence and auto refresh (cbr) 12. power down mode 13. self refresh (entry and exit) 14. auto refresh (cbr)
21 v54c365(16/80/40)4ve rev. 1.4 march 2006 promos technologies v54c365(16/80/40)4ve timing diagrams (cont?d) 15. random column read ( page within same bank) 15.1 cas latency = 2 15.2 cas latency = 3 16. random column write ( page within same bank) 16.1 cas latency = 2 16.2 cas latency = 3 17. random row read ( interleaving banks) with precharge 17.1 cas latency = 2 17.2 cas latency = 3 18. random row write ( interleaving banks) with precharge 18.1 cas latency = 2 18.2 cas latency = 3 19. precharge termination of a burst 19.1 cas latency = 2 19.2 cas latency = 3 20. full page burst operation 20.1 full page burst read, cas latency = 2 20.2 full page burst read, cas latency = 3 21. full page burst operation 21.1 full page burst write, cas latency = 2 21.2 full page burst write, cas latency = 3
22 v54c365(16/80/40)4ve rev.1.4 march 2006 promos technologies v54c365(16/80/40)4ve 1. bank activate command cycle (cas latency = 3) 2. burst read operation (burst length = 4, cas latency = 2, 3) address clk t0 t t1 t ttt command nop nop nop bank a row addr. bank a activate write a with auto bank a col. addr. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . bank b activate bank a row addr. bank a activate t rcd : ??or ? t rc precharge t rrd bank b row addr. command read a nop nop nop nop nop nop nop dout a 0 cas latency = 2 t ck3, i/o?s cas latency = 3 dout a 1 dout a 2 dout a 3 nop clk t0 t2 t1 t3 t4 t5 t6 t7 t8 t ck2, i/o?s dout a 0 dout a 1 dout a 2 dout a 3
23 v54c365(16/80/40)4ve rev. 1.4 march 2006 promos technologies v54c365(16/80/40)4ve 3. read interrupted by a read (burst length = 4, cas latency = 2, 3) 4.1 read to write interval (burst length = 4, cas latency = 3) command read a read b nop nop nop nop nop nop t ck2, i/o?s cas latency = 2 t ck3, i/o?s cas latency = 3 nop clk t0 t2 t1 t3 t4 t5 t6 t7 t8 dout b 0 dout b 1 dout b 2 dout b 3 dout a 0 dout b 0 dout b 1 dout b 2 dout b 3 dout a 0 t ccd command nop read a nop nop nop nop write b nop nop dqm dout a 0 din b 0 din b 1 din b 2 must be hi-z before the write command i/o? minimum delay between the read and write commands = 4+1 = 5 cycles clk t0 t2 t1 t3 t4 t5 t6 t7 t8 t dqz t dqw : ??or ?
24 v54c365(16/80/40)4ve rev.1.4 march 2006 promos technologies v54c365(16/80/40)4ve 4.2 minimum read to write interval (burst length = 4, cas latency = 2) 4.3 non-minimum read to write interval (burst length = 4, cas latency = 2, 3) command nop bank a nop read a write a nop nop nop dqm din a 0 din a 1 din a 2 din a 3 must be hi-z before the write command t ck2, i/o? cas latency = 2 clk t0 t2 t1 t3 t4 t5 t6 t7 t8 nop activate 1 clk interval t dqz t dqw : ??or ? nop read a nop nop read a nop write b nop nop dqm din b 0 din b 1 din b 2 t ck1, i/o? cas latency = 2 t ck2, i/o? cas latency = 3 clk t0 t2 t1 t3 t4 t5 t6 t7 t8 dout a 0 c ommand din b 0 din b 1 din b 2 dout a 1 dout a 0 must be hi-z before the write command t dqz t dqw : ??or ?
25 v54c365(16/80/40)4ve rev. 1.4 march 2006 promos technologies v54c365(16/80/40)4ve 5. burst write operation (burst length = 4, cas latency = 2, 3) 6.1 write interrupted by a write (burst length = 4, cas latency = 2, 3) c ommand nop write a nop nop nop nop nop nop i/o? din a 0 din a 1 din a 2 din a 3 nop clk t0 t2 t1 t3 t4 t5 t6 t7 t8 extra data is ignored after the first data element and the write are registered on the same clock edge. termination of a burst. don? care command nop write a write b nop nop nop nop nop i/o?s din a 0 din b 0 din b 1 din b 2 nop din b 3 clk t0 t2 t1 t3 t4 t5 t6 t7 t8 1 clk interval t ccd
26 v54c365(16/80/40)4ve rev.1.4 march 2006 promos technologies v54c365(16/80/40)4ve 6.2 write interrupted by a read (burst length = 4, cas latency = 2, 3) 7. burst write with auto-precharge burst length = 2, cas latency = 2, 3) c ommand nop write a read b nop nop nop nop nop nop t ck2, i/o? c as latency = 2 din a 0 t ck3, i/o? c as latency = 3 din a 0 c lk t0 t2 t1 t3 t4 t5 t6 t7 t8 dout b 3 dout b 0 dout b 1 dout b 2 dout b 3 don? care don? care don? care dout b 0 dout b 1 dout b 2 input data must be removed from the i/o? at least one clock cycle before the read dataappears on the outputs to avoid data contention. command nop nop nop write a auto-precharge clk t0 t2 t1 t3 t4 t5 t6 t7 t8 nop bank a active nop nop din a 0 din a 1 i/o? begin autoprecharge bank can be reactivated after trp * t wr t rp nop *
27 v54c365(16/80/40)4ve rev. 1.4 march 2006 promos technologies v54c365(16/80/40)4ve 7.2 burst read with auto-precharge burst length = 4, cas latency = 2, 3) c ommand read a nop nop nop nop nop nop t ck2, i/o? c as latency = 2 t ck3, i/o? c as latency = 3 c lk t0 t2 t1 t3 t4 t5 t6 t7 t8 dout a 3 dout a t rp t rp * * * 0 dout a 1 dout a 2 dout a 3 dout a begin autoprecharge bank can be reactivated after t rp 0 dout a 1 dout a 2 nop nop
28 v54c365(16/80/40)4ve rev.1.4 march 2006 promos technologies v54c365(16/80/40)4ve 8.1 termination of a burst read operation (cas latency = 2, 3) 8.2 termination of a burst write operation (cas latency = 2, 3) command read a nop nop nop burst nop nop nop nop t ck2, i/o?s cas latency = 2 t ck3, i/o?s cas latency = 3 stop clk t0 t2 t1 t3 t4 t5 t6 t7 t8 dout a 0 dout a 1 dout a 2 dout a 3 dout a 0 dout a 1 dout a 2 dout a 3 command nop write a nop nop burst nop nop nop nop din a 0 din a 1 din a 2 stop clk t0 t2 t1 t3 t4 t5 t6 t7 t8 input data for the write is masked. i/o? cas latency = 2,3 don? care
29 v54c365(16/80/40)4ve rev. 1.4 march 2006 promos technologies v54c365(16/80/40)4ve clk cke cs i/o ras cas we bs dqm 9.1 ac parameters for write timing t2 t3 t4 t0 t1 t6 t7 t8 t9 t5 t11 t12 t13 t14 t10 t16 t17 t18 t19 t15 t22 t20 t21 hi-z ap burst length = 4, cas latency = 2 addr t cks t is t ih t is t rcd t rc t rp t ds activate command bank a write with auto precharge command bank a activate command bank b write with auto precharge command bank b activate command bank a write command bank a precharge command bank a activate command bank a t dh ax0 ax3 ax2 ax1 bx0 bx3 bx2 bx1 ay0 ay3 ay2 ay1 t ck2 t ch t cl begin auto precharge bank a begin auto precharge bank b t rrd activate command bank b ray cbx ray ray rbx rbx cax rby rby raz raz rax rax t ih t dpl t ckh t is t ih
30 v54c365(16/80/40)4ve rev.1.4 march 2006 promos technologies v54c365(16/80/40)4ve \ clk cke cs i/o ras cas we bs dqm 9.2 ac parameters for read timing t2 t3 t4 t0 t1 t6 t7 t8 t9 t5 t11 t12 t13 t10 hi-z ap burst length = 2, cas latency = 2 addr t is t ih t ckh t is t ih t rrd t rcd t ras t lz activate command bank a activate command bank b activate command bank a precharge command bank a t cks t ck2 ax0 ax1 read command bank a read with auto precharge command bank b t rc t rp t ac2 t ac2 t oh t hz t ch t cl bx0 begin auto precharge bank b bx1 t hz rbx ray rbx rbx ray cax rax rax
31 v54c365(16/80/40)4ve rev. 1.4 march 2006 promos technologies v54c365(16/80/40)4ve \ 10. mode register set clk cke cs ras cas we bs t2 t3 t4 t0 t1 t6 t7 t8 t9 t5 t11 t12 t13 t14 t10 t16 t17 t18 t19 t15 t22 t20 t21 ap addr precharge command all banks mode register set command any command address key 2 clock min. rsc t
32 v54c365(16/80/40)4ve rev.1.4 march 2006 promos technologies v54c365(16/80/40)4ve \ 11. power on sequence and auto refresh (cbr) clk cke cs i/o ras cas we bs dqm hi-z ap addr precharge command all banks t rp minimum of 2 refresh cycles are required 1st auto refresh command t rc high level is required 2nd auto refresh command inputs must be stable for 200us any command 2 clock min. mode register address key set command
33 v54c365(16/80/40)4ve rev. 1.4 march 2006 promos technologies v54c365(16/80/40)4ve \ 12. power down mode burst length = 4, cas latency = 2 clk cke cs ras cas we bs t2 t3 t4 t0 t1 t6 t7 t8 t9 t5 t11 t12 t13 t14 t10 t16 t17 t18 t19 t15 t22 t20 t21 hi-z addr t cks r ax r ax activate command bank a t precharge command bank a power down mode entry power down mode exit any command ap dqm i/o sb
34 v54c365(16/80/40)4ve rev.1.4 march 2006 promos technologies v54c365(16/80/40)4ve 13. self refresh (entry and exit) bs addr ap t clk cke cs i/o ras cas we d qm hi-z all banks must be idle self refresh entry begin self refresh exit command t srex self refresh exit command issued self refresh exit t rc cks
35 v54c365(16/80/40)4ve rev. 1.4 march 2006 promos technologies v54c365(16/80/40)4ve \ 14. auto refresh (cbr) burst length = 4, cas latency = 2 clk cke cs i/o ras cas we bs dqm hi-z ap addr ax0 ax1 activate command read command precharge command auto refresh command auto refresh command t rc t rp t rc t ck2 all banks cax rax rax bank a bank a ax2 ax3 (minimum interval) t2 t3 t4 t0 t1 t6 t7 t8 t9 t5 t11 t12 t13 t14 t10 t16 t17 t18 t19 t15 t22 t20 t21
36 v54c365(16/80/40)4ve rev.1.4 march 2006 promos technologies v54c365(16/80/40)4ve \ ) 15.1 random column read (page within same bank) (1 of 2) burst length = 4, cas latency = 2 clk cke cs i/o ras cas we bs dqm hi-z ap addr activate command bank a cax read command bank a cay read command bank a aw0 aw1 aw2 aw3 ax0 ax1 ay0 ay1 az0 az1 az2 az3 ay2 ay3 caw read command bank a raw raw precharge command bank a activate command bank a caz read command bank a raz raz t ck2 t2 t3 t4 t0 t1 t6 t7 t8 t9 t5 t11 t12 t13 t14 t10 t16 t17 t18 t19 t15 t22 t20 t21
37 v54c365(16/80/40)4ve rev. 1.4 march 2006 promos technologies v54c365(16/80/40)4ve \ ) 15.2 random column read (page within same bank) (2 of 2) burst length = 4, cas latency = 3 clk cke cs i/o ras cas we bs d qm t2 t3 t4 t0 t1 t6 t7 t8 t9 t5 t11 t12 t13 t14 t10 t16 t17 t18 t19 t15 t22 t20 t21 hi-z ap addr activate command bank a cax read command bank a cay read command bank a aw0 aw1 aw2 aw3 ax0 ax1 ay0 ay1 ay2 ay3 caw read command bank a raw raw precharge command bank a activate command bank a caz read command bank a raz raz t ck3
38 v54c365(16/80/40)4ve rev.1.4 march 2006 promos technologies v54c365(16/80/40)4ve \ ) 16.1 random column write (page within same bank) (1 of 2) burst length = 4, cas latency = 2 clk cke cs i/o ras cas we bs dqm t2 t3 t4 t0 t1 t6 t7 t8 t9 t5 t11 t12 t13 t14 t10 t16 t17 t18 t19 t15 t22 t20 t21 hi-z ap addr cbx write command bank b cby write command bank b precharge command bank b dbw0 dbw3 dbw2 dbw1 dbx1 dbx0 dby0 dby3 dby2 dby1 dbz0 dbz3 dbz2 dbz1 t ck2 activate command bank b cax write command bank b raw raw activate command bank b cbz write command bank b rbz rbz activate command bank b cbz write command bank b rbz rbz
39 v54c365(16/80/40)4ve rev. 1.4 march 2006 promos technologies v54c365(16/80/40)4ve \ ) 16.2 random column write (page within same bank) (2 of 2) burst length = 4, cas latency = 3 clk cke cs i/o ras cas we bs dqm t2 t3 t4 t0 t1 t6 t7 t8 t9 t5 t11 t12 t13 t14 t10 t16 t17 t18 t19 t15 t22 t20 t21 hi-z ap addr cbx write command bank b cby write command bank b precharge command bank b dbw0 dbw3 dbw2 dbw1 dbx1 dbx0 dby0 dby3 dby2 dby1 dbz0 dbz1 t ck3 activate command bank b cbz write command bank b rbz rbz activate command bank b cbz write command bank b rbz rbz
40 v54c365(16/80/40)4ve rev.1.4 march 2006 promos technologies v54c365(16/80/40)4ve 17.1 random row read (interleaving banks) (1 of 2) burst length = 8, cas latency = 2 clk cke cs i/o ras cas we bs dqm t2 t3 t4 t0 t1 t6 t7 t8 t9 t5 t11 t12 t13 t14 t10 t16 t17 t18 t19 t15 t22 t20 t21 hi-z ap addr cby read command bank b read command bank a bx0 bx1 bx2 bx3 bx4 bx5 bx6 bx7 by0 by1 t ck2 high t rcd t ac2 t rp cax precharge command bank b ax0 ax1 ax2 ax3 ax4 ax5 ax6 ax7 activate command bank b rbx rbx activate command bank a rax rax cbx read command bank b activate command bank b rby rby
41 v54c365(16/80/40)4ve rev. 1.4 march 2006 promos technologies v54c365(16/80/40)4ve 17. 2 random row read (interleaving banks) (2 of 2) burst length = 8, cas latency = 3 clk cke cs i/o ras cas we bs dqm t2 t3 t4 t0 t1 t6 t7 t8 t9 t5 t11 t12 t13 t14 t10 t16 t17 t18 t19 t15 t22 t20 t21 hi-z ap addr cby read command bank b by0 t ck3 high t ac3 activate command bank b rbx rbx activate command bank a rax rax cbx read command bank b activate command bank b rby rby t rcd precharge command bank b cax read command bank a t rp bx0 bx1 bx2 bx3 bx4 bx5 bx6 bx7 ax0 ax1 ax2 ax3 ax4 ax5 ax6 ax7 precharge command bank a
42 v54c365(16/80/40)4ve rev.1.4 march 2006 promos technologies v54c365(16/80/40)4ve 18.1 random row write (interleaving banks) (1 of 2) burst length = 8, cas latency = 2 clk cke cs i/o ras cas we bs dqm t2 t3 t4 t0 t1 t6 t7 t8 t9 t5 t11 t12 t13 t14 t10 t16 t17 t18 t19 t15 t22 t20 t21 hi-z ap addr t ck2 high t rcd t rp write command bank a cay dax0 dax3 dax2 dax1 dax4 dax7 dax6 dax5 dbx0 dbx3 dbx2 dbx1 dbx4 dbx7 dbx6 dbx5 day0 day3 day2 day1 t dpl write command bank a cax activate command bank a rax rax activate command bank b rbx rbx cbx precharge command bank a write command bank b activate command bank a ray ray cay precharge command bank b write command bank a day4 t dpl
43 v54c365(16/80/40)4ve rev. 1.4 march 2006 promos technologies v54c365(16/80/40)4ve 18.2 random row write (interleaving banks) (2 of 2) burst length = 8, cas latency = 3 clk cke cs i/o ras cas we bs dqm t2 t3 t4 t0 t1 t6 t7 t8 t9 t5 t11 t12 t13 t14 t10 t16 t17 t18 t19 t15 t22 t20 t21 hi-z ap addr t ck3 high dax0 dax3 dax2 dax1 dax4 dax7 dax6 dax5 dbx0 dbx3 dbx2 dbx1 dbx4 dbx7 dbx6 dbx5 day2 day1 day0 write command bank a cax activate command bank b rbx rbx activate command bank a ray ray day3 t dpl cbx write command bank b precharge command bank a write command bank a cay precharge command bank b t rp t dpl t rcd activate command bank a rax rax
44 v54c365(16/80/40)4ve rev.1.4 march 2006 promos technologies v54c365(16/80/40)4ve 19.1 precharge termination of a burst (1 of 2) burst length = 8, cas latency = 2 clk cke cs i/o ras cas we bs dqm t2 t3 t4 t0 t1 t6 t7 t8 t9 t5 t11 t12 t13 t14 t10 t16 t17 t18 t19 t15 t22 t20 t21 hi-z ap addr t ck2 precharge command bank a dax0 dax3 dax2 dax1 precharge termination of a write burst. write data is masked. ay0 ay1 ay2 precharge termination of a read burst. precharge command bank a t rp activate command bank a rax rax write command bank a cax cay read command bank a high activate command bank a ray ray t rp activate command bank a raz raz caz read command bank a az0 az1 az2 precharge command bank a t rp
45 v54c365(16/80/40)4ve rev. 1.4 march 2006 promos technologies v54c365(16/80/40)4ve 19.2 precharge termination of a burst (2 of 2) burst length = 4, 8, cas latency = 3 clk cke cs i/o ras cas we bs d qm t2 t3 t4 t0 t1 t6 t7 t8 t9 t5 t11 t12 t13 t14 t10 t16 t17 t18 t19 t15 t22 t20 t21 hi-z ap addr t ck3 precharge command bank a dax0 precharge termination of a write burst. write data is masked ay0 ay1 ay2 precharge termination precharge command bank a t rp activate command bank a rax rax write command bank a cax cay read command bank a high activate command bank a ray ray t rp activate command bank a raz raz of a read burst.
46 v54c365(16/80/40)4ve rev.1.4 march 2006 promos technologies v54c365(16/80/40)4ve 20.1 full page read cycle (1 of 2) burst length = full page, cas latency = 2 clk cke cs i/o ras cas we bs dqm hi-z ap addr t ck2 high ax ax+1 ax-1 ax-2 ax+2 ax bx bx+1 bx+5 bx+4 bx+3 bx+2 ax+1 bx+6 cbx read command bank b precharge command bank b burst stop command cax read command bank a activate command bank a rax rax activate command bank b rbx rbx activate command bank b rby rby t rp full page burst operation does not terminate when the burst length is satisfied; the burst counter increments and continues the burst counter wraps from the highest order page address back to zero during this time interval. bursting beginning with the starting address.
47 v54c365(16/80/40)4ve rev. 1.4 march 2006 promos technologies v54c365(16/80/40)4ve \ 20.2 full page read cycle (2 of 2) burst length = full page, cas latency = 3 clk cke cs i/o ras cas we bs dqm hi-z ap addr t ck3 high ax ax+1 ax-1 ax-2 ax+2 ax bx bx+1 bx+5 bx+4 bx+3 bx+2 ax+1 cbx read command bank b precharge command bank b burst stop command cax read command bank a activate command bank a rax rax activate command bank b rbx rbx activate command bank b rby rby t rrd full page burst operation does not the burst counter wraps from the highest order page address back to zero during this time interval. terminate when the length is satisfied; the burst counter increments and continues bursting beginning with the starting address.
48 v54c365(16/80/40)4ve rev.1.4 march 2006 promos technologies v54c365(16/80/40)4ve 21.1full page write cycle (1 of 2) burst length = full page, cas latency = 2 clk cke cs i/o ras cas we bs dqm hi-z ap addr t ck2 high cbx write command bank b precharge command bank b burst stop command cax write command bank a activate command bank a rax rax activate command bank b rbx rbx activate command bank b rby rby data is ignored. dax dax+1 dax-1 dax+3 dax+2 dax dbx dbx+1 dax+1 dbx+3 dbx+2 dbx+4 dbx+5 dbx+6 full page burst operation does not terminate when the burst length is satisfied; the burst counter increments and continues the burst counter wraps from the highest order page address back to zero during this time interval. bursting beginning with the starting address.
49 v54c365(16/80/40)4ve rev. 1.4 march 2006 promos technologies v54c365(16/80/40)4ve 21.2 full page write cycle (2 of 2) burst length = full page, cas latency = 3 clk cke cs i/o ras cas we bs dqm hi-z ap addr t ck3 high cbx write command bank b precharge command bank b burst stop command cax write command bank a activate command bank a rax rax activate command bank b rbx rbx activate command bank b rby rby dax dax+1 dax-1 dax+3 dax+2 dax dbx dbx+1 dax+1 dbx+3 dbx+2 dbx+4 dbx+5 full page burst operation does not the burst counter wraps from the highest order page address back to zero during this time interval. terminate when the length is satisfied; the burst counter increments and continues bursting beginning with the starting address. data is ignored.
50 v54c365(16/80/40)4ve rev.1.4 march 2006 promos technologies v54c365(16/80/40)4ve complete list of operation commands sdram function truth table current state 1 cs ras cas we bs addr action idle h l l l l l l l x h h h l l l l x h h l h h l l x h l x h l h l x x bs bs bs bs x op- x x x x ra ap x code nop or power down nop illegal 2 illegal 2 row (&bank) active; latch row address nop 4 auto-refresh or self-refresh 5 mode reg. access 5 row active h l l l l l l x h h h l l l x h l l h h l x x h l h l x x x bs bs bs bs x x x ca,ap ca,ap x ap x nop nop begin read; latch ca; determineap begin write; latch ca; determineap illegal 2 precharge illegal read h l l l l l l l x h h h h l l l x h h l l h h l x h l h l h l x x x bs bs bs bs bs x x x x ca,ap ca,ap x ap x nop (continue burst to end;>row active) nop (continue burst to end;>row active) burst stop command > row active term burst, new read, determineap 3 term burst, start write, determineap 3 illegal 2 term burst, precharge illegal write h l l l l l l l x h h h h l l l x h h l l h h l x h l h l h l x x x bs bs bs bs bs x x x x ca,ap ca,ap x ap x nop (continue burst to end;>row active) nop (continue burst to end;>row active) burst stop command > row active term burst, start read, determineap 3 term burst, new write, determineap 3 illegal 2 term burst, precharge 3 illegal read with auto precharge h l l l l l l l x h h h h l l l x h h l l h h l x h l h l h l x x x bs bs x bs bs x x x x x x x ap x nop (continue burst to end;> precharge) nop (continue burst to end;> precharge) illegal 2 illegal 2 illegal illegal 2 illegal 2 illegal
51 v54c365(16/80/40)4ve rev. 1.4 march 2006 promos technologies v54c365(16/80/40)4ve sdram function truth table (continued) current state 1 cs ras cas we bs addr action write with auto precharge h l l l l l l l x h h h h l l l x h h l l h h l x h l h l h l x x x bs bs x bs bs x x x x x x x ap x nop (continue burst to end;> precharge) nop (continue burst to end;> precharge) illegal 2 illegal 2 illegal illegal 2 illegal 2 illegal precharging h l l l l l l x h h h l l l x h h l h h l x h l x h l x x x bs bs bs bs x x x x x x ap x nop;> idle after trp nop;> idle after trp illegal 2 illegal 2 illegal 2 nop 4 illegal row activating h l l l l l l x h h h l l l x h h l h h l x h l x h l x x x bs bs bs bs x x x x x x ap x nop;> row active after trcd nop;> row active after trcd illegal 2 illegal 2 illegal 2 illegal 2 illegal write recovering h l l l l l l x h h h l l l x h h l h h l x h l x h l x x x bs bs bs bs x x x x x x ap x nop nop illegal 2 illegal 2 illegal 2 illegal 2 illegal refreshing h l l l l l x h h h l l x h h l h l x h l x x x x x x x x x x x x x x x nop;> idle after trc nop;> idle after trc illegal illegal illegal illegal mode register accessing h l l l l x h h h l x h h l x x h l x x x x x x x x x x x x nop nop illegal illegal illegal
52 v54c365(16/80/40)4ve rev.1.4 march 2006 promos technologies v54c365(16/80/40)4ve clock enable (cke) truth table: abbreviations: ra = row address of bank a ca = column a ddress of bank a bs = bank address rb = row address of bank b cb = column a ddress of bank b ap = auto precharge rc = row address of bank c cc = column address of bank c rd = row address of bank d cd = column address of bank d notes for sdram function truth table: 1. current state is state of the bank determined by bs. all entries assume that cke was active (high) during the preceding clock cycle. 2. illegal to bank in specified state; function may be legal in the bank indicated by bs, depending on the state of that bank. 3. must satisfy bus contention, bus turn around, and/or write recovery requirements. 4. nop to bank precharging or in idle state. may precharge bank(s) indicated by bs (andap). 5. illegal if any bank is not idle. 6. cke low to high transition will re-enable clk and other inputs a synchronously. a minimum setup time must be satisfied before any command other than exit. 7. power-down and self-refresh can be entered only from the all banks idle state. 8. must be legal command as defined in the sdram function truth table. state(n) cke n-1 cke ncs ras cas we addr action self-refresh 6 h l l l l l l x h h h h h l x h l l l l x x x h h h l x x x h h l x x x x h l x x x x x x x x x x invalid exit self-refresh, idle after trc exit self-refresh, idle after trc illegal illegal illegal nop (maintain self-refresh) power-down h l l l l l l x h h h h h l x h l l l l x x x h h h l x x x h h l x x x x h l x x x x x x x x x x invalid exit power-down, > idle. exit power-down, > idle. illegal illegal illegal nop (maintain low-power mode) all. banks idle 7 h h h h h h h h l h l l l l l l l l x h l l l l l l x x x h h h l l l x x x h h l h l l x x x h l x x h l x x x x x x x x x x refer to the function truth table enter power- down enter power- down illegal illegal illegal enter self-refresh illegal nop
53 v54c365(16/80/40)4ve rev. 1.4 march 2006 promos technologies v54c365(16/80/40)4ve package diagram 54 ball fbga
54 v54c365(16/80/40)4ve rev.1.4 march 2006 promos technologies v54c365(16/80/40)4ve package diagram 60 ball fbga 60 pins soc 0.30 0.35 0.40 0.012 0.014 0.016
55 v54c365(16/80/40)4ve rev. 1.4 march 2006 promos technologies v54c365(16/80/40)4ve package diagram 54-pin tsop ii 0.881 -0.01 [22.38 -0.25] 0.031 [0.80] .004 [0.1] 54 index marking m 28 1 does not include plastic or metal protrusion of 0.15 max. per side 1 27 0.047 [1.20] max 0.04 0.002 [1 0.05] unit in inches [mm] 0.400 0.005 [10.16 0.13] 0.463 0.008 [11.76 0.20] 0.006 [0.15] max +0.004 -0.002 0 C5 0.024 0.008 [0.60 .020] 1 0.006 +0.01 -0.05 0.15 .008 [0.2] 54x +0.002 -0.004 0.016 +0.05 -0.10 0.40
56 v54c365(16/80/40)4ve rev.1.4 march 2006 promos technologies v54c365(16/80/40)4ve worldwide offices copyright ,promos technology. printed in u.s.a. the information in this document is subject to change without notice. promos tech makes no commitment to update or keep cur- rent the information contained in this document. no part of this document may be copied or reproduced in any form or by any means without the prior written consent of promos tech. promos tech subjects its products to normal quality control sampling techniques which are intended to provide an assuranc e of high quality products suitable for usual commercial applica - tions. promos tech does not do testing appropriate to provide 100% product quality assurance and does not assume any liab il- ity for consequential or incidental arising from any use of its prod - ucts. if such products are to be used in applications in whic h personal injury might occur from failure, purchaser must do i ts own quality assurance testing appropriate to such applications. taiwan(taipei) 7f, no. 102 min-chuan e. road sec. 3, taipei, taiwan, r.o.c phone: 886-2-2545-1213 fax: 886-2-2545-1209 no. 19 li hsin road science based ind. park hsin chu, taiwan, r.o.c. phone: 886-3-566-3952 fax: 886-3-578-6028 japan onze 1852 building 6f 2-14-6 shintomi, chuo-ku tokyo 104-0041 phone: 81-3-3537-1400 fax: 81-3-3537-1402 usa(west) 3910 north first street san jose, ca 95134 phone: 408-433-6000 fax: 408-433-0952 sales offices: taiwan(hsinchu) usa(east) 25 creekside road hopewell jct, ny 12533 phone:845-223-1689 fax:845-223-1684


▲Up To Search▲   

 
Price & Availability of V54C365164VEI8PC

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X