Part Number Hot Search : 
20N80 C5000 2SA15 1565P 80M250V A02HC BXMP1042 T2700D
Product Description
Full Text Search
 

To Download IDT74FST3390SO8 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1 idt74fst3390 octal 2:1 multiplexer bus switch commercial temperature range january 2001 2001 integrated device technology, inc. dsc-5527/- c idt74fst3390 commercial temperature range octal 2:1 multiplexer bus switch description: the fst3390 belongs to idt's family of bus switches. bus switch devices perform the function of connecting or isolating two ports without a 0 c 0 a 7 c 7 b 0 b 7 aen ben 5 6 7 8 9 10 1 2 3 4 26 25 24 23 22 21 20 19 18 17 a 3 b 0 c 0 a 1 a 0 b 1 c 1 a 2 b 2 c 2 b 7 c 7 a 6 b 6 c 6 a 5 b 5 c 5 vcc a 7 so28-2 so28-8 b 3 11 12 27 28 c 3 a 4 b 4 16 15 aen 13 14 gnd c 4 ben soic/ qsop top view functional block diagram pin configuration providing any inherent current sink or source capability. thus they generate little or no noise of their own while providing a low resistance path for an external driver. these devices connect input and output ports through an n-channel fet. when the gate-to-source junction of this fet is adequately forward-biased the device conducts and the resistance between input and output ports is small. without adequate bias on the gate-to-source junction of the fet, the fet is turned off, therefore with no v cc applied, the device has hot insertion capability. the low on-resistance and simplicity of the connection between input and output ports reduces the delay in this path to close to zero. the fst3390 is an 8-bit ttl-compatible 2:1 bus multiplexer. aen = 0 connects port a to port c and ben = 0 connects port b to port c. this device can be used to connect ports a & b to a common bus on port c or to broadcast data on port c to both ports a and b. features: - bus switches provide zero delay paths - extended commercial range of C40c to +85c - low switch on-resistance: fst3xxx C 5 w - ttl-compatible input and output levels - esd > 2000v per mil-std-883, method 3015; > 200v using machine model (c = 200pf, r = 0) - available in soic and qsop packages
2 commercial temperature range idt74fst3390 octal 2:1 multiplexer bus switch absolute maximum ratings (1) symbol rating max. unit v term (2) terminal voltage with respect to gnd C0.5 to +7 v t stg storage temperature C65 to +150 c i out maximum continuous channel current 128 ma fst link notes: 1. stresses greater than those listed under absolute maximum ratings may cause permanent damage to the device. this is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. exposure to absolute maximum rating conditions for extended periods may affect reliability. 2. vcc, control, and switch terminals. notes: 1. for conditions shown as max. or min., use appropriate value specified under electrical characteristics for the applicable dev ice type. 2. typical values are at v cc = 5.0v, +25c ambient. 3. not more than one output should be tested at one time. duration of the test should not exceed one second. 4. measured by voltage drop between ports at indicated current through the switch. capacitance (1) symbol parameter conditions (2) typ. unit c in control input capacitance 4 pf c i/o switch input/output capacitance switch off pf notes: 1. capacitance is characterized but not tested. 2. t a = 25c, f = 1mhz, v in = 0v, v out = 0v pin description pin names i/o description a 0-7 i/o bus a b 0-7 i/o bus b c 0-7 i/o bus c aen , ben i bus switch enable (active low) function table (1) aen ben a b description hh off off disconnect l h on off a to c h l off on b to c ll on on a, b to c note: 1. h = high l = low dc electrical characteristics over operating range following conditions apply unless otherwise specified: commercial: t a = 0c to +70c, v cc = 5.0v 5% symbol parameter test conditions (1) min. typ. (2) max. unit v ih input high voltage guaranteed logic high for control inputs 2 v v il input low voltage guaranteed logic low for control inputs 0.8 v i ih input high current v cc = max. v i = v cc 1a i il input low voltage v i = gnd 1 i ozh high impedance output current v cc = max. v o = v cc 1a i ozl (3-state output pins) v o = gnd 1 i os short circuit current v cc = max., v o = gnd (3) 300 ma v ik clamp diode voltage v cc = min., i in = C18ma C0.7 C1.2 v r on switch on resistance (4) v cc = min. v in = 0.0v 5 7 w i on = 30ma v cc = min. v in = 2.4v 10 15 w i on = 15ma i off input/output power off leakage v cc = 0v, v in or v o 4.5v 1 a i cc quiescent power supply current v cc = max., v i = gnd or v cc 0.1 3a
3 idt74fst3390 octal 2:1 multiplexer bus switch commercial temperature range notes: 1. for conditions shown as max. or min., use appropriate value specified under electrical characteristics for the applicable dev ice type. 2. typical values are at v cc = 5.0v, +25c ambient. 3. per ttl driven input (v in = 3.4v). all other inputs at v cc or gnd. 4. this parameter is not directly testable, but is derived for use in total power supply calculations. 5. values for these conditions are examples of the i cc formula. these limits are guaranteed but not tested. 6. i c = i quiescent + i inputs + i dynamic i c = i cc + d i cc d h n t + i ccd (f i n) i cc = quiescent current d i cc = power supply current for a ttl high input (v in = 3.4v) d h = duty cycle for ttl inputs high n t = number of ttl inputs at d h i ccd = dynamic current caused by an input transition pair (hlh or lhl) f i = input frequency n = number of switches toggling at f i all currents are in milliamps and all frequencies are in megahertz. notes: 1. see test circuit and waveforms. 2. minimum limits guaranteed but not tested. 3. this parameter is guaranteed by design but not tested. 4. the bus switch contributes no propagation delay other than the rc delay of the on resistance of the switch and the load capac itance. the time constant for the switch alone is of the order of 0.25 ns for 50 pf load. since this time is constant and much smaller than the rise/fal l times of typical driving signals, it adds very little propagation delay to the system. propagation delay of the bus switch when used in a system is determined b y the driving circuit on the driving side of the switch and its interaction with the load on the driven side. 5. measured at switch turn off, load = 50 pf in parallel with 10 m w scope probe, v in = 0 volts. 6. characterized parameter. not 100% tested. power supply characteristics symbol parameter test conditions (1) min. typ. (2) max. unit d i cc quiescent power supply current ttl inputs high v cc = max. v in = 3.4v (3) 0.51.5ma i ccd dynamic power supply current (4) v cc = max. outputs open v in = v cc v in = gnd 3040a/ mhz/ enable pin toggling 50% duty cycle switch i c total power supply current (6) v cc = max. outputs open enable pin toggling v in = v cc v in = gnd 2.43.2ma (8 switches toggling) fi = 10mhz 50% duty cycle v in = 3.4 v in = gnd 2.7 4 switching characteristics over operating range symbol description condition (1) min. (2) typ. max. unit t plh t phl data propagation delay a, b to/from c (3,4) c l = 50pf r l = 500 w 0.25 ns t pzh t pzl switch turn on delay aen / ben to a, b, c 1.5 6.5 ns t phz t plz switch turn off delay aen , ben to a, b, c (3) 1.5 5.5 ns |q ci | charge injection (5,6) 1.5 pc
4 commercial temperature range idt74fst3390 octal 2:1 multiplexer bus switch pulse generator r t d.u.t. v cc v in c l v out 50pf 500 w 500 w 7.0v 3v 1.5v 0v 3v 1.5v 0v 3v 1.5v 0v 3v 1.5v 0v data input timing input asynchronous control preset clear etc. synchronous control t su t h t rem t su t h high-low-high pulse low-high-low pulse t w 1.5v 1.5v same phase input transition 3v 1.5v 0v 1.5v v oh t plh output opposite phase input transition 3v 1.5v 0v t plh t phl t phl v ol control input 3v 1.5v 0v 3.5v 0v output normally low output normally high switch closed switch open v ol 0.3v 0.3v t plz t pzl t pzh t phz 3.5v 0v 1.5v 1.5v enable disable v oh preset clear clock enable etc. octal link octal link octal link octal link octal link test cir cuits and w a veforms propagation delay test circuits for all outputs enable and disable times set-up, hold, and release times pulse width notes: 1. diagram shown for input control enable-low and input control disable- high 2. pulse generator for all pulses: rate 1.0mhz; t f 2.5ns; t r 2.5ns switch position test switch open drain disable low closed enable low all other tests open fct link definitions: c l = load capacitance: includes jig and probe capacitance. r t = termination resistance: should be equal to z out of the pulse generator.
5 idt74fst3390 octal 2:1 multiplexer bus switch commercial temperature range corporate headquarters for sales: 2975 stender way 800-345-7015 or 408-727-6116 santa clara, ca 95054 fax: 408-492-8674 www.idt.com* *to search for sales office near you, please click the sales button found on our home page or dial the 800# above and press 2. the idt logo is a registered trademark of integrated device technology, inc. ordering information idt xx temp. range xxxx device type x package 74 - 40 c to +85 c so q 3390 small outline ic (so28-2) quarter-size small outline package (so28-8) octal 2:1 multiplexer bus switch fst


▲Up To Search▲   

 
Price & Availability of IDT74FST3390SO8

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X