![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
august 2007 hy[b/i]18t256400b[c/f](l) hy[b/i]18t256800b[c/f](l) hy[b/i]18t256160b[c/f](l) 256-mbit double-data-rate-two sdram ddr2 sdram rohs compliant products internet data sheet rev. 1.12
we listen to your comments any information within this document that yo u feel is wrong, unclear or missing at all? your feedback will help us to continuous ly improve the quality of this document. please send your proposal (including a reference to this document) to: techdoc@qimonda.com internet data sheet hy[b/i]18t256[40/80/16]0b[c/f](l) 256-mbit double-data-rate-two sdram qag_techdoc_rev400 / 3.2 qag / 2006-08-07 2 11172006-lbiu-f1tn hy[b/i]18t256400b[c/f](l), hy[b/i]18t256 800b[c/f](l), hy[b/i]18t256160b[c/f](l) revision history: 2007-08, rev. 1.12 page subjects (major chan ges since last revision) all adopted internet edition 122, 124 corrected chapter 7: @ddr2-400: tds1 & tdh1(base) = +25ps @ddr2-533: tds1 & tdh1(base) = -25ps previous revision: 2007-07, rev. 1.11 all editorial change previous revision: 2007-05, rev. 1.10 added product types with industrial temperature previous revision: 2006-12, rev. 1.00 internet data sheet rev. 1.12, 2007-08 3 11172006-lbiu-f1tn hy[b/i]18t256[40/80/16]0b[c/f](l) 256-mbit double-data-rate-two sdram 1overview this chapter gives an overview of the 256-mbit double-d ata-rate-two sdram product family and describes its main characteristics. 1.1 features the 256-mbit double-data-rate-two s dram offers the following key features: ? 1.8 v 0.1 v power supply 1.8 v 0.1 v (sstl_18) compatible i/o ? dram organizations with 4, 8 and 16 data in/outputs ? double data rate architectu re: two data transfers per clock cycle four internal ban ks for concurrent operation ? programmable cas latency: 3, 4, 5 and 6 ? programmable burst length: 4 and 8 ? differential clock inputs (ck and ck ) ? bi-directional, differentia l data strobes (dqs and dqs ) are transmitted / received with da ta. edge aligned with read data and center-aligned with write data. ? dll aligns dq and dqs transitions with clock ?dqs can be disabled for single-ended data strobe operation ? commands entered on each positive clock edge, data and data mask are referenced to both edges of dqs ? data masks (dm) for write data ? posted cas by programmable additive latency for better command and data bus efficiency ? off-chip-driver impedance adjustment (ocd) and on-die-termination (odt) for better signal quality ? auto-precharge operation for read and write bursts ? auto-refresh, self-refresh and power saving power- down modes ? average refresh period 7.8 s at a t case lower than 85 c, 3.9 s between 85 c and 95 c ? programmable self refres h rate via emrs2 setting ? programmable partial array refresh via emrs2 settings ? dcc enabling via emrs2 setting ? full and reduced strengt h data-output drivers ? 1k page size ? packages: p(g)-tfbga-60 for 4 & 8 components, p(g)-tfbga-84 for 16 components ? rohs compliant products 1) ? all speed grades faster than ddr2?400 comply with ddr2?400 timing specifications when run at a clock rate of 200 mhz. table 1 performance tables for ?25(f) 1) rohs compliant product: restriction of the use of certain hazar dous substances (rohs) in el ectrical and electronic equipment as defined in the directive 2002/95/ec issued by the european parliament and of the council of 27 january 2003. these substances include m ercury, lead, cadmium, hexavalent chromium, polybro minated biphenyls and polybrominated biphenyl ethers. product type speed code ?25f ?2.5 unit speed grade ddr2?800d 5?5?5 ddr2?800e 6?6?6 ? max. clock frequency @cl6 f ck6 400 400 mhz @cl5 f ck5 400 333 mhz @cl4 f ck4 266 266 mhz @cl3 f ck3 200 200 mhz min. ras-cas-delay t rcd 12.5 15 ns min. row precharge time t rp 12.5 15 ns min. row active time t ras 45 45 ns min. row cycle time t rc 57.5 60 ns internet data sheet rev. 1.12, 2007-08 4 11172006-lbiu-f1tn hy[b/i]18t256[40/80/16]0b[c/f](l) 256-mbit double-data-rate-two sdram table 2 performance table for ?3(s) table 3 performance table for ?3.7 table 4 performance table for ?5 product type speed code ?3 ?3s unit speed grade ddr2?667c 4?4?4 ddr2?667d 5?5?5 ? max. clock frequency @cl5 f ck5 333 333 mhz @cl4 f ck4 333 266 mhz @cl3 f ck3 200 200 mhz min. ras-cas-delay t rcd 12 15 ns min. row precharge time t rp 12 15 ns min. row active time t ras 45 45 ns min. row cycle time t rc 57 60 ns product type speed code ?3.7 unit speed grade ddr2?533c 4?4?4 ? max. clock frequency @cl5 f ck5 266 mhz @cl4 f ck4 266 mhz @cl3 f ck3 200 mhz min. ras-cas-delay t rcd 15 ns min. row precharge time t rp 15 ns min. row active time t ras 45 ns min. row cycle time t rc 60 ns product type speed code ?5 units speed grade ddr2?400b 3?3?3 ? max. clock frequency @cl5 f ck5 200 mhz @cl4 f ck4 200 mhz @cl3 f ck3 200 mhz min. ras-cas-delay t rcd 15 ns min. row precharge time t rp 15 ns min. row active time t ras 40 ns min. row cycle time t rc 55 ns internet data sheet rev. 1.12, 2007-08 5 11172006-lbiu-f1tn hy[b/i]18t256[40/80/16]0b[c/f](l) 256-mbit double-data-rate-two sdram 1.2 description the 256-mbit double-data-rate-two sdram is a high- speed cmos synchronous dram device containing 268,435,456 bits and internally configured as a quad-bank dram. the device is organized as either 16 mbit 4i/o 4 banks, 8 mbit 8i/o 4 banks or 4 mbit 16 i/o 4 banks chip. these synchronous devices achieve high speed transfer rates starting at 400 mb/sec/pin for general applications. see table 1 for performance figures. the device is designed to comply with all ddr2 dram key features: ? posted cas with additive latency, ? write latency = read latency - 1, ? normal and weak strength data-output driver, ? off-chip driver (ocd) impedance adjustment ? on-die termination (odt) function. all of the control and address inputs are synchronized with a pair of externally supplied di fferential clocks. inputs are latched at the cross point of di fferential clocks (ck rising and ck falling). all i/os are synchronized with a single ended dqs or differential dqs-dqs pair in a source synchronous fashion. a is used to convey row, column and bank address information in a ras-cas multiplexing style. the ddr2 device operates with a 1.8 v 0.1 v power supply. an auto-refresh and self-refresh mode is provided along with various power-saving power-down modes. the functionality described and the timing specifications included in this data sheet are for the dll enabled mode of operation. the ddr2 sdram is available in p(g)-tfbga-60 and p(g)- tfbga-84 packages. internet data sheet rev. 1.12, 2007-08 6 11172006-lbiu-f1tn hy[b/i]18t256[40/80/16]0b[c/f](l) 256-mbit double-data-rate-two sdram table 5 ordering information for lead-free products (rohs compliant) product type org. speed cas-rcd-rp latencies 1) 1) cas: column address strobe; rcd: row column delay; rp: row precharge clock (mhz) package note standard temperature range (0 c - +70 c) hyb18t256400bf-25f 4 ddr2-800d 5-5-5 400 pg-tfbga-60 2) 2) rohs compliant product: restriction of the use of certain hazar dous substances (rohs) in el ectrical and electronic equipment as defined in the directive 2002/95/ec issued by the european parliament and of the council of 27 january 2003. these substances include m ercury, lead, cadmium, hexavalent chromium, polybro minated biphenyls and polybrominated biphenyl ethers. hyb18t256800bf-25f 8 ddr2-800d 5-5-5 400 pg-tfbga-60 hyb18t256160bf-25f 16 ddr2-800d 5-5-5 400 pg-tfbga-84 hyb18t256400bf-2.5 4 ddr2-800e 6-6-6 400 pg-tfbga-60 hyb18t256800bf-2.5 8 ddr2-800e 6-6-6 400 pg-tfbga-60 hyb18t256160bf-2.5 16 ddr2-800e 6-6-6 400 pg-tfbga-84 hyb18t256400bf-3 4 ddr2-667c 4-4-4 333 pg-tfbga-60 hyb18t256800bf-3 8 ddr2-667c 4-4-4 333 pg-tfbga-60 hyb18t256160bf-3 16 ddr2-667c 4-4-4 333 pg-tfbga-84 hyb18t256400bf-3s 4 ddr2-667d 5-5-5 333 pg-tfbga-60 hyb18t256800bf-3s 8 ddr2-667d 5-5-5 333 pg-tfbga-60 hyb18t256160bf-3s 16 ddr2-667d 5-5-5 333 pg-tfbga-84 hyb18t256400bf-3.7 4 ddr2-533c 4-4-4 266 pg-tfbga-60 hyb18t256800bf-3.7 8 ddr2-533c 4-4-4 266 pg-tfbga-60 hyb18t256160bf-3.7 16 ddr2-533c 4-4-4 266 pg-tfbga-84 hyb18t256400bfl-3.7 4 ddr2-533c 4-4-4 266 pg-tfbga-60 hyb18t256800bfl-3.7 8 ddr2-533c 4-4-4 266 pg-tfbga-60 hyb18t256160bfl-3.7 16 ddr2-533c 4-4-4 266 pg-tfbga-84 hyb18t256400bf-5 4 ddr2-400b 3-3-3 200 pg-tfbga-60 hyb18t256800bf-5 8 ddr2-400b 3-3-3 200 pg-tfbga-60 hyb18t256160bf-5 16 ddr2-400b 3-3-3 200 pg-tfbga-84 internet data sheet rev. 1.12, 2007-08 7 11172006-lbiu-f1tn hy[b/i]18t256[40/80/16]0b[c/f](l) 256-mbit double-data-rate-two sdram table 6 ordering information for lead-free products (rohs compliant) product type org. speed cas-rcd-rp latencies 1) 1) cas: column address strobe; rcd: row column delay; rp: row precharge clock (mhz) package note industrial temperature range (?40 c - +85 c) hyi18t256400bf-25f 4 ddr2-800d 5-5-5 400 pg-tfbga-60 2) 2) rohs compliant product: restriction of the use of certain hazar dous substances (rohs) in el ectrical and electronic equipment as defined in the directive 2002/95/ec issued by the european parliament and of the council of 27 january 2003. these substances include m ercury, lead, cadmium, hexavalent chromium, polybro minated biphenyls and polybrominated biphenyl ethers. hyi18t256800bf-25f 8 ddr2-800d 5-5-5 400 pg-tfbga-60 HYI18T256160BF-25F 16 ddr2-800d 5-5-5 400 pg-tfbga-84 hyi18t256400bf-2.5 4 ddr2-800e 6-6-6 400 pg-tfbga-60 hyi18t256800bf-2.5 8 ddr2-800e 6-6-6 400 pg-tfbga-60 hyi18t256160bf-2.5 16 ddr2-800e 6-6-6 400 pg-tfbga-84 hyi18t256400bf-3 4 ddr2-667c 4-4-4 333 pg-tfbga-60 hyi18t256800bf-3 8 ddr2-667c 4-4-4 333 pg-tfbga-60 hyi18t256160bf-3 16 ddr2-667c 4-4-4 333 pg-tfbga-84 hyi18t256400bf-3s 4 ddr2-667d 5-5-5 333 pg-tfbga-60 hyi18t256800bf-3s 8 ddr2-667d 5-5-5 333 pg-tfbga-60 hyi18t256160bf-3s 16 ddr2-667d 5-5-5 333 pg-tfbga-84 hyi18t256400bf-3.7 4 ddr2-533c 4-4-4 266 pg-tfbga-60 hyi18t256800bf-3.7 8 ddr2-533c 4-4-4 266 pg-tfbga-60 hyi18t256160bf-3.7 16 ddr2-533c 4-4-4 266 pg-tfbga-84 hyi18t256400bf-5 4 ddr2-400b 3-3-3 200 pg-tfbga-60 hyi18t256800bf-5 8 ddr2-400b 3-3-3 200 pg-tfbga-60 hyi18t256160bf-5 16 ddr2-400b 3-3-3 200 pg-tfbga-84 internet data sheet rev. 1.12, 2007-08 8 11172006-lbiu-f1tn hy[b/i]18t256[40/80/16]0b[c/f](l) 256-mbit double-data-rate-two sdram table 7 ordering information for lead-containing products product type org. speed cas-rcd-rp latencies 1) 1) cas: column address strobe; rcd: row column delay; rp: row precharge clock (mhz) package standard temperature range (0 c - +70 c) hyb18t256400bc-25f 4 ddr2-800d 5-5-5 400 p-tfbga-60 hyb18t256800bc-25f 8 ddr2-800d 5-5-5 400 p-tfbga-60 hyb18t256160bc-25f 16 ddr2-800d 5-5-5 400 p-tfbga-84 hyb18t256400bc-2.5 4 ddr2-800e 6-6-6 400 p-tfbga-60 hyb18t256800bc-2.5 8 ddr2-800e 6-6-6 400 p-tfbga-60 hyb18t256160bc-2.5 16 ddr2-800e 6-6-6 400 p-tfbga-84 hyb18t256400bc-3 4 ddr2-667c 4-4-4 333 p-tfbga-60 hyb18t256800bc-3 8 ddr2-667c 4-4-4 333 p-tfbga-60 hyb18t256160bc-3 16 ddr2-667c 4-4-4 333 p-tfbga-84 hyb18t256400bc-3s 4 ddr2-667d 5-5-5 333 p-tfbga-60 hyb18t256800bc-3s 8 ddr2-667d 5-5-5 333 p-tfbga-60 hyb18t256160bc-3s 16 ddr2-667d 5-5-5 333 p-tfbga-84 hyb18t256400bc-3.7 4 ddr2-533c 4-4-4 266 p-tfbga-60 hyb18t256800bc-3.7 8 ddr2-533c 4-4-4 266 p-tfbga-60 hyb18t256160bc-3.7 16 ddr2-533c 4-4-4 266 p-tfbga-84 hyb18t256400bc-5 4 ddr2-400b 3-3-3 200 p-tfbga-60 hyb18t256800bc-5 8 ddr2-400b 3-3-3 200 p-tfbga-60 hyb18t256160bc-5 16 ddr2-400b 3-3-3 200 p-tfbga-84 internet data sheet rev. 1.12, 2007-08 9 11172006-lbiu-f1tn hy[b/i]18t256[40/80/16]0b[c/f](l) 256-mbit double-data-rate-two sdram table 8 ordering information for lead-containing products note: for product nomenclature see chapter 9 of this data sheet product type org. speed cas-rcd-rp latencies 1) 1) cas: column address strobe; rcd: row column delay; rp: row precharge clock (mhz) package industrial temperature range (?40 c - +85 c) hyi18t256400bc-25f 4 ddr2-800d 5-5-5 400 p-tfbga-60 hyi18t256800bc-25f 8 ddr2-800d 5-5-5 400 p-tfbga-60 hyi18t256160bc-25f 16 ddr2-800d 5-5-5 400 p-tfbga-84 hyi18t256400bc-2.5 4 ddr2-800e 6-6-6 400 p-tfbga-60 hyi18t256800bc-2.5 8 ddr2-800e 6-6-6 400 p-tfbga-60 hyi18t256160bc-2.5 16 ddr2-800e 6-6-6 400 p-tfbga-84 hyi18t256400bc-3 4 ddr2-667c 4-4-4 333 p-tfbga-60 hyi18t256800bc-3 8 ddr2-667c 4-4-4 333 p-tfbga-60 hyi18t256160bc-3 16 ddr2-667c 4-4-4 333 p-tfbga-84 hyi18t256400bc-3s 4 ddr2-667d 5-5-5 333 p-tfbga-60 hyi18t256800bc-3s 8 ddr2-667d 5-5-5 333 p-tfbga-60 hyi18t256160bc-3s 16 ddr2-667d 5-5-5 333 p-tfbga-84 hyi18t256400bc-3.7 4 ddr2-533c 4-4-4 266 p-tfbga-60 hyi18t256800bc-3.7 8 ddr2-533c 4-4-4 266 p-tfbga-60 hyi18t256160bc-3.7 16 ddr2-533c 4-4-4 266 p-tfbga-84 hyi18t256400bc-5 4 ddr2-400b 3-3-3 200 p-tfbga-60 hyi18t256800bc-5 8 ddr2-400b 3-3-3 200 p-tfbga-60 hyi18t256160bc-5 16 ddr2-400b 3-3-3 200 p-tfbga-84 internet data sheet rev. 1.12, 2007-08 10 11172006-lbiu-f1tn hy[b/i]18t256[40/80/16]0b[c/f](l) 256-mbit double-data-rate-two sdram 2 configuration this chapter contains the chip configuration, addressing and block diagrams. 2.1 chip configuration for pg-tfbga-60 the chip configuration of a ddr2 sdram is listed by function in table 9 . the abbreviations used in the ball# columns are explained in table 10 and table 11 respectively. the ball numbering for the fbga package is depicted in figures. table 9 chip configuration of ddr2 sdram ball# name ball type buffer type function clock signals 4 8 organization e8 ck i sstl clock signal ck, complementary clock signal ck f8 ck i sstl f2 cke i sstl clock enable control signals 4 8 organizations f7 ras i sstl row address strobe (ras), column address strobe (cas), write enable (we) g7 cas i sstl f3 we i sstl g8 cs i sstl chip select address signals 4 8 organizations g2 ba0 i sstl bank address bus 1:0 g3 ba1 i sstl h8 a0 i sstl address signal 12:0, address signal 10/autoprecharge h3 a1 i sstl h7 a2 i sstl j2 a3 i sstl j8 a4 i sstl j3 a5 i sstl j7 a6 i sstl k2 a7 i sstl k8 a8 i sstl k3 a9 i sstl h2 a10 i sstl ap i sstl k7 a11 i sstl l2 a12 i sstl internet data sheet rev. 1.12, 2007-08 11 11172006-lbiu-f1tn hy[b/i]18t256[40/80/16]0b[c/f](l) 256-mbit double-data-rate-two sdram l8 a13 i sstl address signal 13 nc ? ? note: 256 mbit components and data signals 4 8 organization c8 dq0 i/o sstl data signal 3:0 c2 dq1 i/o sstl d7 dq2 i/o sstl d3 dq3 i/o sstl d1 dq4 i/o sstl data signal 7:4 d9 dq5 i/o sstl b1 dq6 i/o sstl b9 dq7 i/o sstl data strobe 4 8 organizations b7 dqs i/o sstl data strobe a8 dqs i/o sstl data strobe 8 organisation b3 rdqs o sstl read data strobe a2 rdqs o sstl data mask 4 8 organizations b3 dm i sstl data mask power supplies 4 8 organization a9,c1,c3,c7,c 9 v ddq pwr ? i/o driver power supply a1 v dd pwr ? power supply a7,b2,b8,d2,d 8 v ssq pwr ? i/o driver power supply a3,e3 v ss pwr ? power supply power supplies 4 8 organizations e2 v ref ai ? i/o reference voltage e1 v ddl pwr ? power supply e9,h9,l1 v dd pwr ? power supply e7 v ssdl pwr ? power supply j1,k9 v ss pwr ? power supply not connected 4 8 organization g1, l3,l7, l8 nc nc ? not connected not connected 4 organization a2, b1, b9, d1, d9 nc nc ? not connected other balls 4 8 organizations f9 odt i sstl on-die termination control ball# name ball type buffer type function internet data sheet rev. 1.12, 2007-08 12 11172006-lbiu-f1tn hy[b/i]18t256[40/80/16]0b[c/f](l) 256-mbit double-data-rate-two sdram table 10 abbreviations for ball type table 11 abbreviations for buffer type abbreviation description i standard input-only ball. digital levels. o output. digital levels. i/o i/o is a bidirectio nal input/output signal. ai input. analog levels. pwr power gnd ground nc not connected abbreviation description sstl serial stub terminated logic (sstl_18) lv-cmos low voltage cmos cmos cmos levels od open drain. the corresponding ball has 2 operat ional states, active low and tristate, and allows multiple devices to share as a wire-or. internet data sheet rev. 1.12, 2007-08 13 11172006-lbiu-f1tn hy[b/i]18t256[40/80/16]0b[c/f](l) 256-mbit double-data-rate-two sdram figure 1 chip configuration for 4 components, pg-tfbga-60 (top view) notes 1. v ddl and v ssdl are power and ground for the dll. v ddl is connected to v dd on the device. v dd , v ddq , v ssdl , v ss , and v ssq are isolated on the device. 2. ball position l8 is a13 for 512-mbit and is not connected on 256-mbit - 0 0 4 # 3 " ! . # . # 6 2 % & |