Part Number Hot Search : 
82K68A 2604HR2 NUV102E 1N5249C 608689 3225K35 HV513 NJU3501D
Product Description
Full Text Search
 

To Download CS5820 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  21:3 lvds transmitter CS5820 block diagram general description myson-century technology features usa: 4020 moorpark avenue suite san jose, ca, 95117 tel: 408-243-8388 fax: 408-243-3188 sales@myson.com.tw www.myson.com.tw rev.1.6 october 2001 page 1 of 12 myson-century technology, inc. taiwan: no. 2, industry east rd. iii, science-based industrial park, hsin-chu, taiwan tel: 886-3-5784866 fax: 886-3-5784349 CS5820 receives three sets of 7-bit data in cmos logic level and convert them into three low-voltage differential signaling (lvds) serial channels. the 7- bit input data is referenced to the ckin signal. the rf pin selects either rising or falling edge trigger of ckin. parallel to serial conversion is performed by a 7x internal generated clock reference using on-chip pll using ckin. a copy of ckin but phase-locked to the output serial streams, clkout, is also converted to the fourth lvds channel. CS5820 offers a reliable communication media using lvds signaling and provides low emi dealing with wide, high-speed ttl interfaces. this is especially attractive for interfaces between gui controller and display systems such as lcd panels for svga/xga/sxga applications.  three 7-bit serial and one clock lvds channels.  compatible with ansi tia/eia-644 lvds stan- dard.  wide ckin ranges from 31mhz to 68mhz.  fully integrated on-chip pll that provides 7x ckin serial shift clock.  pin selectable for rising or falling edge trigger.  support power-down mode.  5v/3.3v tolerant data input.  single 3.3v supply operation.  cmos low power consumption.  functional compatible with ds90c363 and sn75lvds84.  available in 48-pin tssop package. parallel-in serial-out d0-d6 7-bit shift register shift/load_n clk din parallel-in serial-out 7-bit shift register shift/load_n din parallel-in serial-out 7-bit shift register shift/load_n din clk clk phase lock loop r/f clk 7xclk shift/load_n control logic d7-d13 d14-d20 rf ckin shtdn en y0p y0n en y1p y1n en y2p y2n en ckop ckon CS5820 .com .com .com .com 4 .com u datasheet
CS5820 myson-century technology page 2 of 12 pin connection diagram figure-1 48-pin tssop 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 d4 vdd d5 d6 vss d7 d8 vdd d9 d10 vss d11 d12 rf d13 d14 vss d15 d16 d17 vdd d18 d19 vss CS5820 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 d3 d2 vss d1 d0 nc lvds_vss y0n y0p y1n y1p lvds_vdd lvds_vss y2n y2p ckon ckop lvds_vss pll_vss pll-vdd pll_vss shtdn ckin d20 .com .com .com .com .com 4 .com u datasheet
CS5820 myson-century technology page 3 of 12 pin description name i/o description d[0-6] i parallel data input for y0 lvds channel. d[0] is lsb and d[6] is msb. msb is shifted out first. d[7-13] i parallel data input for y1 lvds channel. d[7] is lsb and d[13] is msb. d[14-20] i parallel data input for y2 lvds channel. d[14] is lsb and d[20] is msb. ckin i parallel input clock.this clock signal is used for parallel data reference. it is also used by the on-chip pll to generate the 7x shift clock for parallel to serial conversion. rf i rise/fall select. this pin selects the polarity of the ckin edge for data input. rf = 1 selects ckin rise edge, and rf = 0 selects ckin fall edge. shtdn i shutdown control (low active). when shtdn is low, the internal pll is put into inhibit mode and all lvds output channels are shut off. this also resets all internal registers. for normal operation, shtdn should be set to high. y0p, y0n o y0 lvds channel output. these are differential lvds outputs for y0 channel corresponds to d[0-6]. y1p, y1n o y1 lvds channel output. these are differential lvds outputs for y1 channel corresponds to d[7-13]. y2p, y2n o y2 lvds channel output. these are differential lvds outputs for y2 channel corresponds to d[14-21]. ckop, ckon o clock lvds channel output. these are differential lvds output for the replica of ckin signal. ckop and ckon are derived from the internal phase lock loop and phase aligned with the serial data output and can be used by the lvds receiver for reference edge. pll_vdd p power supply for pll circuit. pll_vss p power ground for pll circuit. lvds_vdd p power supply for output buffer circuits. lvds_vss p power ground for output buffer circuits. vdd p power supply for internal circuits. vss p power ground for internal circuits. .com .com .com .com .com 4 .com u datasheet
CS5820 myson-century technology page 4 of 12 functional description control logic there are two modes in this circuit. one is normal mode, and another is power down mode. two modes are controlled by the control signal ?shtdn?. if shtdn is high, the circuit is in the normal mode, else if low, the circuit is in the power down mode. in the power down mode, every block is off to make sure the least power consumption. 7 x clk pll 7 x clk pll, which is a phase lock loop, generates seven times clock of ckin. the signal ?rf? indicates that the input data (d0 ~ d20) is rising edge or falling edge trigger by ckin. if rf=1, it is rigging edge trigger, else if rf=0, it is falling trigger. this seven times clock of ckin is used by the parallel ~ load 7 bit shift register. 7 x clk pll also generate the control signal ?shift/load ?. this signal is also used by the parallel ~ load 7 bit shift register to indicate when to load data or shift data. parallel ~ load 7 bit shift register this block transfers 7 bits parallel data into one bit series data out. it is controlled by shift/load . if this control signal is low, the data are loaded into shift registers. next, the shift/load turns high to shift data from shift register to output buffer seven times. one load and then seven shift. ref: there are two properties in this block. one is that it supports reference voltage to fine the output?s common mode voltage. another is that it generates about (4ns ~6ns) pulse width?s power on reset signal. when power on, all block would be reset by power on reset signal to make sure that the circuit would not stuck-at some situation we do not care. output buffer there are three data output buffers and one clock output buffer. output buffer generates differential pair output that swing is under 500 ~ 900mv, and common-mode voltage is under 1.125v ~ 1.375v. .com .com .com .com .com 4 .com u datasheet
CS5820 myson-century technology page 5 of 12 recommended operating conditions timing requirements symbol parameter min typ max unit v cc supply voltage 3 3.3 3.6 v v ih high-level input voltage 2 - - v v il low-level input voltage - - 0.8 v z l differential load impedance 90 - 132 ? t a operating free-air temperature 0 - 70 c symbol parameter min typ max unit t c input clock period 14.7 32.4 ns t w pulse duration, high-level input clock 0.4t c 0.6t c ns t t transition time, input signal 5 ns t su setup time, data, d0~d20 valid before ckin (rf = 0) or ckin (rf = 1) 3ns t h hold time, data, d0~d20 valid after ckin (rf = 0) or ckin (rf = 1) 1.5 ns .com .com .com .com .com 4 .com u datasheet
CS5820 myson-century technology page 6 of 12 dc characteristics note: all typical values are at v cc = 3.3v, t a = 25 c. symbol parameter condition min typ max unit v it input threshold voltage -1.4- v ? v od ? differential steady-state output voltage magnitude rl = 100 ? 247 340 454 mv ?? v od ? change in the steady-state differential output voltage magnitude between opposite binary states -1050mv v oc(ss) steady-state common-mode output voltage 1.125 - 1.375 v v oc(pp) peak-to-peak common-mode output voltage - 80 150 mv i ih high-level input current v ih = v cc -- 20 a i ih - shtdn high level input current for shtdn pin v ih = v cc -- 10 a i il low-level input current v il = 0 -- 10 a i os short-circuit output current v o(yn) = 0 -- 24 ma v od = 0 -- 12 ma i oz high-impedance output current v o = 0 to v cc -- 10 a i cc(avg) quiescent supply current (average) power down shtdn = 0 --250 a enabled, r l = 100 ? (4 places) gray_scale pattern v cc = 3.3v, t c = 15.38ns - 40 60 ma enabled, r l = 100 ? (4 places) worst_case pattern t c = 15.38ns - 50 75 ma c i input capacitance - 3-pf .com .com .com .com .com 4 .com u datasheet
CS5820 myson-century technology page 7 of 12 ac characteristics symbol parameter condition min typ max unit t 0 cko to bit 0 t c = 15.38 ns -0.2 0 0.2 ns t 1 cko to bit 1 1/7t c -0.2 - 1/7t c +0.2 ns t 2 cko to bit 2 2/7t c -0.2 - 2/7t c +0.2 ns t 3 cko to bit 3 3/7t c -0.2 - 3/7t c +0.2 ns t 4 cko to bit 4 4/7t c -0.2 - 4/7t c +0.2 ns t 5 cko to bit 5 5/7t c -0.2 - 5/7t c +0.2 ns t 6 cko to bit 6 6/7t c -0.2 - 6/7t c +0.2 ns t skew output skew -0.2 - 0.2 ns ? t c (o) cycle time, output clock jitter - 100 -ps t w pulse duration, high-level output clock - 4/7t c -ns t t transition time, differential output voltage (t r or t f ) 260 700 1500 ps t enable enable time, shtdn to phase lock (yn valid) -1-ms t disable disable time, shtdn to off state (cko low) - 250 - ns .com .com .com .com .com 4 .com u datasheet
CS5820 myson-century technology page 8 of 12 note: maximum value of t r , t f = 5ns figure-2 setup and hold time definition (a) schematic (b) waveforms figure-3 test load and voltage definitions for lvds outputs dn t su t su ckin (rf=1) ckin (rf=0) yp ym 49.9 ? 1%(2 places) c l =10pf max (2 places) v oc v od 100% 80% 0v 20% 0% v od (h) v od (l) t r t f v oc (pp) v oc (ss) v oc (ss) 0v .com .com .com .com .com 4 .com u datasheet
CS5820 myson-century technology page 9 of 12 test pattern figure-4 16-grayscale testing pattern waveforms figure-5 the worst-case testing pattern waveforms figure-6 timing waveform?s definitions ckin d0, 6, 12 d1, 7, 13 d2, 8, 14 d3, 9, 15 d18, 19, 20 d4, 5, 10, 11, 16, 17 ckin even dn odd dn cko yn t 1 t 2 t 3 t 4 t 5 t 6 t 0 .com .com .com .com .com 4 .com u datasheet
CS5820 myson-century technology page 10 of 12 typical characteristics figure-7 enabled time waveforms figure-8 disabled time waveforms ckin shtdn yn t enable invalid valid valid valid note: rf=1 ckin cko shtdn note: rf=1 t disable .com .com .com .com .com 4 .com u datasheet
CS5820 myson-century technology page 11 of 12 package outline (48-pin tssop) symbol dimensions in millimeters dimensions in inches min nom max min nom max a 1.05 - 1.20 0.04 - 0.047 a1 0.05 - 0.15 0.002 - 0.006 a2 - 0.90 - - 0.035 - b 0.17 0.20 0.27 0.007 0.008 0.010 c 0.09 0.15 0.20 0.004 0.006 0.008 d 12.40 12.50 12.60 0.488 0.492 0.496 e 7.80 8.10 8.40 0.307 0.319 0.330 e1 6.00 6.10 6.20 0.236 0.240 0.244 e - 0.50 - - 0.0197 - l 0.50 - 0.75 0.020 - 0.030 0 -7 0 -7 e e1 e b a1 a2 a d l c b .com .com .com .com .com 4 .com u datasheet
CS5820 myson-century technology page 12 of 12 application circuit schematics figure-9 using 48-pin tssop package +3.3v r16 33 + c3 10u clk+ r0_2 +3.3v hi hs b0_0 g0_0 c8 0.01u l2 100uh power adaptor g0_3 r0_0 b0_0 jp1 dc+5v 2 1 g0_1 js4 pwr sel. 1 2 3 c14 0.1u +3.3v 7 ena b0_3 a1+ g0_3 vs u1 CS5820 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 in4 vcc in5 in6 gnd in7 in8 vcc in9 in10 gnd in11 in12 r_fb in13 in14 gnd in15 in16 in17 vcc in18 in19 gnd in3 in2 gnd in1 in0 n/c lvds gnd out0- out0+ out1- out1+ lvds vcc lvds gnd out2- out2+ clk out- clk out+ lvds gnd pll gnd pll vcc pll gnd pwr dwn clk in in20 jc1 digit input 21 22 23 24 25 19 20 5 4 3 2 1 12 11 10 9 8 7 6 18 17 16 15 14 13 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 osc g0_2 65mhz r5 10 js2 pwr_dn 1 2 3 from pattern generator u2 lt1086-3.3/dd 1 3 2 gnd vin vout js3 clk sel. 1 2 3 lo g0_2 hs r0_4 r0_5 c18 0.1u r7 10 int js1 1 2 3 c9 0.1u + c16 100u c17 0.1u a1- g0_5 ena a0+ + c15 220u g0_0 c4 0.01u l1 100uh c7 0.1u g0_4 ext r0_3 14 r0_5 b0_2 b0_3 y1 g0_5 a0- c5 0.1u r0_2 b0_4 b0_5 d_clk +3.3v + c6 10u r0_1 a2- r0_0 lo c1 0.1u r1 10k r0_1 r0_4 a2+ 8 r15 10 b0_4 vs r0_3 r6 10 ext 1 clk_in hi g0_4 b0_1 r10 10k b0_2 g0_1 +3.3v b0_5 clk- b0_1 c2 0.1u a0- a2- a2+ a0+ a1- a1+ clk+ clk- jc2 lvds connector 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 26 25 24 23 22 21 20 19 18 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 26 25 24 23 22 21 20 19 18 r3 82 r14 50 r17 50 r9 82 a2+ a2- a0+ r13 82 c11 0.1u r12 50 a1+ r8 50 clk+ r18 82 c10 0.1u a1- r11 50 r19 50 r2 50 c13 0.1u a0- c12 0.1u clk- r4 50 .com .com .com .com 4 .com u datasheet


▲Up To Search▲   

 
Price & Availability of CS5820

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X