|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
publication number s71pl-j_00 revision b amendment 3 issue date march 17, 2006 s71pl-j based mcps stacked multi-chip produc t (mcp) flash memory and ram 256m/128/64/32 megabit (1 6/8/4/2m x 16-bit) cmos 3.0 volt-only simultaneous operation page mode flash memory and 64/32/16/8/4 megabit (4m/2m/1m/512k/256k x 16-bit) static ram/pseudo static ram data sheet advance information notice to readers: the advance information status indicates that this document contains information on one or more products under development at spansion llc. the information is intended to help you evaluate this product. do not design in this product without contacting the factory. spansion llc reserves the right to change or discontinue work on this proposed product without notice.
ii s71pl-j based mcps s71pl-j_00_b3 march 17, 2006 advance information notice on data sheet designations spansion llc issues data sheets with advance in formation or preliminary designations to advise readers of product information or intended specif ications throughout the product life cycle, in- cluding development, qualification, initial production, and full production. in all cases, however, readers are encouraged to verify that they have the latest information before finalizing their de- sign. the following descriptions of spansion data sheet designations are presented here to high- light their presence and definitions. advance information the advance information designation indicates that spansion llc is developing one or more spe- cific products, but has not committed any design to production. information presented in a doc- ument with this designation is likely to change , and in some cases, development on the product may discontinue. spansion llc th erefore places the following co nditions upon advance informa- tion content: ?this document contains information on one or more products under development at spansion llc. the information is intended to help you evaluate this product. do not design in this product without con- tacting the factory. spansion llc reserves the right to change or discontinue work on this proposed product without notice.? preliminary the preliminary designation indicates that the product development has progressed such that a commitment to production has taken place. this designation covers several aspects of the prod- uct life cycle, including product qualification, in itial production, and the su bsequent phases in the manufacturing process that occur before full production is achieved. changes to the technical specifications presented in a preliminary docume nt should be expected while keeping these as- pects of production under consid eration. spansion places the following conditions upon prelimi- nary content: ?this document states the current technical specific ations regarding the spansion product(s) described herein. the preliminary status of this document indi cates that product qualification has been completed, and that initial production has begun. due to the phases of the manufacturing process that require maintaining efficiency and quality, this document may be revised by subsequent versions or modifica- tions due to changes in technical specifications.? combination some data sheets will contain a combination of prod ucts with different designations (advance in- formation, preliminary, or full production). this type of document will distinguish these products and their designations wherever necessary, typically on the first page, the ordering information page, and pages with dc charac teristics table and ac erase an d program table (in the table notes). the disclaimer on the first page refe rs the reader to the notice on this page. full production (no desi gnation on document) when a product has been in produc tion for a period of time such th at no changes or only nominal changes are expected, the preliminary designatio n is removed from the data sheet. nominal changes may include those affecting the number of ordering part numbers available, such as the addition or deletion of a speed option, temperature range, package type, or v io range. changes may also include those needed to clarify a descript ion or to correct a typographical error or incor- rect specification. spansion llc applies the follo wing conditions to documents in this category: ?this document states the current technical specific ations regarding the spansion product(s) described herein. spansion llc deems the products to have been in sufficient production volume such that sub- sequent versions of this document are not expected to change. however, typographical or specification corrections, or modifications to the valid combinations offered may occur.? questions regarding these document designations may be directed to your local amd or fujitsu sales office. this document contains information on one or more products under development at spansion llc. the information is intended to he lp you eval- uate this product. do not design in this product without contacting the factory. spansion llc reserves the right to change or d iscontinue work on this proposed product without notice. publication number s71pl-j_00 revision b amendment 3 issue date march 17, 2006 distinctive characteristics mcp features ? power supply voltage of 2.7 v to 3.1 v ? high performance ? 65 ns (65 ns flash, 70 ns psram) ? packages ? 7 x 9 x 1.2mm 56 ball fbga ? 8 x 11.6 x 1.2mm 64 ball fbga ? 8 x 11.6 x 1.4mm 84 ball fbga ? operating temperature ??25c to +85c ??40c to +85c general description the s71pl series is a product line of stacked multi-chip product (mcp) packages and consists of: ? one or more s29pl (simultaneous read/write) flash memory die ? psram or sram (see ?referenced data sheets? on page 2) the 256mb flash memory consists of two s29pl1 27j devices. in this case, ce#f2 is used to access the second flash and no extra address lines are required. the products covered by this document are listed in the table below: notes: 1. not recommended for new designs; use psram based mcps instead. 2. not recommended for ne w designs: use s71pl127n and s71pl256n instead. s71pl-j based mcps stacked multi-chip produc t (mcp) flash memory and ram 256m/128/64/32 megabit (1 6/8/4/2m x 16-bit) cmos 3.0 volt-only simultaneous operation page mode flash memory and 64/32/16/8/4 megabit (4m/2m/1m/512k/256k x 16-bit) static ram/pseudo static ram data sheet advance information flash memory density 32mb 64mb 128mb (note 2) 256mb (note 2) psram density 4 mb s71pl032j40 8 mb s71pl032j80 S71PL064J80 16 mb s71pl032ja0 S71PL064Ja0 32 mb S71PL064Jb0 s71pl127jb0 64 mb s71pl127jc0 s71pl254jc0 flash memory density 32mb 64mb sram density (note 1) 4 mb s71pl032j04 8 mb s71pl032j08 S71PL064J08 16 mb S71PL064J0a 2 s71pl-j based mcps s71pl-j_00_b3 march 17, 2006 advance information for detailed specifications, please refer to the individual data sheets listed in the following table. referenced data sheets document publication identification number (pid) s29pl-j s29pl-j_m0 psram type 1 psram_12 psram type 2 psram_15 8 mb psram type 3 psram_25 16 mb psram type 3 psram_06 psram type 4 psram_18 psram type 5 psram_21 psram type 6 psram_14 psram type 7 psram_13 4mb/8mb sram type 1 sram_02 16 mb sram type 1 sram_06 sram type 4 sram_07 march 17, 2006 s71pl-j_00_b3 s71pl-j based mcps 3 advance information product selector guide 32mb flash memory 64mb flash memory device-model# flash access time (ns) (p)sram density (p)sram access time (ns) psram type package s71pl032j04-0b 65 4m sram 70 sram1 tsc056 s71pl032j04-0k 65 4m sram 70 sram4 tsc056 s71pl032j40-0k 65 4m psram 70 psram4 tlc056 s71pl032j08-0b 65 8m sram 70 sram1 tsc056 s71pl032j80-0f 65 8m psram 70 psram5 tsc056 s71pl032j80-q7 65 8m psram 70 psram1 tsc056 s71pl032j80-qf 65 8m psram 70 psram3 tsc056 s71pl032ja0-0k 65 16mb psram 70 psram1 tsc056 s71pl032ja0-qf 65 16mb psram 70 psram3 tsc056 s71pl032ja0-0z 65 16m psram 70 psram7 tlc056 device-model# flash access time (ns) (p)sram densit y (p)sram access time (ns) (p)sram type package S71PL064J08-0b 65 8m sram 70 sram1 tlc056 S71PL064J80-0k 65 8m psram 70 psram1 tsc056 S71PL064J0a-0s 65 16m sram 70 sram1 tlc056 S71PL064Ja0-0z 65 16m psram 70 psram7 tlc056 S71PL064Ja0-0b 65 16m psram 70 psram3 tlc056 S71PL064Ja0-07 65 16m psram 70 psram1 tlc056 S71PL064Ja0-0p 65 16m psram 70 psram7 tlc056 S71PL064Jb0-qb 65 32m psram 70 psram2 tlc056 S71PL064Jb0-0u 65 32m psram 70 psram6 tlc056 4 s71pl-j based mcps s71pl-j_00_b3 march 17, 2006 advance information 128mb flash memory (not recommended for new desi gns; use s71pl127n instead) 256mb flash memory (2xs29pl127j) (not recommended for new designs: use s71pl256n instead) device-model# flash access time (ns) psram dens ity psram access time (ns) psram type package s71pl127jb0-9z 65 32m psram 70 psram7 tla064 s71pl127jb0-9u 65 32m psram 70 psram6 tla064 s71pl127jb0-9b 65 32m psram 70 psram2 tla064 s71pl127jc0-9b 65 64m psram 70 psram2 tla064 s71pl127jc0-9z 65 64m psram 70 psram7 tla064 s71pl127jc0-9u 65 64m psram 70 psram6 tla064 device-model# flash access time (ns) psram dens ity psram access time (ns) psram type package s71pl254jc0-tb 65 64m psram 70 psram2 fta084 s71pl254jc0-tz 65 64m psram 70 psram7 fta084 march 17, 2006 s71pl-j_00_b3 s71pl-j based mcps 5 advance information mcp block diagram notes: 1. for 1 flash + psram, ce#f1=ce#. for 2 flash + psram, ce#=ce#f1 and ce#f2 is the chip-enable for the second flash. 2. for 256mb only, flash 1 = flash 2 = s29pl127j. v ss reset# flash 1 io 15 -io 0 v cc f dq 15 to dq 0 ry/by# wp#/acc v cc v cc ce#f1 flash-only address shared address oe# we# flash 2 (note 2) ce#f2 (note 1) v ccs v cc ce#s ub#s lb#s ce# ub# lb# psram/sram ce2 6 s71pl-j based mcps s71pl-j_00_b3 march 17, 2006 advance information connection diagram (s71pl032j) notes: 1. may be shared depending on density. ? a19 is shared for the 16m psram configuration. ? a18 is shared for the 8m psram and above configurations. 2. connecting all v cc and v ss balls to v cc and v ss is recommended. mcp flash-only addresses shared addresses s71pl032ja0 a20 a19-a0 s71pl032j80 a20-a19 a18-a0 s71pl032j08 a20-a19 a18-a0 s71pl032j40 a20-a18 a17-a0 s71pl032j04 a20-a18 a17-a0 c3 ub# d3 a18 e3 a17 f3 dq1 g3 dq9 h3 dq10 dq2 b3 lb# c5 ce2s a20 g5 dq4 h5 vccs rfu b5 we# c6 a19 d6 a9 e6 a10 f6 dq6 g6 dq13 h6 dq12 dq5 b6 a8 c4 rst#f ry/by# g4 dq3 h4 vccf dq11 b4 wp/acc c7 a12 d7 a13 e7 a14 f7 rfu g7 dq15 h7 dq7 dq14 b7 a11 c8 a15 d8 rfu e8 rfu f8 a16 g8 rfu vss c2 a6 d2 a5 e2 a4 f2 vss g2 oe# h2 dq0 ce1#s dq8 b2 a7 c1 a3 d1 a2 e1 a1 f1 a0 g1 ce1#f f5 f4 b1 b8 a3 a5 a6 a4 a7 a2 ram only shared (note 1) flash only legend reserved fo r future use 56-ball fine-pitch ball grid array (top view, balls facing down) march 17, 2006 s71pl-j_00_b3 s71pl-j based mcps 7 advance information connection diagram (S71PL064J) notes: 1. may be shared depending on density. ? a20 is shared for the 32m psram configuration. ? a19 is shared for the 16m psram and above configurations. ? a18 is shared for the 8m psram and above configurations. 2. connecting all v cc and v ss balls to v cc and v ss is recommended. mcp flash-only addresses shared addresses S71PL064Jb0 a21 a20-a0 S71PL064Ja0 a21-a20 a19-a0 S71PL064J0a a21-a20 a19-a0 S71PL064J80 a21-a19 a18-a0 S71PL064J08 a21-a19 a18-a0 c3 ub# d3 a18 e3 a17 f3 dq1 g3 dq9 h3 dq10 dq2 b3 lb# c5 ce2s a20 g5 dq4 h5 vccs rfu b5 we# c6 a19 d6 a9 e6 a10 f6 dq6 g6 dq13 h6 dq12 dq5 b6 a8 c4 rst#f ry/by# g4 dq3 h4 vccf dq11 b4 wp/acc c7 a12 d7 a13 e7 a14 f7 rfu g7 dq15 h7 dq7 dq14 b7 a11 c8 a15 d8 a21 e8 rfu f8 a16 g8 rfu vss c2 a6 d2 a5 e2 a4 f2 vss g2 oe# h2 dq0 ce1#s dq8 b2 a7 c1 a3 d1 a2 e1 a1 f1 a0 g1 ce1#f f5 f4 b1 b8 a3 a5 a6 a4 a7 a2 ram only shared (note 1) flash only legend reserved fo r future use 56-ball fine-pitch ball grid array (top view, balls facing down) 8 s71pl-j based mcps s71pl-j_00_b3 march 17, 2006 advance information connection diagram (s71pl127j) notes: 1. may be shared depending on density. ? a21 is shared for the 64m psram configuration. ? a20 is shared for the 32m psram and above configurations. 2. a19 is shared for the 16m psram and above configurations. 3. connecting all v cc and v ss balls to vcc & vss is recommended. 4. ball l5 will be v cc f in the 84-ball density upgrades. do not connect to v ss or any other signal. mcp flash-only addresses shared addresses s71pl127jc0 a22 a21-a0 s71pl127jb0 a22-a21 a20-a0 e4 ub# f4 a18 g4 a17 h4 dq1 j4 dq9 k4 dq10 dq2 d 4 e 6 ce2s a20 j6 dq4 k6 vccs rfu d 6 rfu e7 a19 f7 a9 g7 a10 h7 dq6 j7 dq13 k7 dq12 dq5 d 7 e5 rst#f ry/by# j5 dq3 k5 vccf dq11 d5 rfu e8 a12 f8 a13 g8 a14 h8 rfu j8 dq15 k8 dq7 dq14 d8 e 9 f9 a21 g9 a22 h9 a16 j9 rfu vss e3 a6 f3 a5 g3 a4 h3 vss j3 oe# k3 dq0 ce1#s dq8 d3 e2 f2 a2 g2 a1 h2 a0 j2 ce#f h6 h5 b6 b5 ram only shared (note 1) flash only legend reserved fo r future use rfu rfu* l6 l5 lb# c 4 we# c6 a8 c7 wp/acc c5 a11 c8 a7 c3 a3 d2 a15 d9 a1 nc a10 nc m1 m10 nc nc *see notes below 64-ball fine-pitch ball grid array (top view, balls facing down) march 17, 2006 s71pl-j_00_b3 s71pl-j based mcps 9 advance information connection diagram (s71pl254j) notes: 1. may be shared depending on density. ? a21 is shared for the 64m psram configuration. ? a20 is shared for the 32m psram configuration. 2. connecting all vcc & vss balls to vcc & vss is recommended. special handling instructions for fbga package special handling is required for flash memory products in fbga packages. flash memory devices in fbga packages may be damaged if exposed to ultra- sonic cleaning methods. the package and/or data integrity may be compromised if the package body is exposed to temperatures above 150 c for prolonged peri- ods of time. mcp flash-only addresses shared addresses s71pl254jc0 a22 a21-a0 e4 ub# f4 a18 g4 a17 h4 dq1 j4 dq9 dq10 d4 e 6 ce2s a20 j6 dq4 vccs d6 e7 a19 f7 a9 g7 a10 h7 dq6 j7 dq13 dq12 d7 e5 rst#f ry/by# j5 dq3 vccf d5 e8 a12 f8 a13 g8 a14 h8 rfu j8 dq15 dq7 d8 e 9 f9 a21 g9 a22 h9 a16 j9 rfu vss e3 a6 f3 a5 g3 a4 h3 vss j3 oe# dq0 ce1#s d3 e2 f2 a2 g2 a1 h2 a0 j2 ce#f1 h6 h5 ram only shared (note 1) flash only legend reserved fo r future use a3 d2 a15 d9 a1 nc a10 nc m1 m10 nc nc c4 lb# we# c7 a8 wp/acc c8 a11 c9 rfu c3 a7 c2 rfu c6 c5 b4 rfu rfu b7 rfu ce#f2 b8 rfu b9 rfu b3 rfu b2 rfu b6 b5 l4 rfu rfu l7 rfu vccf l8 rfu l9 rfu l3 rfu l2 rfu l6 l5 k4 dq2 rfu k7 dq5 dq11 k8 dq14 k9 rfu k3 dq8 k2 rfu k6 k5 rfu rfu h6 h5 rfu rfu h6 h5 2nd flash only 84-ball fine-pitch ball grid array (top view, balls facing down) 10 s71pl-j based mcps s71pl-j_00_b3 march 17, 2006 advance information pin description a21?a0 = 22 address inputs (common) dq15?dq0 = 16 data inputs/outputs (common) ce1#f = chip enable 1 (flash) ce#f2 = chip enable 2 (flash) ce1#ps = chip enable 1 (psram) ce2ps = chip enable 2 (psram) oe# = output enable (common) we# = write enable (common) ry/by# = ready/busy output (flash 1) ub# = upper byte control (psram) lb# = lower byte control (psram) reset# = hardware reset pin, active low (flash 1) wp#/acc = hardware write protect/acceleration pin (flash) v cc f = flash 3.0 volt-only single power supply (see product selector guide for speed options and voltage supply tolerances) v cc ps = psram power supply v ss = device ground (common) nc = pin not connected internally logic symbol 22 16 dq15?dq0 a21?a0 ce1#f oe# we # reset# r y/by# wp#/acc ub# ce2#f ce2ps ce1#ps lb# march 17, 2006 s71pl-j_00_b3 s71pl-j based mcps 11 advance information ordering information the order number is formed by a valid combinations of the following: s71pl 127 j b0 ba w 9 z 0 packing type 0=tray 2 = 7? tape and reel 3 = 13? tape and reel model number see the valid combinations table. package modifier 0 = 7 x 9mm, 1.2mm height, 56 balls (tlc056 or tsc065) 9 = 8 x 11.6mm, 1.2mm height, 64 balls (tla064 or tsb064) t = 8 x 11.6mm, 1.4mm height, 84 balls (fta084) temperature range w = wireless (-25 c to +85 c) package type ba = fine-pitch bga lead (pb)-free compliant package bf = fine-pitch bga lead (pb)-free package psram density c0 = 64mb psram b0 = 32mb psram a0 = 16mb psram 80 = 8mb psram 40 = 4mb psram 0a = 16mb psram 08 = 8mb sram 04 = 4mb sram process technology j = 110 nm, floating gate technology flash density 254 = 256mb 127 = 128mb 064 = 64mb 032 = 32mb product family s71pl multi-chip product (mcp) 3.0-volt simultaneous read/write, page mode flash memory and ram 12 s71pl-j based mcps s71pl-j_00_b3 march 17, 2006 advance information s71pl032j valid combinations speed options (ns) (p)sram type/access time (ns) package marking base ordering part number package & temperature package modifier/ model number packing type s71pl032j04 baw 0b 0, 2, 3 (note 1) 65 sram2 / 70 (note 2) s71pl032j04 0k sram4 / 70 s71pl032j40 0k psram4 / 70 s71pl032j80 0f psram5 / 70 s71pl032j08 0b sram2 / 70 s71pl032j80 q7 psram1 / 70 s71pl032j80 qf psram3 / 70 s71pl032ja0 07 psram1 / 70 s71pl032ja0 qf psram3 / 70 s71pl032ja0 0z psram2 / 70 s71pl032j04 bfw 0b 0, 2, 3 (note 1) 65 sram2 / 70 (note 2) s71pl032j04 0k sram4 / 70 s71pl032j40 0k psram4 / 70 s71pl032j80 0f psram5 / 70 s71pl032j08 0b sram2 / 70 s71pl032j80 q7 psram1 / 70 s71pl032j80 qf psram3 / 70 s71pl032ja0 07 psram1 / 70 s71pl032ja0 qf psram3 / 70 s71pl032ja0 0z psram2 / 70 S71PL064J valid combinations speed options (ns) (p)sram type/ access time (ns) package marking base ordering part number package & temperature package modifier/ model number packing type S71PL064J08 baw 0b 0, 2, 3 (note 1) 65 sram1 / 70 (note 2) S71PL064J80 0k psram1 /70 S71PL064J0a 0s sram1 / 70 S71PL064Ja0 0b psram3 / 70 S71PL064Ja0 07 psram1 / 70 S71PL064Ja0 0p psram7 / 70 S71PL064Jb0 qb psram2 / 70 S71PL064Jb0 0u psram6 / 70 S71PL064J08 bfw 0b 0, 2, 3 (note 1) 65 sram1 / 70 (note 2) S71PL064J80 0k psram1 /70 S71PL064J0a 0s sram1 / 70 S71PL064Ja0 0b psram3 / 70 S71PL064Ja0 07 psram1 / 70 S71PL064Ja0 0p psram7 / 70 S71PL064Jb0 qb psram2 / 70 S71PL064Jb0 0u psram6 / 70 notes: 1. type 0 is standard. specify other options as required. 2. bga package marking omits le ading ?s? and packing type designator from ordering part number. valid combinations valid combinations list c onfigurations planned to be supported in vol- ume for this device. consult your local sales office to confirm avail- ability of specific valid combinati ons and to check on newly released combinations. march 17, 2006 s71pl-j_00_b3 s71pl-j based mcps 13 advance information s71pl127j valid combinations speed options (ns) (p)sram type/ access time (ns) package marking base ordering part number package & temperature package modifier/model number packing type s71pl127jb0 baw 9z 0, 2, 3 (note 1) 65 psram7 / 70 (note 2) s71pl127jb0 9u psram6 /70 s71pl127jc0 9b psram2 /70 s71pl127jc0 9z psram7 / 70 s71pl127jc0 9u psram6 / 70 s71pl127jb0 9b psram2 / 70 s71pl127jb0 bfw 9z 0, 2, 3 (note 1) 65 psram7 / 70 (note 2) s71pl127jb0 9u psram6 / 70 s71pl127jc0 9b psram2 /70 s71pl127jc0 9z psram7 / 70 s71pl127jc0 9u psram6 / 70 s71pl127jb0 9b psram2 / 70 s71pl254j valid combinations speed options (ns) (p)sram type/access time (ns) package marking base ordering part number package & temperature model number packing type s71pl254jc0 baw tb 0, 2, 3 (note1) 65 psram2 / 70 (note 2) s71pl254jc0 tz psram7 / 70 s71pl254jc0 bfw tb 0, 2, 3 (note1) 65 psram2 / 70 (note 2) s71pl254jc0 tz psram7 / 70 notes: 1. type 0 is standard. specify other options as required. 2. bga package marking omits le ading ?s? and packing type designator from ordering part number. valid combinations valid combinations list c onfigurations planned to be supported in vol- ume for this device. consult your local sales office to confirm avail- ability of specific valid combinati ons and to check on newly released combinations. notes: 1. type 0 is standard. specify other options as required. 2. bga package marking omits le ading ?s? and packing type designator from ordering part number. valid combinations valid combinations list c onfigurations planned to be supported in vol- ume for this device. consult your local sales office to confirm avail- ability of specific valid combinati ons and to check on newly released combinations. 14 s71pl-j based mcps s71pl-j_00_b3 march 17, 2006 advance information physical dimensions tlc056?56-ball fine-pitch ball gr id array (fbga) 9 x 7mm package 3348 \ 16-038.22a package tlc 056 jedec n/a d x e 9.00 mm x 7.00 mm package symbol min nom max note a --- --- 1.20 profile a1 0.20 --- --- ball height a2 0.81 --- 0.97 body thickness d 9.00 bsc. body size e 7.00 bsc. body size d1 5.60 bsc. matrix footprint e1 5.60 bsc. matrix footprint md 8 matrix size d direction me 8 matrix size e direction n 56 ball count b 0.35 0.40 0.45 ball diameter ee 0.80 bsc. ball pitch ed 0.80 bsc ball pitch sd / se 0.40 bsc. solder ball placement a1,a8,d4,d5,e4,e5,h1,h8 depopulated solder balls notes: 1. dimensioning and tolerancing methods per asme y14.5m-1994. 2. all dimensions are in millimeters. 3. ball position designation per jesd 95-1, spp-010. 4. e represents the solder ball grid pitch. 5. symbol "md" is the ball matrix size in the "d" direction. symbol "me" is the ball matrix size in the "e" direction. n is the number of populted solder ball positions for matrix size md x me. 6 dimension "b" is measured at the maximum ball diameter in a plane parallel to datum c. 7 sd and se are measured with respect to datums a and b and define the position of the center solder ball in the outer row. when there is an odd number of solder balls in the outer row sd or se = 0.000. when there is an even number of solder balls in the outer row, sd or se = e/2 8. "+" indicates the theoretical center of depopulated balls. 9. n/a 10 a1 corner to be identified by chamfer, laser or ink mark, metallized mark indentation or other means. e1 7 se a d1 ed dc e f g h 8 7 6 4 3 2 1 ee 5 b pin a1 corner 7 sd bottom view c 0.08 0.20 c a e b c 0.15 (2x) c d c 0.15 (2x) index mark 10 6 b top view side view corner 56x a1 a2 a 0.15 m m c c ab 0.08 pin a1 march 17, 2006 s71pl-j_00_b3 s71pl-j based mcps 15 advance information tsc056?56-ball fine-pitch ball grid array (fbga) 9 x 7mm package 3427 \ 16-038.22 package tsc 056 jedec n/a d x e 9.00 mm x 7.00 mm package symbol min nom max note a --- --- 1.20 profile a1 0.17 --- --- ball height a2 0.81 --- 0.97 body thickness d 9.00 bsc. body size e 7.00 bsc. body size d1 5.60 bsc. matrix footprint e1 5.60 bsc. matrix footprint md 8 matrix size d direction me 8 matrix size e direction n 56 ball count b 0.35 0.40 0.45 ball diameter ee 0.80 bsc. ball pitch ed 0.80 bsc ball pitch sd / se 0.40 bsc. solder ball placement a1,a8,d4,d5,e4,e5,h1,h8 depopulated solder balls notes: 1. dimensioning and tolerancing methods per asme y14.5m-1994. 2. all dimensions are in millimeters. 3. ball position designation per jesd 95-1, spp-010. 4. e represents the solder ball grid pitch. 5. symbol "md" is the ball matrix size in the "d" direction. symbol "me" is the ball matrix size in the "e" direction. n is the number of populted solder ball positions for matrix size md x me. 6 dimension "b" is measured at the maximum ball diameter in a plane parallel to datum c. 7 sd and se are measured with respect to datums a and b and define the position of the center solder ball in the outer row. when there is an odd number of solder balls in the outer row sd or se = 0.000. when there is an even number of solder balls in the outer row, sd or se = e/2 8. "+" indicates the theoretical center of depopulated balls. 9. n/a 10 a1 corner to be identified by chamfer, laser or ink mark, metallized mark indentation or other means. e1 7 se a d1 ed dc e f g h 8 7 6 4 3 2 1 ee 5 b pin a1 corner 7 sd bottom view c 0.08 0.20 c a e b c 0.15 (2x) c d c 0.15 (2x) index mark 10 6 b top view side view corner 56x a1 a2 a 0.15 m m c c ab 0.08 pin a1 16 s71pl-j based mcps s71pl-j_00_b3 march 17, 2006 advance information tla064?64-ball fine-pitch ball grid array (fbga) 8 x 11.6mm package 3352 \ 16-038.22a package tla 064 jedec n/a d x e 11.60 mm x 8.00 mm package symbol min nom max note a --- --- 1.20 profile a1 0.17 --- --- ball height a2 0.81 --- 0.97 body thickness d 11.60 bsc. body size e 8.00 bsc. body size d1 8.80 bsc. matrix footprint e1 7.20 bsc. matrix footprint md 12 matrix size d direction me 10 matrix size e direction n 64 ball count b 0.35 0.40 0.45 ball diameter ee 0.80 bsc. ball pitch ed 0.80 bsc ball pitch sd / se 0.40 bsc. solder ball placement a2,a3,a4,a5,a6,a7,a8,a9 depopulated solder balls b1,b2,b3,b4,b7,b8,b9,b10 c1,c2,c9,c10,d1,d10,e1,e10, f1,f5,f6,f10,g1,g5,g6,g10 h1,h10,j1,j10,k1,k2,k9,k10 l1,l2,l3,l4,l7,l8,l9,l10 m2,m3,m4,m5,m6,m7,m8,m9 notes: 1. dimensioning and tolerancing methods per asme y14.5m-1994. 2. all dimensions are in millimeters. 3. ball position designation per jesd 95-1, spp-010. 4. e represents the solder ball grid pitch. 5. symbol "md" is the ball matrix size in the "d" direction. symbol "me" is the ball matrix size in the "e" direction. n is the number of populted solder ball positions for matrix size md x me. 6 dimension "b" is measured at the maximum ball diameter in a plane parallel to datum c. 7 sd and se are measured with respect to datums a and b and define the position of the center solder ball in the outer row. when there is an odd number of solder balls in the outer row sd or se = 0.000. when there is an even number of solder balls in the outer row, sd or se = e/2 8. "+" indicates the theoretical center of depopulated balls. 9. n/a 10 a1 corner to be identified by chamfer, laser or ink mark, metallized mark indentation or other means. c 0.20 c 0.08 c b 64x 6 0.08 m c 0.15 m c a b a2 a a1 side view l m ed corner e1 7 se d1 a b dc e f hg 10 8 9 7 5 6 4 2 3 j k 1 ee sd bottom view pin a1 7 10 index mark c 0.15 (2x) (2x) c 0.15 b a d e pin a1 top view corner march 17, 2006 s71pl-j_00_b3 s71pl-j based mcps 17 advance information tsb064?64-ball fine-pitch ball grid array (fbga) 8 x 11.6 mm package 3351 \ 16-038.22a package tsb 064 jedec n/a d x e 11.60 mm x 8.00 mm package symbol min nom max note a --- --- 1.20 profile a1 017 --- --- ball height a2 0.81 --- 0.97 body thickness d 11.60 bsc. body size e 8.00 bsc. body size d1 8.80 bsc. matrix footprint e1 7.20 bsc. matrix footprint md 12 matrix size d direction me 10 matrix size e direction n 64 ball count b 0.35 0.40 0.45 ball diameter ee 0.80 bsc. ball pitch ed 0.80 bsc ball pitch sd / se 0.40 bsc. solder ball placement a2,a3,a4,a5,a6,a7,a8,a9 depopulated solder balls b1,b2,b3,b4,b7,b8,b9,b10 c1,c2,c9,c10,d1,d10,e1,e10 f1,f5,f6,f10,g1,g5,g6,g10 h1,h10,j1,j10,k1,k2,k9,k10 l1,l2,l3,l4,l7,l8,l9,l10 m2,m3,m4,m5,m6,m7,m8,m9 notes: 1. dimensioning and tolerancing methods per asme y14.5m-1994. 2. all dimensions are in millimeters. 3. ball position designation per jesd 95-1, spp-010. 4. e represents the solder ball grid pitch. 5. symbol "md" is the ball matrix size in the "d" direction. symbol "me" is the ball matrix size in the "e" direction. n is the number of populted solder ball positions for matrix size md x me. 6 dimension "b" is measured at the maximum ball diameter in a plane parallel to datum c. 7 sd and se are measured with respect to datums a and b and define the position of the center solder ball in the outer row. when there is an odd number of solder balls in the outer row sd or se = 0.000. when there is an even number of solder balls in the outer row, sd or se = e/2 8. "+" indicates the theoretical center of depopulated balls. 9. n/a 10 a1 corner to be identified by chamfer, laser or ink mark, metallized mark indentation or other means. c c 0.08 a1 b 64x 0.15 m c a b 0.08 m c 6 side view 7 se e1 corner pin a1 a c db d1 a 10 ed 9 8 6 5 3 ee 2 4 7 e d 0.15 c (2x) gfe k jh sd 7 m l 1 c c 0.15 b (2x) 0.20 10 pin a1 corner index mark a2 a top view bottom view 18 s71pl-j based mcps s71pl-j_00_b3 march 17, 2006 advance information fta084?84-ball fine-pitch ball grid array (fbga) 8 x 11.6mm package 3388 \ 16-038.21a package fta 084 jedec n/a d x e 11.60 mm x 8.00 mm note package symbol min nom max a --- --- 1.40 profile a1 0.17 --- --- ball height a2 1.02 --- 1.17 body thickness d 11.60 bsc. body size e 8.00 bsc. body size d1 8.80 bsc. matrix footprint e1 7.20 bsc. matrix footprint md 12 matrix size d direction me 10 matrix size e direction n 84 ball count b 0.35 0.40 0.45 ball diameter ee 0.80 bsc. ball pitch ed 0.80 bsc ball pitch sd / se 0.40 bsc. solder ball placement a2,a3,a4,a5,a6,a7,a8,a9 depopulated solder balls b1,b10,c1,c10,d1,d10,e1,e10 f1,f10,g1,g10,h1,h10 j1,j10,k1,k10,l1,l10 m2,m3,m4,m5,m6,m7,m8,m9 notes: 1. dimensioning and tolerancing methods per asme y14.5m-1994. 2. all dimensions are in millimeters. 3. ball position designation per jesd 95-1, spp-010. 4. e represents the solder ball grid pitch. 5. symbol "md" is the ball matrix size in the "d" direction. symbol "me" is the ball matrix size in the "e" direction. n is the number of populted solder ball positions for matrix size md x me. 6 dimension "b" is measured at the maximum ball diameter in a plane parallel to datum c. 7 sd and se are measured with respect to datums a and b and define the position of the center solder ball in the outer row. when there is an odd number of solder balls in the outer row sd or se = 0.000. when there is an even number of solder balls in the outer row, sd or se = e/2 8. "+" indicates the theoretical center of depopulated balls. 9. n/a 10 a1 corner to be identified by chamfer, laser or ink mark, metallized mark indentation or other means. (2x) c 0.08 0.20 c c 6 b side view 84x a1 a2 a 0.15 m c mc ab 0.08 bottom view ml e1 7 se a d1 ed dc e f g h j k 10 8 9 7 6 4 3 2 1 ee 5 b pin a1 corner 7 sd a e b c 0.15 d c 0.15 (2x) index mark 10 top view corner pin a1 march 17, 2006 s71pl-j_00_b3 s71pl-j based mcps 19 advance information mcp revision summary revision a (may 3, 2004) initial release. revision a1 (may 6, 2004) mcp features corrected the high performance access times. connection diagrams added reference points on all diagrams. ordering information corrected package types. corrected the description of product family to page mo de flash memory. psram type 1 corrected the description of the 8mb device to 512kb word x 16-bit. psram type 6 corrected the description of the 2mb device to 128kb word x 16-bit. corrected the description of the 4mb device to 256kb word x 16-bit. revision a2 (may 11, 2004) general description corrected the tables to reflect accurate device configurations. revision a3 (june 16, 2004) ordering information corrected the valid combinations tables to reflect accurate device configurations. sram new section added. revision a4 (july 16, 2004) global changes global change of fasl to spansion. global change to remove space between m and mb callouts. ?32mb flash memory? on page 3 replaced ?s71pl032j08-07? with ?s71pl032j08-0b?. replaced ?s71pl032ja0? with ?s71pl032ja0-07?. added row with the following content: s71pl032ja0-08; 65; 16mb psram; 70; psram3; tlc056. ?64mb flash memory? on page 3 replaced ? S71PL064J08-0k? with ?S71PL064J08-0b?. replaced ? S71PL064J08-0p? with ?S71PL064J08-0u?. deleted ?S71PL064J80-05? row. replaced ? S71PL064Ja0-07? with ?S71PL064Ja0-0k?. 20 s71pl-j based mcps s71pl-j_00_b3 march 17, 2006 advance information replaced ? S71PL064Ja0-0z? with added row with the following content: S71PL064Jb0-07; 65; 32m psram; 70; psram 1; tlc056. ?32mb flash memory? on page 3 replaced ? s71pl032ja0-08? with ?s71pl032ja0-0f?. ?64mb flash memory? on page 3 replaced ? s71pl032ja0-07? with ?s71pl032ja0-0k?. ?128mb flash memory? on page 4 added row with the following content: s71pl127jb0-9; 65; 32m psram; 70; psram; tla064. replaced ?s71pl127jb0-97? with ? s71pl127jb0-9z?. added row with the follow ing content: s71pl127jc0- 97; 65; 64m psram; 70; psram1; tla064. replaced ? s71pl127jc0-9p? with ?s71pl127jc0-9z?. in the s71pl254jb0-tb row changed psram type from ? psram3? to ?psram2?. ?256mb flash memory (2xs29pl127j)? on page 4 added row with the following content: s71pl254jb0-tb; 65; 32m psram; 70; psram3; fta084. added row with the following content: s71pl254jc0-tb; 65; 64m psram; 70; psram2; fta084. ?connection diagram (s71pl127j)? on page 12 updated pins d8, d9, and l5. added notes 2 and 3 to drawing. ?connection diagram (s71pl254j)? on page 13 updated pins d8 and d9. added note 2 to drawing. ?s71pl032j valid combinations? on page 16 changed s71pl032j08 (p)sram type access time (ns) from ?sram1? to ?sram2? (4 changes made in table). changed s71pl032ja0 (p)sram type access time (ns) from ?sram3 / 70? to psram3 /70?. deleted all cells with the following collaborated text: ?baw,bfw, bai. bfi?. merged previous place holder with cell above. ?S71PL064J valid combinations? on page 17 in (p)sram type/access time (ns) changed all instances of ?stet? to ?psram1/ 70?. in package modifier/model number chan ged all instances of ?stet? to ?07?. added row to baw package and temperature sections with the following content: S71PL064Jb0; 07; 65 (previously inclusive); psram1/70. ?s71pl127j valid combinations? on page 18 changed the s71pl127ja0 package modifier/model number from ?9z? to ?9p? (4 instances). march 17, 2006 s71pl-j_00_b3 s71pl-j based mcps 21 advance information added 4 rows with the following content: s71pl127jc0; 97; psram1/70. ?s71pl254j valid combinations? on page 20 added 4 rows with the following content: s71pl254jc0; tb; psram2/70. added 4 rows with the following co ntent: s71pl254jb0; tb; psram2/70. ?s71pl-j based mcps? on page 1 added 254m to megabit indicator. added 16 to cmos indicator. revision a5 (september 14, 2004) product selector guide updated the 128mb flash memory table. valid combinations table updated the s71pl127j valid combinations table. revision a6 (november 22, 2004) product selector guide updated the 32mb and 64mb tables. valid combinations tables updated the 32mb and 64mb combinations. physical dimensions added the tsb064 package. revision a7 (february 8, 2005) psram type 7 updated all information in this section. revision a8 (april 6, 2005) s29pl-j flash updated all information in this section. revision a9 (may 12, 2005) s71pl-j mcp added the S71PL064J0a option to co ver the inclusion of the 16m sram psram type 2 added the latest revision for the psram type 2 sram type 2 added this module to the s71pl-j mcp revision a10 (june 22, 2005) s71pl-j mcp removed 127/16 and 254/32 psram and updated opn for 64/16sram revision a11 (july 29, 2005) psram type 7 updated module 22 s71pl-j based mcps s71pl-j_00_b3 march 17, 2006 advance information revision b0 (september 29, 2005) s29pl-j updated module sram type 1 updated module revision b1 (october 25, 2005) psram module type 5 added module revision b2 (january 25, 2006) added notices for devices not recommended for new designs modified the product selection guide modified the s71pl032j, S71PL064J, s71pl127jvalid combinations tables revision b3 (march 17, 2006) modified the stucture of the document. related data sheets are referenced rather than be embedded. added data shee t reference table to that effect. added the sram type 4 option added the 8mb psram type 3 option colophon the products described in this document are designed, developed and manufactured as contemplated for general use, including wit hout limitation, ordinary industrial use, general office use, personal use, and househol d use, but are not designed, deve loped and manufactured as contem plated (1) for any use that includes fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and c ould lead directly to death, personal injury, severe physical damage or other lo ss (i.e., nuclear reaction control in nucle ar facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch co ntrol in weapon system), or (2) for any use where chance of failure is intolerabl e (i.e., submersible repeater and artificial satellite). please note that sp ansion will not be liable to you and/or any third party for any claims or damages ari sing in connection with above- mentioned uses of the products. any semiconductor devices have an inherent chance of failure. you must protect against injury, damage or loss from such failures by incorporatin g safety design measures into your facility and equipment such as re dundancy, fire protection, and prev ention of over-current levels and other abnormal operating conditions. if any products described in this document represent goods or technologies subject to certain restrictions on ex- port under the foreign exchange and foreign trade law of japan, the us export administration regulations or the applicable laws of any other country, the prior authorization by the respective government enti ty will be required for export of those products. trademarks and notice the contents of this document are subject to change without notice. this document may contain information on a spansion llc pro duct under development by spansion llc. spansion llc reserves the right to change or discontinue work on any product without notice. the information i n this document is provided as is without warranty or guarantee of any kind as to its ac curacy, completeness, operability, fitness for particular purpose, merchantability, non-infringement of third-party rights, or any other warranty , express, implied, or stat utory. spansion llc assumes no liability for any damages of any kind arising out of the use of the information in this document. copyright ?2004 ? 2006 spansion llc. all ri ghts reserved. spansion, the spansion logo, mirrorbit, ornand, and combinations ther eof are trademarks of spansion llc. other names are for informational purposes only and may be trademarks of their respective owners. |
Price & Availability of S71PL064J |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |