|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
mitsubishi lsis ( / 52 ) mitsubishi electric p reliminar y spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bi t (67108864 - word by 64-bit)synchronou sdr am 16 .apr.2000 1 description the mh64s64apfh i s 67108864 - word by 64-bit synchronou s dra m module. thi s consists of s ixteen indu s try s tandard 32mx8 synchronou s dram s in small tsop and one indu s tory s tandard eeprom in tssop. the mounting of small tsop on a card edge dual inline pac k age provide s any application where high den s itie s and large quantitie s of memo ry are required. thi s i s a s oc k et type - memory module s , s uitable for ea sy interchange or addition of module s. feat ures s ingle 3.3v 0.3v power s upply fully synchronou s operation referenced to cloc k r i s ing edge bur s t length- 1/2/4/8/full page(programmable) 4 ban k operation controlled by ba0,1(ban k address) /cas latency- 2/3(programmable) application main memory or graphic memory in computer systems auto precharge / all ban k precharge controlled by a10 bur s t type- s equential / interleave(programmable) column acce ss - r andom lvttl interface auto refre s h and self refre sh 8192 refre s h cycle /64ms utilizes industr y standard 32m x 8 s y nchronous drams small tsop and industr y standard eeprom in tssop 144-pin (72-pin dual in-line package) (front) (bac k) 1 2 143 144 pcb outline frequency clk acce ss time 100mhz 6.0n s(cl=2) (component sdram) -7,-7l 133mhz 5.4 n s(cl=3) -6,-6l max. cloc k frequency -6:133mhz,-7:100mhz
mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 2 nc = no connection pin configuration pin number front side pin name back side pin name pin number 1 3 5 7 9 11 13 15 17 19 2 4 6 8 10 12 14 16 18 20 pin number front side pin name back side pin name pin number 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 21 22 93 94 23 24 95 96 25 26 97 98 27 28 99 100 29 30 101 102 31 32 103 104 33 34 105 106 35 36 107 108 37 38 109 110 39 40 111 112 41 42 113 114 43 44 115 116 45 46 117 118 47 48 119 120 49 50 121 122 51 52 123 124 53 54 125 126 55 56 127 128 57 58 129 130 59 60 131 132 61 62 133 134 63 64 135 136 65 66 137 138 67 68 139 140 69 70 141 142 71 72 143 144 vss dq0 dq1 dq2 dq3 vcc dq4 dq5 dq6 dq7 vss dq32 dq33 dq34 dq35 vcc dq36 dq37 dq38 dq39 nc clk1 vss vss nc nc nc nc vcc vcc dq16 dq48 dq17 dq49 dq18 dq50 dq19 dq51 vss vss vss vss dq20 dq52 dqmb0 dqmb4 dq21 dq53 dqmb1 dqmb5 dq22 dq54 vcc vcc dq23 dq55 a0 a3 vcc vcc a1 a4 a6 a7 a2 a5 a8 ba0 vss vss vss vss dq8 dq40 a9 ba1 dq9 dq41 a10 a11 dq10 dq42 vcc vcc dq11 dq43 dqmb2 dqmb6 vcc vcc dqmb3 dqmb7 dq12 dq44 vss vss dq13 dq45 dq24 dq56 dq14 dq46 dq25 dq57 dq15 dq47 dq26 dq58 vss vss dq27 dq59 nc nc vcc vcc nc nc dq28 dq60 clk0 cke0 dq29 dq61 vcc vcc dq30 dq62 /ras /cas dq31 dq63 /we cke1 vss vss /s0 a12 sda scl /s1 nc vcc vcc mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 3 block diagram ck0 vcc vss d0 - d15 d0 - d15 /s0 dqmb0 dqmb4 dqmb1 dqmb5 dqmb2 dqmb6 dqmb3 dqmb7 dq0 dq1 dq2 dq3 dq4 dq5 dq6 dq7 dq32 dq33 dq34 dq35 dq36 dq37 dq38 dq39 dq8 dq9 dq10 dq11 dq12 dq13 dq14 dq15 dq40 dq41 dq42 dq43 dq44 dq45 dq46 dq47 dq16 dq17 dq18 dq19 dq20 dq21 dq22 dq23 dq48 dq49 dq50 dq51 dq52 dq53 dq54 dq55 dq24 dq25 dq26 dq27 dq28 dq29 dq30 dq31 dq56 dq57 dq58 dq59 dq60 dq61 dq62 dq63 cke0 d0 - d7 /ras d0 - d15 /cas d0 - d15 /we d0 - d15 ba0,ba1,a<12:0> d0 - d15 ck1 ck,dq=10 w 8 sdrams 8 sdrams cke1 d8 - d15 i/o 0 i/o 1 i/o 2 i/o 3 dqm /cs d0 i/o 4 i/o 5 i/o 6 i/o 7 i/o 0 i/o 1 i/o 2 i/o 3 dqm /cs d1 i/o 4 i/o 5 i/o 6 i/o 7 i/o 0 i/o 1 i/o 2 i/o 3 dqm /cs d8 i/o 4 i/o 5 i/o 6 i/o 7 i/o 0 i/o 1 i/o 2 i/o 3 dqm /cs d9 i/o 4 i/o 5 i/o 6 i/o 7 /s1 i/o 0 i/o 1 i/o 2 i/o 3 dqm /cs d4 i/o 4 i/o 5 i/o 6 i/o 7 i/o 0 i/o 1 i/o 2 i/o 3 dqm /cs d5 i/o 4 i/o 5 i/o 6 i/o 7 i/o 0 i/o 1 i/o 2 i/o 3 dqm /cs d12 i/o 4 i/o 5 i/o 6 i/o 7 i/o 0 i/o 1 i/o 2 i/o 3 dqm /cs d13 i/o 4 i/o 5 i/o 6 i/o 7 i/o 0 i/o 1 i/o 2 i/o 3 dqm /cs d2 i/o 4 i/o 5 i/o 6 i/o 7 i/o 0 i/o 1 i/o 2 i/o 3 dqm /cs d3 i/o 4 i/o 5 i/o 6 i/o 0 i/o 1 i/o 2 i/o 3 dqm /cs d10 i/o 4 i/o 5 i/o 6 i/o 7 i/o 0 i/o 1 i/o 2 i/o 3 dqm /cs d11 i/o 4 i/o 5 i/o 6 i/o 7 i/o 7 i/o 0 i/o 1 i/o 2 i/o 3 dqm /cs d6 i/o 4 i/o 5 i/o 6 i/o 7 i/o 0 i/o 1 i/o 2 i/o 3 dqm /cs d7 i/o 4 i/o 5 i/o 6 i/o 0 i/o 1 i/o 2 i/o 3 dqm /cs d14 i/o 4 i/o 5 i/o 6 i/o 7 i/o 0 i/o 1 i/o 2 i/o 3 dqm /cs d15 i/o 4 i/o 5 i/o 6 i/o 7 i/o 7 serial pd scl sda a0 a1 a2 mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 4 serial presence detect table i byte function described spd enrty data spd data(hex) 0 defines # bytes written into serial memory at module mfgr 128 80 1 total # bytes of spd memory device 256 bytes 08 2 fundamental memory type sdram 04 3 # row addresses on this assembly a0-a12 0d 4 # column addresses on this assembly a0-a9 0a 5 # module banks on this assembly 2 bank 02 6 data width of this assembly... x64 40 7 ... data width continuation 0 00 8 voltage interface standard of this assembly lvttl 01 9 sdram cycletime at max. supported cas latency (cl). a0 cycle time for cl=3 10 sdram access from clock 6ns 60 tac for cl=3 11 dimm configuration type (non-parity,parity,ecc) non-parity 00 12 refresh rate/type self refresh(7.8us) 82 13 sdram width,primary dram x8 08 14 error checking sdram data width n/a 00 15 minimum clock delay,back to back random column addresses 1 01 16 burst lengths supported 1/2/4/8/full page 8f 17 # banks on each sdram device 4bank 04 18 cas# latency 19 cs# latency 0 01 20 write latency 0 01 21 sdram module attributes non-buffered,non-registered 00 22 sdram device attributes:general precharge all,auto precharge 0e 23 sdram cycle time(2nd highest cas latency) cycle time for cl=2 24 sdram access form clock(2nd highest cas latency) tac for cl=2 25 sdram cycle time(3rd highest cas latency) n/a 00 n/a 00 26 sdram access form clock(3rd highest cas latency) 27 precharge to active minimum 20ns 14 28 row active to row active min. 15 ns 0f 10ns 10ns a0 6ns 60 29 ras to cas delay min 30 active to precharge min 50ns 32 -7,-7l -6,-6l 75 7.5 ns 5.4 ns 54 2/3 06 20 ns 14 20 ns 14 45 ns 2d -7,-7l -6,-6l -7,-7l -6,-6l -7,-7l -7,-7l -6,-6l mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 5 serial presence detect table ii 31 density of each bank on module 256 mbyte 4 0 36-61 superset information (may be used in future) option 00 62 spd revision 63 checksum for bytes 0-62 64-71 manufactures jedec id code per jep-108e mitsubishi 1cffffffffffffff 72 manufacturing location miyoshi,japan 01 tajima,japan 02 nc,usa 03 germany 04 73-90 manufactures part number 91-92 revision code pcb revision rrrr 93-94 manufacturing date year/week code yyww 95-98 assembly serial number serial number ssssssss 99-125 manufacture specific data option 00 126 intetl specification frequency 100mhz 64 127 intel specification cas# latency support 128+ unused storage locations open 00 32 command and address signal input setup time 2ns 20 20 33 command and address signal input hold time 1ns 10 34 data signal input setup time 2ns 35 data signal input hold time 1ns 10 rev 1.2b 12 check sum for -7,-7l 3a mh64s64apfh-6 4d483634533634415046482d362020202020 cf cl=2/3,ap,ck0,1 -6,-6l -7,-7l check sum for -6,-6l d 3 1.5 ns 15 0.8 ns 08 15 1.5 ns 0.8 ns 08 MH64S64APFH-7 4d483634533634415046482d372020202020 mh64s64apfh-6l 4d483634533634415046482d364c20202020 MH64S64APFH-7l 4d483634533634415046482d374c20202020 -6,-6l -7,-7l -6,-6l -7,-7l -6,-6l -7,-7l mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 pin function input master clock:all other inputs are referenced to the rising edge of ck cke0,1 input clock enable:cke controls internal clock.when cke is low,internal clock for the following cycle is ceased. cke is also used to select auto / self refresh. after self refresh mode is started, cke becomes asynchronous input.self refresh is maintained as long as cke is low. /s (/s0,1) input chip select: when /s is high,any command means no operation. /ras,/cas,/we input combination of /ras,/cas,/we defines basic commands. a0-12 input a0-12 specify the row/column address in conjunction with ba0,1.the row address is specified by a0-12.the column address is specified by a0-9.a10 is also used to indicate precharge option.when a10 is high at a read / write command, an auto precharge is performed. when a10 is high at a precharge command, all banks are precharged. ba0,1 input bank address:ba0,1 is not simply ba.ba specifies the bank to which a command is applied.ba0,1 must be set with act,pre,read,write commands dq0-63 input/output data in and data out are referenced to the rising edge of ck dqmb0-7 input din mask/output disable:when dqmb is high in burst write.din for the current cycle is masked.when dqmb is high in burst read,dout is disabled at the next but one cycle. vdd,vss power supply power supply for the memory mounted module. scl sda input output serial clock for serial pd serial data for serial pd 6 ck (ck0 ,1) mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 basic functions /s chip select : l=select, h=deselect /ras command /cas command /we command cke refresh option @refresh command a10 precharge option @precharge or read/write command ck define basic commands the mh64s64apfh provides basic functions,bank(row)activate,burst read / write, bank(row)precharge,and auto / self refresh. each command is defined by control signals of /ras,/cas and /we at ck rising edge. in addition to 3 signals,/s,cke and a10 are used as chip select,refresh option,and precharge option,respectively. to know the detailed definition of commands please see the command truth table. activate(act) [/ras =l, /cas = /we =h] read(read) [/ras =h,/cas =l, /we =h] write(write) [/ras =h, /cas = /we =l] precharge(pre) [/ras =l, /cas =h,/we =l] auto-refresh(refa) [/ras =/cas =l, /we =cke =h] act command activates a row in an idle bank indicated by ba. read command starts burst read from the active bank indicated by ba.first output data appears after /cas latency. when a10 =h at this command,the bank is deactivated after the burst read(auto-precharge, reada ). write command starts burst write to the active bank indicated by ba. total data length to be written is set by burst length. when a10 =h at this command, the bank is deactivated after the burst write(auto-precharge, writea ). pre command deactivates the active bank indicated by ba. this command also terminates burst read / write operation. when a10 =h at this command, both banks are deactivated(precharge all, prea ). refa command starts auto-refresh cycle. refresh address including bank address are generated internally. after this command, the banks are precharged automatically. 7 mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 command truth table command mnemonic cke n-1 cke n /s /ras /cas /we ba0,1 a10 /ap a0-9 deselect desel h x h x x x x x x no operation nop h x l h h h x x x row adress entry & bank activate act h x l l h h v v v single bank precharge pre h x l l h l v l x precharge all bank prea h x l l h l x h x column address entry & write write h x l h l l v l v column address entry & write with auto- precharge writea h x l h l l v h v column address entry & read read h x l h l h v l v column address entry & read with auto precharge reada h x l h l h v h v auto-refresh refa h h l l l h x x x self-refresh entry refs h l l l l h x x x self-refresh exit refsx l h h x x x x x x l h l h h h x x x burst terminate term h x l h h l x x x mode register set mrs h x l l l l l l v*1 h =high level, l = low level, v = valid, x = don't care, n = ck cycle number note: 1.a7-8 , 11-12= 0, a0-6,a9 = mode address 8 a11 ,12 x x v x x v v v v x x x x x v*1 mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 current state /s /ras /cas /we address command action idle h x x x x desel nop l h h h x nop nop l h h l x tbst illegal*2 l h l x ba,ca,a10 read/write illegal*2 l l h h ba,ra act bank active,latch ra l l h l ba,a10 pre/prea nop*4 l l l h x refa auto-refresh*5 l l l l op-code, mode-add mrs mode register set*5 row active h x x x x desel nop l h h h x nop nop l h h l x tbst nop l h l h ba,ca,a10 read/reada begin read,latch ca, determine auto-precharge l h l l ba,ca,a10 write/ writea begin write,latch ca, determine auto-precharge l l h h ba,ra act bank active/illegal*2 l l h l ba,a10 pre/prea precharge/precharge all l l l h x refa illegal l l l l op-code, mode-add mrs illegal read h x x x x desel nop(continue burst to end) l h h h x nop nop(continue burst to end) l h h l x tbst terminate burst l h l h ba,ca,a10 read/reada terminate burst,latch ca, begin new read,determine auto-precharge*3 l h l l ba,ca,a10 write/writea terminate burst,latch ca, begin write,determine auto- precharge*3 l l h h ba,ra act bank active/illegal*2 l l h l ba,a10 pre/prea terminate burst,precharge l l l h x refa illegal l l l l op-code, mode-add mrs illegal function truth table 9 mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 function truth table (continued) current state /s /ras /cas /we address command action write h x x x x desel nop(continue burst to end) l h h h x nop nop(continue burst to end) l h h l x tbst terminate burst l h l h ba,ca,a10 read/reada terminate burst,latch ca, begin read,determine auto- precharge*3 l h l l ba,ca,a10 write/ writea terminate burst,latch ca, begin write,determine auto- precharge*3 l l h h ba,ra act bank active/illegal*2 l l h l ba,a10 pre/prea terminate burst,precharge l l l h x refa illegal l l l l op-code, mode-add mrs illegal read with h x x x x desel nop(continue burst to end) auto l h h h x nop nop(continue burst to end) precharge l h h l x tbst illegal l h l h ba,ca,a10 read/reada illegal l h l l ba,ca,a10 write/ writea illegal l l h h ba,ra act bank active/illegal*2 l l h l ba,a10 pre/prea illegal*2 l l l h x refa illegal l l l l op-code, mode-add mrs illegal write with h x x x x desel nop(continue burst to end) auto l h h h x nop nop(continue burst to end) precharge l h h l x tbst illegal l h l h ba,ca,a10 read/reada illegal l h l l ba,ca,a10 write/ writea illegal l l h h ba,ra act bank active/illegal*2 l l h l ba,a10 pre/prea illegal*2 l l l h x refa illegal l l l l op-code, mode-add mrs illegal 10 mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 function truth table (continued) current state /s /ras /cas /we address command action pre - h x x x x desel nop(idle after trp) charging l h h h x nop nop(idle after trp) l h h l x tbst illegal*2 l h l x ba,ca,a10 read/write illegal*2 l l h h ba,ra act illegal*2 l l h l ba,a10 pre/prea nop*4(idle after trp) l l l h x refa illegal l l l l op-code, mode-add mrs illegal row h x x x x desel nop(row active after trcd activating l h h h x nop nop(row active after trcd l h h l x tbst illegal*2 l h l x ba,ca,a10 read/write illegal*2 l l h h ba,ra act illegal*2 l l h l ba,a10 pre/prea illegal*2 l l l h x refa illegal l l l l op-code, mode-add mrs illegal write re- h x x x x desel nop covering l h h h x nop nop l h h l x tbst illegal*2 l h l x ba,ca,a10 read/write illegal*2 l l h h ba,ra act illegal*2 l l h l ba,a10 pre/prea illegal*2 l l l h x refa illegal l l l l op-code, mode-add mrs illegal 11 mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 function truth table (continued) current state /s /ras /cas /we address command action re- h x x x x desel nop(idle after trc) freshing l h h h x nop nop(idle after trc) l h h l x tbst illegal l h l x ba,ca,a10 read/write illegal l l h h ba,ra act illegal l l h l ba,a10 pre/prea illegal l l l h x refa illegal l l l l op-code, mode-add mrs illegal mode h x x x x desel nop(idle after trsc) register l h h h x nop nop(idle after trsc) setting l h h l x tbst illegal l h l x ba,ca,a10 read/write illegal l l h h ba,ra act illegal l l h l ba,a10 pre/prea illegal l l l h x refa illegal l l l l op-code, mode-add mrs illegal abbreviations: h = hige level, l = low level, x = don't care ba = bank address, ra = row address, ca = column address, nop = no operation notes: 1. all entries assume that cke was high during the preceding clock cycle and the current clock cycle. 2. illegal to bank in specified state; function may be legal in the bank indicated by ba, depending on the state of that bank. 3. must satisfy bus contention, bus turn around, write recovery requirements. 4. nop to bank precharging or in idle state.may precharge bank indicated by ba. 5. illegal if any bank is not idle. illegal = device operation and / or date-integrity are not guaranteed. 12 mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 function truth table for cke current state cke n-1 cke n /s /ras /cas /we add action self - h x x x x x x invalid refresh*1 l h h x x x x exit self-refresh(idle after trc) l h l h h h x exit self-refresh(idle after trc) l h l h h l x illegal l h l h l x x illegal l h l l x x x illegal l l x x x x x nop(maintain self-refresh) power h x x x x x x invalid down l h x x x x x exit power down to idle l l x x x x x nop(maintain self-refresh) all banks h h x x x x x refer to function truth table idle*2 h l l l l h x enter self-refresh h l h x x x x enter power down h l l h h h x enter power down h l l h h l x illegal h l l h l x x illegal h l l l x x x illegal l x x x x x x refer to current state = power down any state h h x x x x x refer to function truth table other than h l x x x x x begin ck0 suspend at next cycle*3 listed above l h x x x x x exit ck0 suspend at next cycle*3 l l x x x x x maintain ck0 suspend abbreviations: h = high level, l = low level, x = don't care notes: 1. cke low to high transition will re-enable ck and other inputs asynchronously . a minimum setup time must be satisfied before any command other than exit. 2. self-refresh can be entered only from the all banks idle state. 3. must be legal command. 13 mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 simplified state diagram row active idle pre charge auto refresh self refresh mode register set power down read reada write writea read suspend reada suspend write suspend writea suspend power on clk suspend ckel ckeh ckel ckeh ckel ckeh ckel ckeh act refa refs refsx ckel ckeh mrs ckel ckeh write read writea writea reada write read pre reada writea reada pre pre pre power applied automatic sequence command sequence 14 tbst tbst mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 power on sequence before starting normal operation, the following power on sequence is necessary to prevent a sdram from damaged or malfunctioning. 1. apply power and start clock. attempt to maintain cke high, dqmb0-7 high and nop condition at the inputs. 2. maintain stable power, stable clock, and nop input conditions for a minimum of 200us. 3. issue precharge commands for all banks. (pre or prea) 4. after all banks become idle state (after trp), issue 8 or more auto-refresh commands. 5. issue a mode register set command to initialize the mode register. after these sequence, the sdram is idle state and ready for normal operation. mode register r:reserved for future use /s /ras /cas /we ba0,1 a12-0 ck v burst length, burst type and /cas latency can be programmed by setting the mode register(mrs). the mode register stores these date until the next mrs command, which may be issue when both banks are in idle state. after trsc from a mrs command, the sdram is ready for new command. 15 bl 0 0 0 0 0 1 0 1 0 0 1 1 1 0 0 1 0 1 1 1 0 1 1 1 burst length bt= 0 bt= 1 1 2 4 8 r r r fp 1 2 4 8 r r r r 0 1 burst type sequential interleaved a11 a10 a9 a8 a7 a6 a5 a4 a3 a2 a1 a0 ba1 ba0 0 0 wm 0 0 ltmode bt bl 0 0 cl 0 0 0 0 0 1 0 1 0 0 1 1 1 0 0 1 0 1 1 1 0 1 1 1 latency mode /cas latency 2 3 r r r r r r 0 1 write mode burst single bit fp: full page a12 0 mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 command address ck read y q0 q1 q2 q3 write y d0 d1 d2 d3 /cas latency burst length burst length dq burst type cl= 3 bl= 4 a2 a1 a0 initial address bl sequential interleaved column addressing 0 0 0 0 0 1 0 1 0 0 1 1 1 0 0 1 0 1 1 1 0 1 1 1 - 0 0 - 0 1 - 1 0 - 1 1 - - 0 0 1 2 3 4 5 6 7 0 1 2 3 4 5 6 7 1 2 3 4 5 6 7 0 1 0 3 2 5 4 7 6 2 3 4 5 6 7 0 1 2 3 0 1 6 7 4 5 3 4 5 6 7 0 1 2 3 2 1 0 7 6 5 4 4 5 6 7 0 1 2 3 4 5 6 7 0 1 2 3 5 6 7 0 1 2 3 4 5 4 7 6 1 0 3 2 6 7 0 1 2 3 4 5 6 7 4 5 2 3 0 1 7 0 1 2 0 1 2 3 1 2 3 0 2 3 0 1 3 0 0 1 7 6 5 4 0 1 2 3 1 0 3 2 2 3 0 1 3 2 0 1 - - 1 1 2 1 0 3 4 5 6 3 2 1 0 1 0 1 0 8 4 2 16 mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 bank activation and precharge all (bl=4, cl=2) ck command a0-9,11-12 a10 ba0,1 dq act xa xa 00 read yb 0 01 qa0 qa1 qa2 qa3 act xb xb 01 pre trrd trcd 1 act xa xa 00 precharge all trp operation description 17 bank activate one of four banks is activated by an act command. an bank is selected by ba0-1. a row is selected by a0-12. multiple banks can be active state concurrently by issuing multiple act commands. minimum activation interval between one bank and another bank is trrd. precharge an open bank is deactivated by a pre command. a bank to be deactivated is designated by ba0-1. when multiple banks are active, a precharge all command (prea, pre + a10=h) deactivates all of open banks at the same time. ba0-1 are "don't care" in this case. minimum delay time of an act command after a pre command to the same bank is trp. read a read command can be issued to any active bank. the start address is specified by a0-9 (x8) . 1st output data is available after the /cas latency from the read. the consecutive data length is defined by the burst length. the address sequence of the burst data is defined by the burst type. minimum delay time of a read command after an act command to the same bank is trcd. when a10 is high at a read command, auto-precharge (reada) is performed. any command (read, write, pre, act, tbst) to the same bank is inhibited till the internal precharge is complete. the internal precharge starts at the bl after reada. the next act command can be issued after (bl + trp) from the previous reada. in any case, trcd+bl > trasmin must be met. mitsubishi lsis ( / 52 ) mitsubishi electric p reliminar y spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bi t (67108864 - word by 64-bit)synchronou sdr am 16 .apr.2000 multi bank interleaving read (bl=4, cl=2) ck command a0-9, 11-12 a10 ba0,1 dq act xa xa 00 read ya 0 00 read yb 0 01 qa0 qa1 qa2 qa3 qb0 qb1 qb2 act xb xb 01 pre 0 00 trcd read with auto-precharge (bl=4, cl=2) ck command a10 dq act xa xa 00 read ya 1 00 qa0 qa1 qa2 qa3 act xa xa 00 internal precharge starts trcd trp auto-precharge timing (r ead bl=4) ck command act read internal precharge s tarts dq qa0 qa1 qa2 qa3 dq qa0 qa1 qa2 qa3 cl=3 cl=2 18 a0-9, 11-12 ba0,1 bl bl trcd act xa xa 00 trp trcd act qb3 mitsubishi lsis ( / 52 ) mitsubishi electric p reliminar y spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bi t (67108864 - word by 64-bit)synchronou sdr am 16 .apr.2000 write (bl=4) ck command a10 dq act xa xa 00 write ya 0 00 da0 da1 da2 da3 pre 0 trcd bl ck command a10 dq act xa xa 00 write ya 1 00 da0 da1 da2 da3 act xa xa 00 internal precharge begins trcd trp write with auto-precharge (bl=4) write a write co mmand can be issued to an y active bank. the start addres s is speci fied b y a 0-9 (x 8). 1 s t input data is set at the sa me c ycle as the write. the consecuti v e data length to be written is defined b y t he burst length. the address sequence of burst data is defined b y the bur s t ty pe. m inimum dela y t ime o f a write co mmand after an act command to the same bank is trcd. from the last input data to the pre command, the write reco v er y ti me (twr) i s required. when a 10 is high at a write co mmand, auto-precharge (write a) i s performed. any command (re ad, write, pre, act, tbst) to the same bank is inhibited till the internal precharge is complete. the internal precharge starts at twr after the last input data c ycle. the ne xt a ct com mand can be issued after (bl + twr -1 + trp) from the pre v ious write a. in an y ca se, trcd + bl + twr -1 > tr as min mus t be me t. 19 a0-9, 11-12 ba0,1 a0-9, 11-12 ba0,1 act xa 00 twr trp xa twr bl mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 burst interruption [ read interrupted by read ] burst read oparation can be interrupted by new read of the same or the other bank. random column access is allowed read to read interval is minimum 1 ck read interrupted by read (bl=4, cl=2) ck command a10 dq read ya 0 00 read yb 0 00 qa0 qa2 qb0 qc0 qa1 qc1 qc2 read yc 0 10 qc3 [ read interrupted by write ] burst read operation can be interrupted by write of any active bank. random column access is allowed. in this case, the dq should be controlled adequately by using the dqmb0-7 to prevent the bus contention. the output is disabled automatically 2 cycle after write assertion. read interrupted by write (bl=4, cl=2) ck command a10 dq read ya 0 00 qa0 write ya 0 00 da0 da1 da2 da3 dqmb0-7 20 a0-9,11-12 ba0,1 a0-9,11-12 ba0,1 act x a xa 00 output disable by dqm by write mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 [ read interrupted by precharge ] a b urst read operation can be interrupted by precharge of the same bank . read to pre interval is minimum 1 ck. a pre command output disable latency is equivalent to the /cas latency. read interrupted by precharge (bl=4) ck command dq read pre q0 q1 command dq read pre q0 q1 command dq read pre q0 q2 q1 command dq read pre q0 cl=3 cl=2 21 command dq read pre command dq read pre q0 q2 q0 q1 mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 22 [ read interrupted by burst terminate ] similarly to the precharge, burst terminate command can interrupt burst read operation and disable the data output. the terminated bank remains active,read to tbst interval is minimum of 1 ck. a tbstcommand to output disable latency is equivalent to the /cas latency. read interrupted by terminate (bl=4) ck command dq read tbst q0 q1 q2 cl=3 command dq read tbst q0 q1 command dq read tbst q0 command dq read tbst q0 q1 q2 cl=2 command dq read tbst q0 q1 command dq read tbst q0 mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 [ write interrupted by write ] burst write operation can be interrupted by new write of any active bank. random column access is allowed. write to write interval is minimum 1 ck. write interrupted by write (bl=4) ck command a10 dq write ya 0 00 write yb 0 0 0 da0 da1 da2 db0 dc0 dc1 write yc 0 1 0 dc2 dc3 [ write interrupted by read ] burst write operation can be interrupted by read of any active bank. random column access is allowed. write to read interval is minimum 1 ck. the input data on dq at the interrupting read cycle is "don't care". write interrupted by read (bl=4, cl=2) ck command a10 dq write ya 0 00 qb0 read yb 0 00 qb1 da0 qb2 qb3 23 a0-9, 11-12 ba0,1 a0-9,11-12 ba0,1 act xa xa 00 da1 don't care mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 [ write interrupted by precharge ] burst write operation can be interrupted by precharge of t he same bank . write recovery time(twr) is required from the last data to pre command. during write recovery, data inputs must be masked by dqm. write interrupted by precharge (bl=4) ck command a10 dq act xa 0 00 write 0 00 da0 da1 dqmb0-7 act xa 0 00 trp [ write interrupted by burst terminate ] burst terminate command can terminate burst write operation. in this case, the write recovery time is not required and the bank remains active.the write to tbst minimum interval is 1ck. write interrupted by burst terminate (bl=4) ck command a10 dq act xa 0 00 tbst da0 da1 24 a0-9,11-12 ba0,1 a0-9,11-12 ba0,1 y a pre 0 00 twr write ya 0 00 write yb 0 00 db0 db1 db2 db3 mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 [ write with auto-precharge interrupted by write or read to anotehr bank ] burst write with auto-precharge can be interrupted by write or read to another bank . next act command can be issued after (bl+twr-1+trp) from the writea. auto- precharge interrrupted by a command to the same bank is inhibited. writea interrupted by write to another bank (bl=4) ck command a10 dq write y a 1 00 write 0 1 0 da0 da1 act xa xa 00 trp writea interrupted by read to another bank (cl=2,bl=4) ck command a10 dq write y a 1 00 da0 da1 25 a0-9,11-12 ba0,1 a0-9,11-12 ba0,1 y a read yb 0 1 0 act xa xa 00 db0 db1 db2 db3 db0 db1 db2 db3 auto-precharge interrupted activate bl twr trp bl twr auto-precharge interrupted activate mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 [ read with auto-precharge interrupted by read to anotehr bank ] burst read with auto-precharge can be interrupted by read to another bank . next act command can be issued after (bl+trp) from the reada. auto-precharge interrrupted by a command to the same bank is inhibited. reada interrupted by read to another bank (cl=2,bl=4) ck command a10 dq read y a 1 00 read 0 1 0 q a0 q a1 act xa xa 00 trp 26 a0-9,11-12 ba0,1 y a q b0 q b1 q b2 q b3 auto-precharge interrupted activate bl twr full page burst full page burst length is available for only the sequential burst type. full page burst read or write is repeated untill aprecharge or a burst terminate command is issued. in case of the full page burst , a read or write with auto-precharge command is illegal. single write when single write mode is set, burst length for write is always one, independently of burst length defined by (a2-0). mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 auto refresh single cycle of auto-refresh is initiated with a refa(/cs=/ras=/cas=l, /we=/cke=h) command. the refresh address is generated internally. 8192 refa cycle within 64ms refresh 256mbit memory cells. the auto-refresh is performed on 4banks concurrently. before performing an auto-refresh, all banks must be in the idle state. auto-refresh to auto-refresh interval is minimum trfc. any command must not be issued before trfc from the refa command. auto-refresh ck /s /ras /cas /we cke a0-12 ba0,1 auto refresh on all banks auto refresh on all banks minimum trfc nop or deslect 27 mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 self refresh self-refresh mode is entered by issuing a refs command (/cs=/ras=/cas=l, /we=h, cke=l). once the self-refresh is initiated, it is maintained as log as cke is kept low.during the self-refresh mode, cke is asynchronous and the only enabled input , all other inputs including ck are disabled and ignored, so that power consumption due to synchronous inputs is saved. to exit the self-refresh, supplying stable ck inputs, asserting desel or nop command and then asserting cke=h. after trfc from the 1st ck edge follwing cke=h, all banks are in the idle state and a new command can be issued after, but desel or nop commands must be asserted till then. self-refresh ck /s /ras /cas /we cke a0-12 ba0,1 self refresh entry self refresh exit x 00 minimum trfc for recovery stable ck nop new command 28 mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 clk suspend and power down cke controls the internal clk at the following cycle. figure below shows how cke works. by negating cke, the next internal clk is suspended. the purpose of clk suspend is power down, output suspend or input suspend. cke is a synchronous input except during the self-refresh mode. clk suspend can be performed either when the banks are active or idle. a command at the suspended cycle is ignored. ck (ext.clk) cke int.clk power down by cke ck command pre cke command cke act nop nop nop nop standby power down active power down nop nop dq suspend by cke ck command dq write d0 d1 d2 d3 cke read q0 q1 q2 q3 29 tih tis tih tis mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 dqm control dqmb0-7 is a dual function signal defined as the data mask for writes and the output disable for reads. during writes, dqmb0-7 masks input data word by word. dqmb0-7 to data in latency is 0. during reads, dqmb0-7 forces output to hi-z word by word. dqmb0-7 to output hi-z latency is 2. dqm function ck command dq write d0 d2 d3 dqmb0-7 read q0 q1 q3 masked by dqmb=h disabled by dqmb=h 30 mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 absolute maximum ratings symbol parameter condition ratings unit vdd vi vo io pd topr tstg supply voltage input voltage output voltage output current power dissipation operating temperature storage temperature with respect to vss with respect to vss with respect to vss ta=25c -0.5 ~ 4.6 -0.5 ~ vdd+0.5 50 16 0 ~ 70 -40 ~ 100 v v v ma w c c recommended operating condition (ta=0 ~ 70c, unless otherwise noted) symbol vdd vss vih vil parameter supply voltage high-level input voltage all inputs supply voltage low-level input voltage all inputs limits unit min. typ. max. 3.0 0 2.0 -0.3 3.3 0 3.6 0 vdd+0.3 0.8 v v v v capacitance (ta=0 ~ 70c, vdd = 3.3 0.3v, vss = 0v, unless otherwise noted) symbol ci(a) ci(c) ci(k) ci/o parameter input capacitance, address pin in put capacitance, /ras,/cas,/we input capacitance, ck pin input capacitance, i/o pin test condition limits(max.) vi = 1.4v f=1mhz vi=25mvrms 95 95 55 25 31 -0.5 ~ vdd+0.5 unit pf pf pf pf mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 average supply current from vdd (ta=0 ~70c, vdd = 3.3 0.3v, vss = 0v, unless otherwise noted) ac operating conditions and characteristics (ta=0 ~ 70c, vdd = 3.3 0.3v, vss = 0v, unless otherwise noted) 32 symbol parameter test condition limits unit min. max. voh(dc) high-level output voltage(dc) ioh=-2ma 2.4 v vol(dc) low-level output voltage(dc) iol=2ma 0.4 v voh(ac) high-level output voltage(ac) cl=50pf, ioh=- 2ma 2 v vol(ac) low-level output voltage(ac) cl=50pf, iol=2ma 0.8 v ioz off-stare output current q floating vo=0 ~ vdd -20 2 0 ua ii input current vih=0 ~ vdd+0.3v -160 16 0 ua note) 1.addresses are changed 3 times during trc, only 1bank is active & all other banks are idle. 2.all banks are idle 3.input signals are changed one time during 3xtclk 4.input signals are stable 5.all banks are active 6.1physical bank is active, 800 16 16 320 880 2720 48 96 400 240 -7,-7l test condition limits (max) unit trc=min.tclk=min, bl=1,cl=3 ma cke=l,tclk=15ns, /cs>vcc-0.2v ma cke=clk=l, /cs>vcc-0.2v ma ma tclk=min, bl=4, cl=3,all banks active(discerte) ma trc=min, tclk=min ma cke <0.2v ma cke=h,tclk=15ns,vih>vcc-0.2v,vil<0.2v symbol icc1 icc2p icc2ps icc2ns icc4 icc5 icc6 icc2n parameter operating current one bank active (discrete) precharge stanby current in power-down mode burst current auto-refresh current self-refresh current cke=h,clk=l,vih>vcc-0.2v,vil<0.2v(fixed) ma precharge stanby current in non power-down mode ma cke=h,tclk=15ns icc3ns icc3n cke=h,clk=l ma active stanby current in non power-down mode one bank active (discrete) 920 24 16 400 1080 2880 48 96 48 0 240 -6,-6l -6,-7 -6l,-7l 32 32 ma note 1,6 2 2,3 2,4 3,5 4 ,5 5,6 mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 ac timing requirements (sdram component) (ta=0 ~ 70c, vdd = 3.3 0.3v, vss = 0v, unless otherwise noted) input pulse levels: 0.8v to 2.0v input timing measurement level: 1.4v ck signal 1.4v 1.4v any ac timing is referenced to the input signal crossing through 1.4v. 33 limits symbol parameter -7,-7l unit min. max. tclk ck cycle time ns tch ck high pulse width 3 10 ns tcl ck low pilse width 3 ns tt transition time of ck 1 10 ns tis input setup time(all inputs) 2 ns tih input hold time(all inputs) 1 ns trc row cycle time 70 ns trcd row to column delay 20 ns tras row active time 50 120k ns trp row precharge time 20 ns twr write recovery time 2 0 ns trrd act to act deley time 20 ns trsc mode register set cycle time 2 0 ns tref average refresh interval 7.8 u s cl=2 cl=3 10 ns -6,-6l min. max. 2.5 10 2.5 1 10 1.5 0.8 67.5 20 45 120k 20 15 15 15 7.8 7.5 trfc refresh cycle time 8 0 ns 75 mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 1.4v 1.4v dq ck tac toh tohz switching characteristics (sdram component) (ta=0 ~ 70c, vdd = 3.3 0.3v, vss = 0v, unless otherwise note3) output load condition v out 50pf dq ck output timing measurement reference point 1.4v 1.4v 34 note) 1 if clock rising time is longer than 1ns,(tt/2-0.5)ns should be added to parameter. tolz limits symbol parameter unit tac access time from ck ns toh output hold time ns from ck tolz delay time, output low impedance from ck ns tohz delay time, output high impedance from ck ns -7,-7l min. 6 3 0 3 6 max. 6 ns cl=2 cl=3 -6,-6l min. 6 3 0 3 6 max. 5.4 cl=2 ns 3 3 cl=3 mitsubishi lsis ( / 52 ) mitsubishi electric p reliminar y spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bi t (67108864 - word by 64-bit)synchronou sdr am 16 .apr.2000 burst write (singl e bank) @bl=4 /cs /ras /cas /we cke ba0,1 dq x x x 0 y 0 0 d0 d0 d0 d0 x x x 0 y 0 d0 d0 d0 d0 ac t#0 wri te#0 pre#0 ac t#0 wri te#0 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 trcd twr trp trc trcd clk italic parameter indicate s minimum ca se tras a0-9 a10 dqm a11-12 35 pre#0 0 twr mitsubishi lsis ( / 52 ) mitsubishi electric p reliminar y spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bi t (67108864 - word by 64-bit)synchronou sdr am 16 .apr.2000 burst write (multi bank) @bl=4 /cs /ras /cas /we cke ba0,1 dq x x x 0 y 0 1 d0 d0 d0 d0 x x 0 y 0 d0 d0 d0 d0 ac t#0 wri te#0 pre#0 ac t#0 wri te#0 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 trcd tras twr trp trc d1 d1 d1 d1 x x x 1 trrd y 0 x 1 x x x ac t#1 wri tea#1 (auto-precharge) pre#0 ac t#1 clk italic parameter indicate s minimum ca se a0-9 a10 dqm a11-12 36 trc trcd trcd twr 0 mitsubishi lsis ( / 52 ) mitsubishi electric p reliminar y spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bi t (67108864 - word by 64-bit)synchronou sdr am 16 .apr.2000 burst r ead (single bank) @bl=4 c l=2 /cs /ras /cas /we cke ba0,1 dq x x x 0 y 0 0 q0 q0 q0 q0 x x x 0 y 0 q0 q0 ac t#0 read#0 pre#0 ac t#0 read#0 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 trcd tras trp trc clk italic parameter indicate s minimum ca se a0-9 a10 dqm a11-12 37 tras trcd 0 q0 q0 pre#0 mitsubishi lsis ( / 52 ) mitsubishi electric p reliminar y spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bi t (67108864 - word by 64-bit)synchronou sdr am 16 .apr.2000 burst r ead ( multipl e bank) @b l=4 cl=2 /cs /ras /cas /we cke ba0,1 dq x x x 0 y 0 q0 q0 q0 q0 x x x 0 y 0 ac t#0 reada#0 pre#0 ac t#0 read#0 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 trcd tras trc trrd x x x 1 ac t#1 y 1 q1 q1 q1 q1 x x x 1 0 reada#1 ac t#1 clk italic parameter indicate s minimum ca se a0-9 a10 dqm a11-12 38 trc trcd trcd q0 q0 q0 q0 mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 write interrupted by write @bl=4 /cs /ras /cas /we cke ba0,1 dq x x x 0 y 0 1 d0 d0 d0 d0 y 0 d0 d0 d0 d0 act#0 write#0 interrupt same bank 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 trcd d1 d1 d1 d1 x x x 1 y 1 x x x trrd act#1 0 act#1 pre #0 clk italic parameter indicates minimum case a0-9 a10 dqm a11-12 39 twr y 0 wri te#0 writea#1 interrupt other bank write#0 interrupt other bank mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 read interrupted by read @bl=4 cl=2 /cs /ras /cas /we cke ba0,1 dq x x x 0 y 0 q0 q0 q0 q0 y 0 act#0 read#1 interrupt other bank 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 trcd x x x 1 read #0 y 1 trrd q1 q1 q1 q1 reada#1 interurrpt same bank act#1 x x x 1 clk italic parameter indicates minimum case a0-9 a10 dqm a11-12 40 trcd q0 q0 q0 q0 act#1 read#0 interurrpt other bank y 1 mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 write interrupted by read, read interrupted by write @bl=4,cl=2 /cs /ras /cas /we cke ba0,1 dq x x x 0 y 0 1 d0 d0 act#0 write#0 pre #1 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 trcd d1 d1 d1 y 1 write#1 clk x x x 1 trrd 1 y q1 q1 d1 act#1 italic parameter indicates minimum case a0-9 a10 dqm a11-12 41 trcd twr read #1 mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 write/read terminated by precharge @bl=4 cl=2 /cs /ras /cas /we cke ba0,1 dq x x x 0 y 0 0 d 0 act#0 act #0 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 trcd q0 0 read#0 clk trrd 0 y q0 write #0 pre #0 termination d0 italic parameter indicates minimum case a0-9 a10 dqm a11-12 42 twr trp tras trp trc x x x 0 trcd x x x 0 pre #0 termination act#0 mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 write/read terminated by burst terminate @bl=4,cl=2 /cs /ras /cas /we cke ba0,1 dq x x x 0 y 0 d0 d0 d0 act#0 write#0 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 trcd d0 tbst clk q0 q 0 d 0 d 0 d 0 read #0 y 0 0 y tbst write #0 italic parameter indicates minimum case a0-9 a10 dqm a11-12 43 twr 0 p re #0 mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 single write burst read @bl=4 cl=2 /cs /ras /cas /we cke ba0,1 dq x x x 0 y 0 0 d 0 q0 q0 act#0 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 trcd y clk q0 wri te#0 q0 read#0 blank to prevent bus contention italic parameter indicates minimum case a0-9 a10 dqm a11-12 44 mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 power-up sequence and intialize /cs /ras /cas /we cke ba0,1 dq clk x x x 0 a0-9 a10 dqm a11-12 45 nop power on 200us trp trfc ma 0 0 0 pre all refa refa refa minimum 8 refa cycles mrs act#0 trsc trfc mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 auto refresh /cs /ras /cas /we cke ba0,1 dq 0 y 0 d0 d0 d0 pre all refa ac t #0 write#0 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 trp clk x italic parameter indicates minimum case a0-9 a10 dqm a11-12 46 x x d0 trcd trfc mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 self refresh /cs /ras /cas /we cke ba0,1 dq clk x x x 0 a0-9 a10 dqm a11-12 47 trp pre all self refresh entry self refreshexit act#0 trfc 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 all banks must be idle before refs is issued. mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 /cs /ras /cas /we cke ba0,1 dq 0 act#0 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 clk x x x italic parameter indicates minimum case a0-9 a10 dqm a11-12 48 clk suspension @bl=4 cl=2 y 0 y 0 d0 d0 d0 q0 q 0 d0 d0 wri te#0 internal clk suspended q0 q0 internal clk suspended read #0 trcd mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 power down /cs /ras /cas /we cke ba0,1 dq x x x 0 pre all 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 clk act#0 stanby power down italic parameter indicates minimum case a0-9 a10 dqm a11-12 49 active power down mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 50 outline 20.00 31.75 4.00 6.00 mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 eeprom components a.c. and d.c. characteristics limits min. typ. max. v v 0 3.6 0 supply voltage supply voltage v cc v ss 3.3 3.0 v v -0.3 input high voltage input low voltage v ih v il symbol parameter units vccx0.3 vddx0.7 v output low voltage v ol 0.4 eeprom a.c.timing parameters ( ta=0 to 70c ) limits min. max. khz ns 100 80 6.7 scl clock frequency noise supression time constant at scl, sda inputs fscl ti us us 6.7 scl low to sda data out valid time the bus must be free before a new transmission can start taa tbuf symbol parameter units 4.5 us start condition hold time thd:sta 4.5 us clock low time tlow 6.7 us clock high time thigh 0 us start condition setup time tsu:sta 500 us data in hold time thd:dat ns data in setup time tsu:dat 1 us sda and scl rise time tr ns sda and scl fall time tf us stop condition setup time tsu:sto 6.7 ns data out hold time tdh 300 ms write cycle time twr twr is the time from a valid stop condition of a write sequence to the end of the eeprom internal erase/program cycle. 0 300 0.3 7.0 1 15 scl sda in t su:sta t hd:sta t f t low t high t r t hd:dat t su:dat t su:sto t buf sda out t aa t dh 54 51 mitsubishi lsis ( / 52 ) mitsubishi electric preliminary spec. some contents are subject to change without notice. mit-ds-0392-0.1 mh64s64apfh-6,-6l,-7,-7l 4294967296 -bit (67108864 - word by 64-bit)synchronousdram 16 .apr.2000 52 keep safety first in your circuit designs! mitsubishi electric corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. trouble with semiconductors may lead to personal injury, fire or property damage. remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of non- flammable material or (iii) prevention against any malfunction or mishap. notes regarding these materials 1.these materials are intended as a reference to assist our customers in the selection of the mitsubishi semiconductor product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to mitsubishi electric corporation or a third party. 2.mitsubishi electric corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials. 3.all information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by mitsubishi electric corporation without notice due to product improvements or other reasons. it is therefore recommended that customers contact mitsubishi electric corporation or an authorized mitsubishi semiconductor product distributor for the latest product information before purchasing a product listed herein. the information described here may contain technical inaccuracies or typographical errors. mitsubishi electric corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. please also pay attention to information published by mitsubishi electric corporation by various means, including the mitsubishi semiconductor hom e page ( http://www.mitsubishichips.com ). 4.when using any or all of the information contained in these materials, including product data, diagrams, charts, programs and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. mitsubishi electric corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein. 5. mitsubishi electric corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. please contact mitsubishi electric corporation or an authorized mitsubishi semiconductor product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use. 6.the prior written approval of mitsubishi electric corporation is necessary to reprint or reproduce in whole or in part these materials. 7.if these products or technologies are subject to the japanese export control restrictions, they must be exported under a license from the japanese government and cannot be imported into a country other than the approved destination. any diversion or reexport contrary to the export control laws and regulations of japan and/or the country of destination is prohibited. 8.please contact mitsubishi electric corporation or an authorized mitsubishi semiconductor product distributor for further details on these materials or the products contained therein. |
Price & Availability of MH64S64APFH-7 |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |