![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
Philips Semiconductors Product specification PowerMOS transistor PHX1N40 GENERAL DESCRIPTION N-channel enhancement mode field-effect power transistor in a full pack plastic envelope featuring high avalanche energy capability, stable off-state characteristics, fast switching and high thermal cycling performance with low thermal resistance. Intended for use in Switched Mode Power Supplies (SMPS), motor control circuits and general purpose switching applications. QUICK REFERENCE DATA SYMBOL VDS ID Ptot RDS(ON) PARAMETER Drain-source voltage Drain current (DC) Total power dissipation Drain-source on-state resistance MAX. 400 1.7 25 3.5 UNIT V A W PINNING - SOT186A PIN 1 2 3 gate drain source DESCRIPTION PIN CONFIGURATION case SYMBOL d g case isolated 123 s LIMITING VALUES Limiting values in accordance with the Absolute Maximum System (IEC 134) SYMBOL PARAMETER ID IDM PD PD/Tmb VGS EAS IAS Tj, Tstg Continuous drain current Pulsed drain current Total dissipation Linear derating factor Gate-source voltage Single pulse avalanche energy Peak avalanche current Operating junction and storage temperature range CONDITIONS Ths = 25 C; VGS = 10 V Ths = 100 C; VGS = 10 V Ths = 25 C Ths = 25 C Ths > 25 C VDD 50 V; starting Tj = 25C; RGS = 50 ; VGS = 10 V VDD 50 V; starting Tj = 25C; RGS = 50 ; VGS = 10 V MIN. - 55 MAX. 1.7 1.1 7 25 0.2 30 100 2.5 150 UNIT A A A W W/K V mJ A C ISOLATION LIMITING VALUE & CHARACTERISTIC Ths = 25 C unless otherwise specified SYMBOL Visol PARAMETER R.M.S. isolation voltage from all three terminals to external heatsink CONDITIONS f = 50-60 Hz; sinusoidal waveform; R.H. 65% ; clean and dustfree MIN. TYP. MAX. 2500 UNIT V Cisol Capacitance from T2 to external f = 1 MHz heatsink - 10 - pF June 1997 1 Rev 1.000 Philips Semiconductors Product specification PowerMOS transistor PHX1N40 THERMAL RESISTANCES SYMBOL Rth j-hs Rth j-a PARAMETER Thermal resistance junction to heatsink Thermal resistance junction to ambient CONDITIONS with heatsink compound MIN. TYP. 55 MAX. 5 UNIT K/W K/W ELECTRICAL CHARACTERISTICS Tj = 25 C unless otherwise specified SYMBOL V(BR)DSS V(BR)DSS / Tj RDS(ON) VGS(TO) gfs IDSS IGSS Qg(tot) Qgs Qgd td(on) tr td(off) tf Ld Ls Ciss Coss Crss PARAMETER Drain-source breakdown voltage Drain-source breakdown voltage temperature coefficient Drain-source on resistance Gate threshold voltage Forward transconductance Drain-source leakage current Gate-source leakage current Total gate charge Gate-source charge Gate-drain (Miller) charge Turn-on delay time Turn-on rise time Turn-off delay time Turn-off fall time Internal drain inductance Internal source inductance Input capacitance Output capacitance Feedback capacitance CONDITIONS VGS = 0 V; ID = 0.25 mA VDS = VGS; ID = 0.25 mA VGS = 10 V; ID = 1.25 A VDS = VGS; ID = 0.25 mA VDS = 30 V; ID = 1.25 A VDS = 400 V; VGS = 0 V VDS = 320 V; VGS = 0 V; Tj = 125 C VGS = 30 V; VDS = 0 V ID = 2.5 A; VDD = 320 V; VGS = 10 V MIN. 400 2.0 0.5 TYP. 0.45 2.0 3.0 1.5 1 30 10 20 2 8 10 25 46 25 4.5 7.5 240 44 26 MAX. 3.5 4.0 25 250 200 25 3 12 UNIT V V/K V S A A nA nC nC nC ns ns ns ns nH nH pF pF pF VDD = 200 V; ID = 2.5 A; RG = 24 ; RD = 78 Measured from drain lead 6 mm from package to centre of die Measured from source lead 6 mm from package to source bond pad VGS = 0 V; VDS = 25 V; f = 1 MHz SOURCE-DRAIN DIODE RATINGS AND CHARACTERISTICS Tj = 25 C unless otherwise specified SYMBOL IS ISM VSD trr Qrr PARAMETER Continuous source current (body diode) Pulsed source current (body diode) Diode forward voltage Reverse recovery time Reverse recovery charge CONDITIONS Ths = 25C Ths = 25C IS = 2.5 A; VGS = 0 V IS = 2.5 A; VGS = 0 V; dI/dt = 100 A/s MIN. TYP. 200 2.0 MAX. 2.5 10 1.2 UNIT A A V ns C June 1997 2 Rev 1.000 Philips Semiconductors Product specification PowerMOS transistor PHX1N40 120 110 100 90 80 70 60 50 40 30 20 10 0 PD% Normalised Power Derating with heatsink compound 1E+01 Zth j-hs / (K/W) ZTHX43 0.5 1E+00 0.2 0.1 0.05 P D tp D= tp T t 1E-01 0.02 0 0 20 40 60 80 Ths / C 100 120 140 1E-02 1E-07 T 1E-05 1E-03 t/s 1E-01 1E+01 Fig.1. Normalised power dissipation. PD% = 100PD/PD 25 C = f(Ths) ID% Normalised Current Derating 8 with heatsink compound Fig.4. Transient thermal impedance. Zth j-hs = f(t); parameter D = tp/T ID, Drain current (Amps) Tj = 25 C 7 6 5 4 3 2 1 20 V 10 V 7V 6.5 V 6V 5.5 V 5V VGS = 4.5 V 0 5 10 15 20 25 VDS, Drain-Source voltage (Volts) 30 PHP2N40 120 110 100 90 80 70 60 50 40 30 20 10 0 0 20 40 60 80 Ths / C 100 120 140 0 Fig.2. Normalised continuous drain current. ID% = 100ID/ID 25 C = f(Ths); conditions: VGS 10 V Drain current, ID (Amps) D S/I VD )= N S(O RD PHX1N40 tp = 10 us 100us Fig.5. Typical output characteristics. ID = f(VDS); parameter VGS Drain-Source on resistance, RDS(ON) (Ohms) 5V 5.5 V 6V 6.5 V PHP2N40 Tj = 25 C 10 6 5 7V 4 10 V 3 2 1 VGS = 20 V 1 1ms 10ms 100ms DC 0.1 0.01 10 100 Drain-source voltage, VDS (Volts) 1000 0 0 1 2 3 4 5 Drain current, ID (Amps) 6 7 8 Fig.3. Safe operating area. Ths = 25 C ID & IDM = f(VDS); IDM single pulse; parameter tp Fig.6. Typical on-state resistance. RDS(ON) = f(ID); parameter VGS June 1997 3 Rev 1.000 Philips Semiconductors Product specification PowerMOS transistor PHX1N40 8 7 Drain current, ID (A) VDD = 30 V Tj = 25 C PHP2N40 4 VGS(TO) / V max. 6 3 typ. 5 4 3 2 1 0 150 C min. 2 1 0 0 2 4 6 Gate-source voltage, VGS (V) 8 10 -60 -40 -20 0 20 40 60 Tj / C 80 100 120 140 Fig.7. Typical transfer characteristics. ID = f(VGS); parameter Tj Transconductance, gfs (S) VDD = 30 V 2 Tj = 25 C 1.5 150 C 1 PHP2N40 Fig.10. Gate threshold voltage. VGS(TO) = f(Tj); conditions: ID = 0.25 mA; VDS = VGS ID / A SUB-THRESHOLD CONDUCTION 2.5 1E-01 1E-02 1E-03 2% typ 98 % 1E-04 0.5 1E-05 0 1E-06 0 1 2 3 4 5 Drain current, ID (A) 6 7 8 0 1 2 VGS / V 3 4 Fig.8. Typical transconductance. gfs = f(ID); parameter Tj a Normalised RDS(ON) = f(Tj) Fig.11. Sub-threshold drain current. ID = f(VGS); conditions: Tj = 25 C; VDS = VGS Capacitances, Ciss, Coss, Crss (pF) PHP2N40 1000 2 100 Ciss Coss 1 10 Crss 0 -60 -40 -20 0 20 40 60 Tj / C 80 100 120 140 1 1 10 100 Drain-source voltage, VDS (V) 1000 Fig.9. Normalised drain-source on-state resistance. a = RDS(ON)/RDS(ON)25 C = f(Tj); ID = 1.25 A; VGS = 10 V Fig.12. Typical capacitances, Ciss, Coss, Crss. C = f(VDS); conditions: VGS = 0 V; f = 1 MHz June 1997 4 Rev 1.000 Philips Semiconductors Product specification PowerMOS transistor PHX1N40 20 Gate-Source voltage, VGS (Volts) ID = 2.5 A 200 V 100 V PHP2N40 10 Source-drain diode current, IF(A) VGS = 0 V PHP2N40 15 VDD = 320 V 8 150 C 6 Tj = 25 C 10 4 5 2 0 0 10 20 Gate charge, Qg (nC) 30 40 0 0 0.5 1 Source-Drain voltage, VSDS (V) 1.5 Fig.13. Typical turn-on gate-charge characteristics. VGS = f(QG); parameter VDS Switching times, td(on), tr, td(off), tf (ns) VDD = 200V RD = 78 Ohms Tj = 25 C PHP2N40 Fig.16. Source-Drain diode characteristic. IF = f(VSDS); parameter Tj EAS, Normalised unclamped inductive energy (%) 1000 120 110 100 90 80 100 td(off) tr tf td(on) 70 60 50 40 30 20 10 10 1 0 20 40 60 Gate resistance, RG (Ohms) 80 100 0 20 40 60 80 100 Starting Tj ( C) 120 140 Fig.14. Typical switching times. td(on), tr, td(off), tf = f(RG) Normalised Drain-source breakdown voltage V(BR)DSS @ Tj V(BR)DSS @ 25 C Fig.17. Normalised unclamped inductive energy. EAS% = f(Tj) 1.15 1.1 1.05 1 0.95 0.9 + L VDS VGS 0 RGS T.U.T. R 01 shunt VDD -ID/100 0.85 -100 -50 0 50 Tj, Junction temperature (C) 100 150 Fig.15. Normalised drain-source breakdown voltage. V(BR)DSS/V(BR)DSS 25 C = f(Tj) Fig.18. Unclamped inductive test circuit. 2 EAS = 0.5 LID V(BR)DSS /(V(BR)DSS - VDD ) June 1997 5 Rev 1.000 Philips Semiconductors Product specification PowerMOS transistor PHX1N40 MECHANICAL DATA Dimensions in mm Net Mass: 2 g 10.3 max 3.2 3.0 4.6 max 2.9 max Recesses (2x) 2.5 0.8 max. depth 2.8 6.4 15.8 19 max. max. seating plane 15.8 max 3 max. not tinned 3 2.5 13.5 min. 1 0.4 M 2 3 1.0 (2x) 0.6 2.54 0.5 2.5 1.3 0.9 0.7 5.08 Fig.19. SOT186A; The seating plane is electrically isolated from all terminals. Notes 1. Observe the general handling precautions for electrostatic-discharge sensitive devices (ESDs) to prevent damage to MOS gate oxide. 2. Refer to mounting instructions for F-pack envelopes. 3. Epoxy meets UL94 V0 at 1/8". June 1997 6 Rev 1.000 Philips Semiconductors Product specification PowerMOS transistor PHX1N40 DEFINITIONS Data sheet status Objective specification Product specification Limiting values Limiting values are given in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of this specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information Where application information is given, it is advisory and does not form part of the specification. (c) Philips Electronics N.V. 1997 All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, it is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent or other industrial or intellectual property rights. This data sheet contains target or goal specifications for product development. This data sheet contains final product specifications. Preliminary specification This data sheet contains preliminary data; supplementary data may be published later. LIFE SUPPORT APPLICATIONS These products are not designed for use in life support appliances, devices or systems where malfunction of these products can be reasonably expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale. June 1997 7 Rev 1.000 |
Price & Availability of PHX1N40
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |