![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
HY62SF16404E Series 256Kx16bit full CMOS SRAM Document Title 256K x16 bit 1.65 ~ 2.3V Super Low Power FCMOS Slow SRAM Revision History Revision No 00 01 02 History Initial Draft Package Height Changed 1.0mm -> 0.9mm ISB1 Changed 6uA -> 10uA VOH Changed 1.6V -> 1.4V Icc Changed 0.5mA -> 1.0mA Draft Date Dec.20.2001 Mar.05.2002 May.17.2002 Remark Preliminary Preliminary Preliminary 03 AC Test Loads Nov.11.2002 - (R1//R2) 4091Ohm // 3273Ohm -> 3070Ohm // 3150Ohm AC Test Conditions - Output Load changed 5pF -> 30pF - Input Pulse Level 0.4V to 1.6V -> 0.2V to Vcc-0.2 Final This document is a general product description and is subject to change without notice. Hynix Electronics does not assume any responsibility for use of circuits described. No patent licenses are implied. Rev.03 / Nov.02 Hynix Semiconductor HY62SF16404E Series DESCRIPTION The HY62SF16404E is a high speed, super low power and 4Mbit full CMOS SRAM organized as 256K words by 16bits. The HY62SF16404E uses high performance full CMOS process technology and is designed for high speed and low power circuit technology. It is particularly well-suited for the high density low power system application. This device has a data retention mode that guarantees data to remain valid at a minimum power supply voltage of 1.2V. * Fully static operation and Tri-state output * TTL compatible inputs and outputs * Battery backup -. 1.2V(min) data retention * Standard pin configuration -. 48-ball FBGA FEATURES Product No. Voltage (V) Speed (ns) 70 Operation Current/Icc(mA) 1.0 Standby Current(uA) SL LL 6 10 Temperature (C) -40~85 HY62SF16404E-I 1.65~2.3 Note 1. I : Industrial 2. Current value is max. PIN CONNECTION 1 2 /OE /UB 3 A0 A3 4 A1 A4 A6 A7 A16 A15 A13 A10 5 A2 /CS IO2 IO4 IO5 IO6 6 NC IO1 IO3 Vcc Vss IO7 A17 ADD INPUT BUFFER PRE DECODER A0 BLOCK DIAGRAM ROW DECODER A B C D E F G H /LB IO9 I/O1 SENSE AMP COLUMN DECODER IO10 IO11 A5 Vss Vcc IO12 A17 IO13 NC I/O8 DATA I/O BUFFER MEMORY ARRAY 256K x 16 WRITE DRIVER I/O9 BLOCK DECODER IO15 IO14 A14 IO16 NC NC A8 A12 A9 I/O16 /WE IO8 A11 NC /CS /OE /LB /UB /WE FBGA PIN DESCRIPTION Pin Name /CS /WE /OE /LB /UB Pin Function Chip Select Write Enable Output Enable Lower Byte Control (I/O1~I/O8) Upper Byte Control (I/O9~I/O16) Pin Name I/O1~I/O16 A0~A17 Vcc Vss NC Pin Function Data Inputs/Outputs Address Inputs Power (1.65~2.3V) Ground No Connection Rev.03 / Nov.02 2 HY62SF16404E Series ORDERING INFORMATION Part No. HY62SF16404E-SF(I) HY62SF16404E-DF(I) Speed 70 70 Power SL-part LL-part Temp. I I Package FBGA FBGA ABSOLUTE MAXIMUM RATINGS (1) Symbol VIN, VOUT Vcc TA TSTG PD TSOLDER Parameter Input/Output Voltage Power Supply Operating Temperature Storage Temperature Power Dissipation Ball Soldering Temperature & Time Rating -0.3 to VCC+0.3V -0.3 to 2.6 -40 to 85 -55 to 150 1.0 260 * 10 Unit V V C C W C*sec Remark HY62SF16404E-I Note 1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is stress rating only and the functional operation of the device under these or any other conditions above those indicated in the operation of this specification is not implied. Exposure to the absolute maximum rating conditions for extended period may affect reliability. TRUTH TABLE /CS H X L L /WE X X H H /OE X X H L /LB X H L X L H L L H L /UB X H X L H L L H L L Mode Deselected Output Disabled Read I/O Pin I/O1~I/O8 I/O9~I/O16 High-Z High-Z DOUT High-Z DOUT DIN High-Z DIN High-Z High-Z High-Z DOUT DOUT High-Z DIN DIN Power Standby Active Active L L X Write Active Note: 1. H=VIH, L=VIL, X=don't care (VIL or VIH) 2. /UB, /LB(Upper, Lower Byte enable) These active LOW inputs allow individual bytes to be written or read. When /LB is LOW, data is written or read to the lower byte, I/O 1 -I/O 8. When /UB is LOW, data is written or read to the upper byte, I/O 9 -I/O 16. Rev.03 / Nov.02 2 HY62SF16404E Series RECOMMENDED DC OPERATING CONDITION Symbol Vcc Vss VIH VIL Parameter Supply Voltage Ground Input High Voltage Input Low Voltage Min. 1.65 0 1.4 -0.31. Typ 1.8 0 Max. 2.3 0 Vcc+0.3 0.4 Unit V V V V Note : 1. Undershoot : VIL = -1.5V for pulse width less than 30ns 2. Undershoot is sampled, not 100% tested. DC ELECTRICAL CHARACTERISTICS TA = -40C to 85C Sym Parameter ILI Input Leakage Current ILO Icc Output Leakage Current Operating Power Supply Current Test Condition Vss < VIN < Vcc Vss < VOUT < Vcc, /CS = VIH or /OE = VIH or /WE = VIL or /UB = VIH , /LB = VIH /CS = VIL, VIN = VIH or VIL, II/O = 0mA /CS = VIL, VIN = VIH or VIL, Cycle Time = Min, 100% Duty, II/O = 0mA /CS < 0.2V, VIN < 0.2V or VIN > Vcc-0.2V, Cycle Time = 1us, 100% Duty, II/O = 0mA /CS = VIH or /UB, /LB = VIH VIN = VIH or VIL /CS > Vcc - 0.2V or SL /UB, /LB > Vcc - 0.2V VIN > Vcc - 0.2V or LL VIN < Vss + 0.2V IOL = 0.1mA IOH = -0.1mA Min -1 -1 Typ1. Max 1 1 1.0 10 Unit uA uA mA mA ICC1 Average Operating Current 1.0 300 0.2 0.2 1.4 6 10 0.2 - mA uA uA uA V V ISB ISB1 VOL VOH Standby Current (TTL Input) Standby Current (CMOS Input) Output Low Output High Note 1. Typical values are at Vcc = 1.8V TA = 25C 2. Typical values are not 100% tested CAPACITANCE (Temp = 25C, f= 1.0MHz) Symbol Parameter CIN Input Capacitance(Add, /CS,/LB,/UB, /WE, /OE) COUT Output Capacitance(I/O) Note : These parameters are sampled and not 100% tested Condition VIN = 0V VI/O = 0V Max. 8 10 Unit pF pF Rev.03 / Nov.02 3 HY62SF16404E Series AC CHARACTERISTICS TA = -40C to 85C, unless otherwise specified # 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 Symbol Parameter Min. 70 10 5 10 0 0 0 10 70 60 60 60 0 50 0 0 30 0 5 70ns Max. 70 70 35 70 25 25 25 20 Unit ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns READ CYCLE tRC Read Cycle Time tAA Address Access Time tACS Chip Select Access Time tOE Output Enable to Output Valid tBA /LB, /UB Access Time tCLZ Chip Select to Output in Low Z tOLZ Output Enable to Output in Low Z tBLZ /LB, /UB Enable to Output in Low Z tCHZ Chip Deselection to Output in High Z tOHZ Out Disable to Output in High Z tBHZ /LB, /UB Disable to Output in High Z tOH Output Hold from Address Change WRITE CYCLE tWC Write Cycle Time tCW Chip Selection to End of Write tAW Address Valid to End of Write tBW /LB, /UB Valid to End of Write tAS Address Set-up Time tWP Write Pulse Width tWR Write Recovery Time tWHZ Write to Output in High Z tDW Data to Write Time Overlap tDH Data Hold from Write Time tOW Output Active from End of Write AC TEST CONDITIONS TA = -40C to 85C, unless otherwise specified Parameter Input Pulse Level Input Rise and Fall Time Input and Output Timing Reference Level Output Load tCLZ, tOLZ, tBLZ, tCHZ, tOHZ, tBHZ, tWHZ, tOW Others Value 0.2V to Vcc - 0.2V 5ns 0.9V CL = 30pF + 1TTL Load CL = 30pF + 1TTL Load AC TEST LOADS VTM=1.8V 3070 Ohm DOUT CL(1) 3150 Ohm Note 1. Including jig and scope capacitance: Rev.03 / Nov.02 4 HY62SF16404E Series TIMING DIAGRAM READ CYCLE 1 (Note 1,4) tRC ADDR tAA /CS tACS tOH tBA /UB ,/ LB tOE tOLZ(3) tBLZ(3) Data Valid tCHZ(3) /OE tBHZ(3) Data Out High-Z tCLZ(3) tOHZ(3) READ CYCLE 2 (Note 1,2,4) tRC ADDR tAA tOH Data Out Previous Data Data Valid tOH READ CYCLE 3(Note 1,2,4) /CS /UB, /LB tACS tCLZ(3) Data Out Data Valid tCHZ(3) Notes: 1. A read occurs during the overlap of a low /OE, a high /WE, a low /CS and /UB and/or /LB . 2. /OE = VIL 3. tCHZ and tOHZ are defined as the time at which the outputs achieve the open circuit conditions and are not referenced to output voltage levels. 4. /CS in high for the standby, low for active /UB and /LB in high for the standby, low for active Rev.03 / Nov.02 5 HY62SF16404E Series WRITE CYCLE 1 (1,4,8) (/WE Controlled) tWC ADDR tCW /CS tAW tBW /UB,/LB tWP /WE tAS Data In High-Z tWHZ(3,7) Data Out tDW Data Valid tOW (5) (6) tDH tWR(2) WRITE CYCLE 2 (Note 1,4,8) (/CS Controlled) tWC ADDR tAS /CS tAW tBW /UB,/LB tWP /WE tDW Data In High-Z Data Valid tDH tCW tWR(2) Data Out High-Z Rev.03 / Nov.02 6 HY62SF16404E Series Notes: 1. A write occurs during the overlap of a low /WE, a low /CS and a low /UB and/or /LB . 2. tWR is measured from the earlier of /CS, /LB, /UB, or /WE going high to the end of write cycle. 3. During this period, I/O pins are in the output state so that the input signals of opposite phase to the output must not be applied. 4. If the /CS, /LB and /UB low transition occur simultaneously with the /WE low transition or after the /WE transition, outputs remain in a high impedance state. 5. Q(data out) is the same phase with the write data of this write cycle. 6. Q(data out) is the read data of the next address. 7. /CS in high for the standby, low for active /UB and /LB in high for the standby, low for active DATA RETENTION ELECTRIC CHARACTERISTIC TA = -40C to 85C Symbol Parameter VDR Vcc for Data Retention Test Condition /CS > Vcc - 0.2V or /UB, /LB > Vcc - 0.2V, VIN > Vcc - 0.2V or VIN < Vss + 0.2V Vcc=1.5V, /CS > Vcc - 0.2V or /UB, /LB > Vcc - 0.2V VIN > Vcc - 0.2V or VIN < Vss + 0.2V Min 1.2 Typ1. Max 2.3 Unit V SL LL 0 tRC 0.1 0.1 - 3 6 - uA uA ns ns Iccdr Data Retention Current tCDR tR Chip Deselect to Data Retention Time Operating Recovery Time See Data Retention Timing Diagram Notes: 1. Typical values are under the condition of TA = 25C. 2. Typical value are sampled and not 100% tested DATA RETENTION TIMING DIAGRAM VCC 1.65V tCDR DATA RETENTION MODE tR VIH VDR /CS >VCC-0.2V /CS VSS Rev.03 / Nov.02 7 HY62SF16404E Series PACKAGE INFORMATION 48ball Fine Pitch Ball Grid Array Package (F) BOTTOM VIEW B A A1 CORNER INDEX AREA 6 A B C C D E F G H C1/2 C1 A 5 4 3 2 1 TOP VIEW B1/2 B1 SIDE VIEW 5 C E1 E2 E SEATING PLANE A 4 r 3 D(DIAMETER) Symbol A B B1 C C1 D E E1 E2 r Min. 5.9 6.9 0.40 0.8 0.30 - Typ. 0.75 3.75 6.0 5.25 7.0 0.45 0.9 0.55 0.35 - Max. 6.1 7.1 0.50 1.0 0.40 0.08 Note 1. DIMENSIONING AND TOLERANCING PER ASME Y14. 5M-1994. 2. ALL DIMENSIONS ARE MILLIMETERS. 3. DIMENSION "D" IS MEASURED AT THE MAXIMUM SOLDER BALL DIAMETER IN A PLANE PARALLEL TO DATUM C. 4. PRIMARY DATUM C(SEATING PLANE) IS DEFINED BY THE CROWN OF THE SOLDER BALLS. 5. THIS IS A CONTROLLING DIMENSION. Rev.03 / Nov.02 8 HY62SF16404E Series MARKING INFORMATION Package H Y Marking Example S F 6 4 0 4 E FBGA c s s t y w w p x x x x x K O R Index * HYSF6404E *c : Part Name : Power Consumption -D -S : Speed - 70 *t *y * ww *p * xxxxx * KOR Note - Capital Letter - Small Letter : Temperature -I : 70ns : Industrial ( -40 ~ 85 C ) : Low Low Power : Super Low Power * ss : Year (ex : 2 = year 2002, 3= year 2003) : Work Week ( ex : 12 = work week 12 ) : Process Code : Lot No. : Origin Country : Fixed Item : Non-fixed Item Rev.03 / Nov.02 9 |
Price & Availability of HY62SF16404E
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |