![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
Integrated Circuit Systems, Inc. Product Data Sheet M1025/26 VCSO BASED CLOCK PLL WITH AUTOSWITCH PIN ASSIGNMENT (9 x 9 mm SMT) MR_SEL3 GND NC DIF_REF0 nDIF_REF0 REF_SEL DIF_REF1 nDIF_REF1 VCC MR_SEL2 MR_SEL0 MR_SEL1 LOL NBW VCC DNC DNC DNC 27 26 25 24 23 22 21 20 19 GENERAL DESCRIPTION The M1025/26 is a VCSO (Voltage Controlled SAW Oscillator) based clock jitter attenuator PLL designed for clock jitter attenuation and frequency translation. The device is ideal for generating the transmit reference clock for optical network systems supporting up to 2.5Gb data rates. It can serve to jitter attenuate a stratum reference clock or a recovered clock in loop timing mode. The M1025/26 module includes a proprietary SAW (surface acoustic wave) delay line as part of the VCSO. This results in a high frequency, high-Q, low phase noise oscillator that assures low intrinsic output jitter. Integrated SAW delay line; low phase jitter of < 0.5ps rms, typical (12kHz to 20MHz) Output frequencies of 62.5 to 175 MHz (Specify VCSO output frequency at time of order) LVPECL clock output (CML and LVDS options available) Reference clock inputs support differential LVDS, LVPECL, as well as single-ended LVCMOS, LVTTL Loss of Lock (LOL) output pin; Narrow Bandwidth control input (NBW pin) AutoSwitch (AUTO pin) - automatic (non-revertive) reference clock reselection upon clock failure Acknowledge pin (REF_ACK pin) indicates the actively selected reference input Hitless Switching (HS) options with or without Phase Build-out (PBO) to enable SONET (GR-253) /SDH (G.813) MTIE and TDEV compliance during reselection Pin-selectable feedback and reference divider ratios Single 3.3V power supply Small 9 x 9 mm SMT (surface mount) package 28 29 30 31 32 33 34 35 36 M1025 M1026 (Top View) 18 17 16 15 14 13 12 11 10 P_SEL0 P_SEL1 nFOUT FOUT GND REF_ACK AUTO VCC GND FEATURES Figure 1: Pin Assignment Example I/O Clock Frequency Combinations Using M1025-11-155.5200 or M1026-11-155.5200 Input Reference Clock (MHz) (M1025) (M1026) GND GND GND OP_IN nOP_OUT nVC VC OP_OUT nOP_IN 1 2 3 4 5 6 7 8 9 PLL Ratio (Pin Selectable) (M1025) (M1026) Output Clock (MHz) (Pin Selectable) 19.44 or 38.88 77.76 155.52 622.08 8 or 4 2 1 0.25 155.52 or 77.76 Table 1: Example I/O Clock Frequency Combinations SIMPLIFIED BLOCK DIAGRAM M1025/26 NBW MUX PLL Phase Detector Loop Filter DIF_REF0 nDIF_REF0 DIF_REF1 nDIF_REF1 REF_ACK REF_SEL AUTO Auto Ref Sel 0 R Div VCSO 1 0 1 M Divider LOL Phase Detector LOL FOUT nFOUT MR_SEL3:0 4 M/R Divider LUT P Divider (1, 2, or TriState) TriState P_SEL1:0 2 P Divider LUT Figure 2: Simplified Block Diagram M1025/26 Datasheet Rev 1.0 M1025/26 VCSO Based Clock PLL with AutoSwitch Revised 28Jul2004 Integrated Circuit Systems, Inc. Networking & Communications w w w. i c s t . c o m tel (508) 852-5400 Integrated Circuit Systems, Inc. M1025/26 VCSO BASED CLOCK PLL WITH AUTOSWITCH Product Data Sheet PIN DESCRIPTIONS Number 1, 2, 3, 10, 14, 26 4 9 5 8 6 7 11, 19, 33 12 Name GND OP_IN nOP_IN nOP_OUT OP_OUT nVC VC VCC AUTO I/O Configuration Description Ground Input Output Input Power Input Internal pull-down resistor 1 Power supply ground connections. External loop filter connections. See Figure 5, External Loop Filter, on pg. 9. Power supply connection, connect to +3.3V. Automatic/manual reselection mode for clock input: Logic 1 automatic reselection upon clock failure (non-revertive) Logic 0 manual selection only (using REF_SEL) Reference Acknowledgement pin for input mux state; outputs the currently selected reference input pair: Logic 1 indicates nDIF_REF1, DIF_REF1 Logic 0 indicates nDIF_REF0, DIF_REF0 Clock output pair. Differential LVPECL (CML, LVDS available). 13 15 16 17 18 20 21 22 23 24 25 27 28 29 30 31 REF_ACK FOUT nFOUT P_SEL1 P_SEL0 nDIF_REF1 DIF_REF1 REF_SEL nDIF_REF0 DIF_REF0 NC MR_SEL3 MR_SEL2 MR_SEL0 MR_SEL1 LOL Output Output No internal terminator , P divider selection. LVCMOS/LVTTL. See Table 5, Internal pull-down resistor1 Post-PLL Look-Up Table (LUT), on pg. 4. P Divider Input Input Input Biased to Vcc/2 2 Internal pull-down resistor 1 Reference clock input pair 1. Differential LVPECL or LVDS. Resistor bias on inverting terminal supports TTL or LVCMOS. Reference clock input selection. LVCMOS/LVTTL: Logic 1 selects DIF_REF1, nDIF_REF1. Logic 0 selects DIF_REF0, nDIF_REF0. Reference clock input pair 0. Differential LVPECL or LVDS. Resistor bias on inverting terminal supports TTL or LVCMOS. No internal connection. Internal pull-down resistor1 Biased to Vcc/2 2 Internal pull-down resistor 1 Input M and R divider value selection. LVCMOS/ LVTTL. Internal pull-down resistor1 See Tables 3 and 4, M and R Divider Look-Up Tables (LUT) on pg. 3. Loss of Lock indicator output. Asserted when internal PLL is not tracking the input reference for frequency and phase. 3 Logic 1 indicates loss of lock. Logic 0 indicates locked condition. Narrow Bandwidth enable. LVCMOS/LVTTL: Logic 1 - Narrow loop bandwidth, RIN = 2100k . Logic 0 - Wide bandwidth, RIN = 100k . Table 2: Pin Descriptions Output 32 34, 35, 36 NBW DNC Input Internal pull-UP resistor1 Do Not Connect. Note 1: For typical values of internal pull-down and pull-UP resistors, see DC Characteristics on pg. 11. Note 2: Biased toVcc/2, with 50k to Vcc and 50k to ground. See Differential Inputs Biased to VCC/2 on pg. 11. Note 3: See LVCMOS Output in DC Characteristics on pg. 11. M1025/26 Datasheet Rev 1.0 Integrated Circuit Systems, Inc. 2 of 14 Networking & Communications Revised 28Jul2004 w w w. i c s t . c o m tel (508) 852-5400 Integrated Circuit Systems, Inc. M1025/26 VCSO BASED CLOCK PLL WITH AUTOSWITCH Product Data Sheet DETAILED BLOCK DIAGRAM R LOOP C LO OP R POST C PO ST C PO ST R LOOP C LO OP OP_OUT R POST nOP_OUT nVC VC External Loop Filter Components M1025/26 OP_IN nOP_IN Hitless Switching (HS) Opt. NBW M UX PLL Phase Detector HS with Phase Build-out O pt. R IN DIF_REF0 nDIF_REF0 DIF_REF1 nDIF_REF1 REF_ACK REF_SEL AUTO Auto Ref Sel 0 R Div R IN Loop Filter Am plifier 1 Phase Locked Loop (PLL) SAW Delay Line Phase Shifter VCSO 0 1 M Divider LOL Phase Detector LO L M / R Divider LUT M R_SEL3:0 4 (1, 2, or TriState) P Divider TriState FO UT nFO UT P_SEL1:0 2 P Divider LUT Figure 3: Detailed Block Diagram DIVIDER SELECTION TABLES M and R Divider Look-Up Tables (LUT) The MR_SEL3:0 pins select the feedback and reference divider values M and R to enable adjustment of loop bandwidth and jitter tolerance. The look-up tables vary by device variant. M1025 and M1026 are defined in Tables 3 and 4 respectively. M1025 M/R Divider LUT Phase Det. Total Fin for Freq. for MR_SEL3:0 M Div R Div PLL 155.52MHz 155.52MHz Ratio VCSO (MHz) VCSO (MHz) ables 3 and 4 provide example Fin and phase detector frequencies with 155.52MHz VCSO devices (M1025-11-155.5200 and M1026-11-155.5200). See "Ordering Information" on pg. 14. M1026 M/R Divider LUT MR_SEL3:0 M Div R Div Phase Det. Total Fin for Freq. for PLL 155.52MHz 155.52MHz Ratio VCSO (MHz) VCSO (MHz) 0000 0001 0010 0011 0100 0101 0110 0111 1000 1001 1010 1011 1100 1101 1110 1111 8 32 128 512 2 8 32 128 1 4 16 64 1 4 16 1 4 16 64 1 4 16 64 1 4 16 64 4 16 64 8 8 8 8 2 2 2 2 1 1 1 1 N/A 0.25 0.25 0.25 19.44 19.44 19.44 19.44 77.76 77.76 77.76 77.76 155.52 155.52 155.52 155.52 N/A 622.08 622.08 622.08 19.44 4.86 1.215 0.30375 77.76 19.44 4.86 1.215 155.52 38.88 9.72 2.43 N/A 155.52 38.88 9.72 0000 0001 0010 0011 0100 0101 0110 0111 1000 1001 1010 1011 1100 1101 1110 1111 4 16 64 256 2 8 32 128 1 4 16 64 1 4 16 1 4 16 64 1 4 16 64 1 4 16 64 4 16 64 4 4 4 4 2 2 2 2 1 1 1 1 N/A 0.25 0.25 0.25 38.88 38.88 38.88 38.88 77.76 77.76 77.76 77.76 155.52 155.52 155.52 155.52 N/A 622.08 622.08 622.08 38.88 9.72 2.43 0.6075 77.76 19.44 4.86 1.215 155.52 38.88 9.72 2.43 N/A 155.52 38.88 9.72 Test Mode1 Test Mode1 Table 3: M1025 M/R Divider LUT Table 4: M1026 M/R Divider LUT Note 1: Factory test mode; do not use. Note 1: Factory test mode; do not use. M1025/26 Datasheet Rev 1.0 Integrated Circuit Systems, Inc. 3 of 14 Networking & Communications Revised 28Jul2004 w w w. i c s t . c o m tel (508) 852-5400 Integrated Circuit Systems, Inc. General Guidelines for M and R Divider Selection M1025/26 VCSO BASED CLOCK PLL WITH AUTOSWITCH Product Data Sheet General guidelines for M/R divider selection (see following pages for more detail): FUNCTIONAL DESCRIPTION The M1025/26 is a PLL (Phase Locked Loop) based clock generator that generates an output clock synchronized to one of two selectable input reference clocks. An internal high "Q" SAW delay line provides low jitter signal performance. A pin-selected look-up table is used to select the PLL feedback divider (M Div) and reference divider (R Div) as shown in Tables 3 and 4 on pg. 3. These look-up tables provide flexibility in both the overall frequency multiplication ratio (total PLL ratio) and phase detector frequency. The M1025/26 includes a Loss of Lock (LOL) indicator, which provides status information to system management software. A Narrow Bandwidth (NBW) control pin is provided as an additional mechanism for adjusting PLL loop bandwidth without affecting the phase detector frequency. An automatic input reselection feature, or "AutoSwitch" is also included in the M1025/26. When the AutoSwitch mode is enabled, the device will automatically switch to the other reference clock input when the currently selected reference clock fails. Reference selection is non-revertive, meaning that only one reference reselection will be made each time that AutoSwitch is re-enabled. In addition to the AutoSwitch feature, Hitless Switching and Phase Build-out options can be ordered with the device. The Hitless Switching and Phase Build-out options help assure SONET/SDH MTIE and TDEV compliance during either a manual or automatic input reference reselection. * A lower phase detector frequency should be used for loop timing applications to assure PLL tracking, especially during GR-253 jitter tolerance testing. The recommended maximum phase detector frequency for loop timing mode is 19.44MHz. The LOL pin should not be used during loop timing mode. When LOL is to be used for system health monitoring, the phase detector frequency should be 5MHz or greater. Low phase detector frequencies make LOL overly sensitive, and higher phase detector frequencies make LOL less sensitive. The preceding guideline also applies when using the AutoSwitch Mode, since AutoSwitch uses the LOL output for clock fault detection. * * P Divider Look-Up Table (LUT) The P_SEL1 and P_SEL0 pins select the post-PLL divider value P. The output frequency of the SAW can be divided by 1 or 2 or the output can be TriStated as specified in Table 5. P_SEL1:0 P Value 2 1 2 TriState M1025-155.5200 or M1026-155.5200 0 0 1 1 0 1 0 1 Output Frequency (MHz) 77.76 155.52 77.76 N/A Table 5: P Divider Look-Up Table (LUT) M1025/26 Datasheet Rev 1.0 Integrated Circuit Systems, Inc. 4 of 14 Networking & Communications Revised 28Jul2004 w w w. i c s t . c o m tel (508) 852-5400 Integrated Circuit Systems, Inc. Input Reference Clocks Two clock reference inputs and a selection mux are provided. Either reference clock input can accept a differential clock signal (such as LVPECL or LVDS) or a single-ended clock input (LVCMOS or LVTTL on the non-inverting input). A single-ended reference clock on the unselected reference input can cause an increase in output clock jitter. For this reason, differential reference inputs are preferred; interference from a differential input on the non-selected input is minimal. M1025/26 VCSO BASED CLOCK PLL WITH AUTOSWITCH Product Data Sheet PLL Operation The M1025/26 is a complete clock PLL. It uses a phase detector and configurable dividers to synchronize the output of the VCSO with the selected reference clock. The "M" divider divides the VCSO output frequency, feeding the result into the plus input of the phase detector. The output of the "R" divider is fed into the minus input of the phase detector. The phase detector compares its two inputs. The phase detector output, filtered externally, causes the VCSO to increase or decrease in speed as needed to phase- and frequency-lock the VCSO to the reference input. The value of the M divider directly affects closed loop bandwidth. Implementation of single-ended input has been facilitated by biasing nDIF_REF0 and nDEF_REF1 to Vcc/2, with 50k to Vcc and 50k to ground. Figure 4 shows the input clock structure and how it is used with either LVCMOS / LVTTL inputs or a DC- coupled LVPECL clock. DIF_REF0 50k VCC 50k X 50k MUX LVCMOS/ LVTTL nDIF_REF0 VCC 0 DIF_REF1 LVPECL 127 VCC 127 VCC 50k 1 The relationship between the nominal VCSO center frequency (Fvcso), the M divider, the R divider, and the input reference frequency (Fin) is: M Fvcso = Fin x --R For the available M divider and R divider look-up table combinations, Tables 3 and 4 on pg. 3 list the Total PLL Ratio as well as Fin when using the M1025-11-155.5200 or the M1026-11-155.5200. ("Ordering Information", pg. 14.) Due to the narrow tuning range of the VCSO (+200ppm), appropriate selection of all of the following are required for the PLL be able to lock: VCSO center frequency, input frequency, and divider selections. Post-PLL Divider 82 50k nDIF_REF1 REF_SEL 82 50k M1025/26 Figure 4: Input Reference Clocks The M1025/26 features a post-PLL (P) divider. By using the P Divider, the device's output frequency (Fout) can be the VCSO center frequency (Fvcso) or 1/2 Fvcso. The P_SEL pin selects the value for the P divider: logic 1 sets P to 2, logic 0 sets P to 1. (See Table 5 on pg. 4.) When the P divider is included, the complete relationship for the output frequency (Fout) is defined as: M Fvcso Fout = ------------------- = Fin x ----------------P Differential LVPECL Inputs Differential LVPECL inputs are connected to both reference input pins in the usual manner. The external load termination resistors shown in Figure 4 (the 127 and 82 resistors) will work for both AC and DC coupled LVPECL reference clock lines. These provide the 50 load termination and the VTT bias voltage. Single-ended Inputs Single-ended inputs (LVCMOS or LVTTL) are connected to the non-inverting reference input pin (DIF_REF0 or DIF_REF1). The inverting reference input pin (nDIF_REF0 or nDIF_REF1) must be left unconnected. In single-ended operation, when the unused inverting input pin (nDIF_REF0 or nDEF_REF1) is left floating (not connected), the input will self-bias at VCC/2. Due to the narrow tuning range of the VCSO (+200ppm), appropriate selection of all of the following are required for the PLL be able to lock: VCSO center frequency, input frequency, and divider selections. Rx P M1025/26 Datasheet Rev 1.0 Integrated Circuit Systems, Inc. 5 of 14 Networking & Communications Revised 28Jul2004 w w w. i c s t . c o m tel (508) 852-5400 Integrated Circuit Systems, Inc. TriState The TriState feature puts the LVPECL output driver into a high impedance state, effectively disconnecting the driver from the FOUT and nFOUT pins of the device. A logic 0 is then present on the clock net. The impedance of the clock net is then set to 50 by the external circuit resistors. (This is in distinction to a CMOS output in TriState, in which case the net goes to a high impedance and the logic value floats.) The 50 impedance level of the LVPECL TriState allows manufacturing In-circuit Test to drive the clock net with an external 50 generator to validate the integrity of clock net and the clock load. Any unused output (single-ended or differential) should be left unconnected (floating) in system application. This minimizes output switching current and therefore minimizes noise modulation of the VCSO. M1025/26 VCSO BASED CLOCK PLL WITH AUTOSWITCH Product Data Sheet Guidelines Using LOL As described, the LOL pin indicates when the PLL is out-of-lock with the input reference. The LOL condition is also used by the AutoSwitch circuit to detect a lost reference, as described in following sections. LOL is also used by the Hitless Switching and Phase Build-out functions (optional device features). To ensure reliable operation of LOL and guard against false out-of-lock indications, the following conditions should be met: * The phase detector frequency should be no less than 5MHz, and preferably it should be 10MHz or greater. Loss of Lock Indicator (LOL) Output Pin Under normal device operation, when the PLL is locked, the LOL Phase Detector drives LOL to logic 0. Under circumstances when the VCSO cannot lock to the input (as measured by a greater than 4 ns discrepancy between the feedback and reference clock rising edges at the LOL Phase Detector) the LOL output goes to logic 1. The LOL pin will return back to logic 0 when the phase detector error is less than 2 ns. The loss of lock indicator is a low current LVCMOS output. * Phase detector frequency is defined by Fin / R. A higher phase detector frequency will result in lower phase error and less chance of false triggering the LOL phase detector. Refer to Tables 3 and 4 on pg. 3 for phase detector frequency when using the M1025-11-155.5200 or the M1026-11-155.5200. The input reference should have an intrinsic jitter of less than 1 ns pk-pk. If reference jitter is greater than 1 ns pk-pk, the LOL circuit might falsely trigger. Due to this limitation, the LOL circuit should not be used in loop timing mode, nor should it be used with a noisy reference clock. Likewise, the AutoSwitch, Hitless Switching, or Phase Build-out features should not be used in loop timing mode or with a noisy reference clock, since these features depend on LOL. Reference Acknowledgement (REF_ACK) Output The REF_ACK (reference acknowledgement) pin outputs the value of the reference clock input that is routed to the phase detector. Logic 1 indicates input pair 1 (nDIF_REF1, DIF_REF1); logic 0 indicates input pair 0 (nDIF_REF0, DIF_REF0). The REF_ACK indicator is an LVCMOS output. M1025/26 Datasheet Rev 1.0 Integrated Circuit Systems, Inc. 6 of 14 Networking & Communications Revised 28Jul2004 w w w. i c s t . c o m tel (508) 852-5400 Integrated Circuit Systems, Inc. AutoSwitch (AUTO) Reference Clock Reselection This device offers an automatic reference clock reselection feature for switching input reference clocks upon a reference clock failure. With the AUTO input pin set to high and the LOL output low, the device is placed into automatic reselection (AutoSwitch) mode. Once in AutoSwitch mode, when LOL then goes high (due to a reference clock fault), the input clock reference is automatically reselected internally, as indicated by the state change of the REF_ACK output. Automatic clock reselection is made only once (it is non-revertive). Re-arming of automatic mode requires placing the device into manual selection (Manual Select) mode (AUTO pin low) before returning to AutoSwitch mode (AUTO pin high). Using the AutoSwitch Feature See alsoTable 6, Example AutoSwitch Sequence. M1025/26 VCSO BASED CLOCK PLL WITH AUTOSWITCH Product Data Sheet REF_ACK output always indicates the reference selection status and the LOL output always indicates the PLL lock status. A successful automatic reselection is indicated by a change of state of the REF_ACK output and a momentary level high of the LOL output (minimum high time is 10 ns). If an automatic reselection is made to a non-valid reference clock (one to which the PLL cannot lock), the REF_ACK output will change state but the LOL output will remain high. No further automatic reselection is made; only one reselection is made each time the AutoSwitch mode is armed. AutoSwitch mode is re-armed by placing the device into Manual Select mode (AUTO pin low) and then into AutoSwitch mode again (AUTO pin high). Following an automatic reselection and prior to selecting Manual Select mode (AUTO pin low), the REF_SEL pin has no control of reference selection. To prevent an unintential reference reselection, AutoSwitch mode must not be re-enabled until the desired state of the REF_SEL pin is set and the LOL output is low. It is recommended to delay the re-arming of AutoSwitch mode, following an automatic reselection, to ensure the PLL is fully locked on the new reference. In most system configurations, where loop bandwidth is in the range of 100-1000 Hz and damping factor below 10, a delay of 500 ms should be sufficient. Until the PLL is fully locked intermittent LOL pulses may occur. In application, the system is powered up with the device in Manual Select mode (AUTO pin is set low), allowing sufficient time for the reference clock and device PLL to settle. The REF_SEL input selects the reference clock to be used in Manual Select mode and the initial reference clock used in AutoSwitch mode. The REF_SEL input state must be maintained when switching to AutoSwitch mode (AUTO pin high) and must still be maintained until a reference fault occurs. Once a reference fault occurs, the LOL output goes high and the input reference is automatically reselected. The Example AutoSwitch Sequence 0 = Low; 1 = High. Example with REF_SEL initially set to 0 (i.e., DIF_REF0 selected) REF_SEL Selected REF_ACK AUTO LOL Conditions Input Clock Input DIF_REF0 DIF_REF0 DIF_REF0 Output Input Output Initialization 0 0 0 0 0 0 0 -11 1 0 0 0 0 0 -11 1 1 1 0 0 -11 1 1 1 1 -0-1- 1 -00 0 -11 -00 0 0 Device power-up. Manual Select mode. DIF_REF0 input selected reference, not yet locked to. LOL to 0: Device locked to reference (may get intermittent LOL pulses until fully locked). AUTO set to 1: Device placed in AutoSwitch mode (with DIF_REF0 as initial reference clock). Operation & Activation DIF_REF0 DIF_REF0 -DIF_REF1DIF_REF1 DIF_REF1 DIF_REF1 DIF_REF1 Normal operation with AutoSwitch mode armed, with DIF_REF0 as initial reference clock. LOL to 1: Clock fault on DIF_REF0, loss of lock indicated by LOL pin, ... ... and immediate automatic reselection to DIF_REF1 (indicated by REF_ACK pin). LOL to 0: Device locks to DIF_REF1 (assuming valid clock on DIF_REF1). Re-initialization REF_SEL set to 1: Prepares for Manual Selection of DIF_REF1 before then re-arming AutoSwitch. AUTO set to 0: Manual Select mode entered briefly, manually selecting DIF_REF1 as reference. AUTO set to 1: Device is placed in AutoSwitch mode (delay recommended to ensure device fully locked), re-initializing AutoSwitch with DIF_REF1 now specified as the initial reference clock. Table 6: Example AutoSwitch Sequence M1025/26 Datasheet Rev 1.0 Integrated Circuit Systems, Inc. 7 of 14 Networking & Communications Revised 28Jul2004 w w w. i c s t . c o m tel (508) 852-5400 Integrated Circuit Systems, Inc. Optional Hitless Switching and Phase Build-out The M1025/26 is available with a Hitless Switching feature that is enabled during device manufacturing. In addition, a Phase Build-out feature is also offered. These features are offered as device options and are specified by device order code. Refer to "Ordering Information" on pg. 14. The Hitless Switching feature (with or without Phase Build-out) is designed for applications where switching occurs between two stable system reference clocks. It should not be used in loop timing applications, or when reference clock jitter is greater than 1 ns pk-pk. Hitless Switching is triggered by the LOL circuit, which is activated by a 4 ns phase transient. This magnitude of phase transient can generated by the CDR (Clock & Data Recovery unit) in loop timing mode, especially during a system jitter tolerance test. It can also be generated by some types of Stratum clock DPLLs (digital PLL), especially those that do not include a post de-jitter APLL (analog PLL). When the Hitless Switching feature is enabled, it is always triggered by LOL, whether in AutoSwitch mode (AUTO pin high) or Select mode (AUTO pin low). For example, in Manual mode, the Hitless Switching feature operates when LOL goes high even if there is no reselection of the input mux. This enables the use of an upstream clock mux (such as on the host card), while still providing MTIE compliance when readjusting to the resultant phase change. When the M1025/26 is operating in wide bandwidth mode (NBW=0), the optional Hitless Switching function puts the device into narrow bandwidth mode when activated. This allows the PLL to lock the new input clock phase gradually. With proper configuration of the external loop filter, the output clock complies with MTIE and TDEV specifications for GR-253 (SONET) and ITU G.813 (SDH) during input reference clock changes. The optional proprietary Phase Build-out (PBO) function enables the PLL to absorb most of the phase change of the input clock. The PBO function selects a new VCSO clock edge for the PLL Phase Detector feedback clock, selecting the edge closest in phase to the new input clock phase. This reduces re-lock time, the generation of wander, and extra output clock cycles. The Hitless Switching and Phase Build-out functions are triggered by the LOL circuit. For proper operation, a low phase detector frequency must be avoided. See "Guidelines Using LOL" on pg. 6 for information regarding the phase detector frequency. M1025/26 VCSO BASED CLOCK PLL WITH AUTOSWITCH Product Data Sheet HS/PBO Triggers The HS function (or the combined HS/PBO function) is armed after the device locks to the input clock reference. Once armed, HS is triggered by the occurance of a Loss of Lock condition. This would typically occur as a consequence of a clock reference failure, a clock failure upstream to the M1025/26, or a M1025/26 clock reference mux reselection. When pin AUTO = 1 (automatic reference reselection mode) HS is used in conjunction with input reselection. When AUTO = 0 (manual mode), HS will still occur upon an input phase transient, however the clock input is not reselected (this enables hitless switching when using an external MUX for clock selection). HS/PBO Operation Once triggered, the following HS/PBO sequence occurs: 1. The HS function disables the PLL Phase Detector and puts the device into NBW (narrow bandwidth) mode. The internal resistor Rin is changed to 2100k . See the Narrow Bandwidth (NBW) Control Pin on pg. 8. 2. If included, the PBO function adds to (builds out) the phase in the clock feedback path (in VCSO clock cycle increments) to align the feedback clock with the (new) reference clock input phase. 3. The PLL Phase Detector is enabled, allowing the PLL to re-lock. 4. Once the PLL Phase Detector feedback and input clocks are locked to within 2 ns for eight consecutive cycles, a timer (WBW timer) for resuming wide bandwidth (in 175 ns) is started. 5. When the WBW timer times out, the device reverts to wide loop bandwidth mode (i.e., Rin is returned to 100k) and the HS/PBO function is re-armed. Narrow Bandwidth (NBW) Control Pin A Narrow Loop Bandwidth control pin (NBW pin) is included to adjust the PLL loop bandwidth. In wide bandwidth mode (NBW=0), the internal resistor Rin is 100k . With the NBW pin asserted, the internal resistor Rin is changed to 2100k . This lowers the loop bandwidth by a factor of about 21 (approximately 2100 / 100) and lowers the damping factor by a factor of about 4.6 (the square root of 21), assuming the same loop filter components. M1025/26 Datasheet Rev 1.0 Integrated Circuit Systems, Inc. 8 of 14 Networking & Communications Revised 28Jul2004 w w w. i c s t . c o m tel (508) 852-5400 Integrated Circuit Systems, Inc. External Loop Filter To provide stable PLL operation, the M1025/26 requires the use of an external loop filter. This is provided via the provided filter pins (see Figure 5). Due to the differential signal path design, the implementation requires two identical complementary RC filters as shown here. RLOOP CLOOP RPOST CPOST CPOST RLOOP OP_IN 4 9 M1025/26 VCSO BASED CLOCK PLL WITH AUTOSWITCH Product Data Sheet PLL Simulator Tool Available A free PC software utility is available on the ICS website (www.icst.com). The M2000 Timing Modules PLL Simulator is a downloadable application that simulates PLL jitter and wander transfer characteristics. This enables the user to set appropriate external loop component values in a given application. For guidance on device or loop filter implementation, contact CMBU (Commercial Business Unit) Product Applications at (508) 852-5400. CLOOP OP_OUT 8 5 RPOST nOP_OUT nVC 6 7 nOP_IN VC Figure 5: External Loop Filter See Table 7, Example External Loop Filter Component Values, below. PLL Bandwidth is affected by loop filter component values, the "M" value, and the "PLL Loop Constants" listed in AC Characteristics on pg. 12. The MR_SEL3:0 settings can be used to actively change PLL loop bandwidth in a given application. See "M and R Divider Look-Up Tables (LUT)" on pg. 3. Example External Loop Filter Component Values1 for M1025-yz-155.5200 and M1026-yz-155.5200 VCSO Parameters: KVCO = 200kHz/V, RIN = 100k (pin NBW = 0), VCSO Bandwidth = 700kHz. Device Configuration Example External Loop Filter Comp. Values FVCSO MR_SEL3:0 MDiv NBW RLOOP CLOOP RPOST CPOST (MHz) Nominal Performance Using These Values (MHz) FREF PLL Loop Bandwidth 315Hz 270Hz 315Hz 250Hz 270Hz 266Hz Damping Passband Factor Peaking (dB) 5.4 6.7 5.4 6.0 6.7 6.2 0.068 0.044 0.068 0.05 0.044 0.05 19.44 2 38.88 77.76 155.52 3 155.52 155.52 155.52 155.52 155.52 155.52 0000 0101 8 8 0 0 0 0 0 0 6.8k 12k 6.8k 22k 12k 47k 10F 10F 10F 4.7F 10F 2.2F 82k 82k 82k 82k 82k 82k 1000pF 1000pF 1000pF 1000pF 1000pF 1000pF 0 0 0 1 16 0 1 1 0 32 1 0 1 0 16 1 0 1 1 64 77.76 4 5 155.52 4 5 Table 7: Example External Loop Filter Component Values Note 1: KVCO , VCSO Bandwidth, M Divider Value, and External Loop Filter Component Values determine Loop Bandwidth, Damping Factor, and Passband Peaking. For PLL Simulator software, go to www.icst.com. Note 2: This row is for the M1025 only. Note 3: This row is for the M1026 only. Note 4: Optimal for system clock filtering. Note 5: Optimal for loop timing mode (LOL, AutoSwitch, or Hitless Switching should not be used). M1025/26 Datasheet Rev 1.0 Integrated Circuit Systems, Inc. 9 of 14 Networking & Communications Revised 28Jul2004 w w w. i c s t . c o m tel (508) 852-5400 Integrated Circuit Systems, Inc. M1025/26 VCSO BASED CLOCK PLL WITH AUTOSWITCH Product Data Sheet ABSOLUTE MAXIMUM RATINGS1 Symbol Parameter Rating Unit VI VO VCC TS Inputs Outputs Power Supply Voltage Storage Temperature -0.5 to VCC +0.5 -0.5 to VCC +0.5 4.6 V V V oC -45 to +100 Table 8: Absolute Maximum Ratings Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in Recommended Conditions of Operation, DC Characteristics, or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. RECOMMENDED CONDITIONS OF OPERATION Symbol Parameter Min 3.135 Typ 3.3 Max 3.465 Unit VCC TA Positive Supply Voltage Ambient Operating Temperature Commercial Industrial V oC oC 0 -40 +70 +85 Table 9: Recommended Conditions of Operation M1025/26 Datasheet Rev 1.0 Integrated Circuit Systems, Inc. 10 of 14 Networking & Communications Revised 28Jul2004 w w w. i c s t . c o m tel (508) 852-5400 Integrated Circuit Systems, Inc. M1025/26 VCSO BASED CLOCK PLL WITH AUTOSWITCH Product Data Sheet ELECTRICAL SPECIFICATIONS DC Characteristics Unless stated otherwise, VCC = 3.3V +5%,TA = 0 oC to +70 oC (commercial), TA = -40 oC to +85 oC (industrial), FVCSO = FOUT = 150-175MHz, LVPECL outputs terminated with 50 to VCC - 2V Symbol Parameter Min 3.135 Typ 3.3 175 Max 3.465 225 Unit Conditions Power Supply VCC ICC All Differential Inputs Differential Inputs with Pull-down Differential Inputs Biased to VCC/2 All LVCMOS / LVTTL Inputs LVCMOS / LVTTL Inputs with Pull-down LVCMOS / LVTTL Inputs with Pull-UP Differential Outputs VP-P VCMR CIN IIH IIL IIH IIL Rbias VIH VIL CIN IIH Positive Supply Voltage Power Supply Current Peak to Peak Input Voltage Common Mode Input Input Capacitance Input High Current (Pull-down) Input Low Current (Pull-down) Input High Current (Biased) Input Low Current (Biased) Biased to Vcc/2 Input High Voltage Input Low Voltage Input Capacitance Input High Current (Pull-down) AUTO, REF_SEL, MR_SEL3, MR_SEL2, MR_SEL1, MR_SEL0, P_SEL1, P_SEL0, NBW nDIF_REF0, nDIF_REF1 DIF_REF0, DIF_REF1 DIF_REF0, nDIF_REF0, DIF_REF1, nDIF_REF1 V mA V 0.15 0.5 Vcc - .85 V 4 pF A A k VCC = VIN = 3.456V 150 -5 50 150 Rpulldown Internal Pull-down Resistance -150 A A VIN = 0 to 3.456V See Figure 4 2 Vcc + 0.3 V 0.8 4 -0.3 V pF A A k VCC = VIN = 3.456V AUTO, REF_SEL, MR_SEL3, MR_SEL2, IIL Input Low Current (Pull-down) MR_SEL1, MR_SEL0, Rpulldown Internal Pull-down Resistance P_SEL1, P_SEL0 150 -5 50 IIH IIL Rpullup VOH VOL VP-P VOH VOL Input High Current (Pull-UP) Input Low Current (Pull-UP) Internal Pull-UP Resistance Output High Voltage Output Low Voltage Peak to Peak Output Voltage Output High Voltage Output Low Voltage 1 5 NBW A A k -150 50 Vcc - 1.4 VCC = 3.456V VIN = 0 V Vcc - 1.0 V Vcc - 1.7 V 0.85 FOUT, nFOUT Vcc - 2.0 0.4 2.4 V V V IOH= 1mA IOL= 1mA LVCMOS Output LOL, REF_ACK GND VCC 0.4 Note 1: Single-ended measurement. See Figure 6, Output Rise and Fall Time, on pg. 12. Table 10: DC Characteristics M1025/26 Datasheet Rev 1.0 Integrated Circuit Systems, Inc. 11 of 14 Networking & Communications Revised 28Jul2004 w w w. i c s t . c o m tel (508) 852-5400 Integrated Circuit Systems, Inc. M1025/26 VCSO BASED CLOCK PLL WITH AUTOSWITCH Product Data Sheet ELECTRICAL SPECIFICATIONS (CONTINUED) AC Characteristics Unless stated otherwise, VCC = 3.3V +5%,TA = 0 oC to +70 oC (commercial), TA = -40 oC to +85 oC (industrial), FVCSO = FOUT = 150-175MHz, LVPECL outputs termnated with 50 to VCC - 2V Symbol Parameter Min DIF_REF0, nDIF_REF0, DIF_REF1, nDIF_REF1 FOUT, nFOUT Commercial Industrial 15 62.5 Typ Max 700 175 Unit Conditions FIN FOUT APR KVCO PLL Loop Constants 1 RIN Input Frequency Output Frequency Absolute Pull-Range of VCSO VCO Gain Internal Loop Resistor MHz MHz ppm ppm kHz/V k k kHz dBc/Hz dBc/Hz dBc/Hz Fin=19.44 or 38.88_MHz Tot. PLL ratio = 8 or 4. See pg. 3 120 50 200 150 200 100 2100 700 Wide Bandwidth Narrow Bandwidth BWVCSO VCSO Bandwidth n Phase Noise and Jitter J(t) odc tR tF Single Side Band Phase Noise @155.52MHz Jitter (rms) @155.52MHz Output Duty Cycle 2 Output Rise Time for FOUT, nFOUT 2 1kHz Offset 10kHz Offset 100kHz Offset 12kHz to 20MHz 45 350 350 -83 -113 -136 0.4 50 450 450 0.6 55 550 550 ps % ps ps 20% to 80% 20% to 80% Output Fall Time 2 for FOUT, nFOUT Table 11: AC Characteristics Note 1: Parameters needed for PLL Simulator software; see Table 7, Example External Loop Filter Component Values, on pg. 9. Note 2: See Parameter Measurement Information on pg. 12. PARAMETER MEASUREMENT INFORMATION Output Rise and Fall Time Output Duty Cycle nFOUT FOUT VP-P Clock Output 20% tR 20% tF odc = tPW tPERIOD tPW (Output Pulse Width) tPERIOD 80% 80% Figure 6: Output Rise and Fall Time Figure 7: Output Duty Cycle M1025/26 Datasheet Rev 1.0 Integrated Circuit Systems, Inc. 12 of 14 Networking & Communications Revised 28Jul2004 w w w. i c s t . c o m tel (508) 852-5400 Integrated Circuit Systems, Inc. M1025/26 VCSO BASED CLOCK PLL WITH AUTOSWITCH Product Data Sheet DEVICE PACKAGE - 9 x 9mm CERAMIC LEADLESS CHIP CARRIER Mechanical Dimensions: Refer to the SAW PLL application notes web page at www.icst.com/products/appnotes/SawPllAppNotes.htm for application notes, including recommended PCB footprint, solder mask, and furnace profile. Figure 8: Device Package - 9 x 9mm Ceramic Leadless Chip Carrier M1025/26 Datasheet Rev 1.0 Integrated Circuit Systems, Inc. 13 of 14 Networking & Communications Revised 28Jul2004 w w w. i c s t . c o m tel (508) 852-5400 Integrated Circuit Systems, Inc. Product Data Sheet M1025/26 Standard VCSO Output Frequencies (MHz)* 125.0000 167.3280 167.3316 167.7097 168.0400 172.6423 173.3708 VCSO BASED CLOCK PLL WITH AUTOSWITCH ORDERING INFORMATION Part Numbering Scheme Part Number: M102x- 1z - xxx.xxxx 155.5200 156.2500 156.8324 161.1328 166.6286 167.2820 Frequency Input Divider Option 5 = Fin can equal Fvcso divided by: 8, 2, or 1 6 = Fin can equal Fvcso divided by: 4, 2, or 1 Output type 1 = LVPECL (For CML or LVDS clock output, consult factory) Hitless Switching / Phase Build-out Options 1 = none 2 = Hitless Switching 3 = Hitless Switching with Phase Build-out 4 = Phase Build-out (without Hitless Switching) Temperature " - " = 0 to +70 oC (commercial) I = - 40 to +85 oC (industrial) VCSO Frequency (MHz) See Table 12, right. Consult ICS for other frequencies. Table 12: Standard VCSO Output Frequencies (MHz) Figure 9: Part Numbering Scheme Note *: Fout can equal Fvcso divided by: 1 or 2 Consult ICS for the availability of other VCSO frequencies. Example Part Numbers VCSO Frequency (MHz) Temperature 155.52 156.25 commercial industrial commercial industrial Order Part Number (Examples) M1025 - 11 - 155.5200 or M1026- 11 - 155.5200 M1025 - 11I 155.5200 or M1026- 11I 155.5200 M1025 - 11 - 156.2500 or M1026 - 11 - 156.2500 M1025 - 11I 156.2500 or M1026- 11I 156.2500 Table 13: Example Part Numbers While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems (ICS) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments. M1025/26 Datasheet Rev 1.0 Integrated Circuit Systems, Inc. 14 of 14 Networking & Communications Revised 28Jul2004 w w w. i c s t . c o m tel (508) 852-5400 |
Price & Availability of M1026
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |