|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
INTEGRATED CIRCUITS 74LVT543 3.3V Octal latched transceiver with dual enable (3-State) Product specification Supersedes data of 1994 May 20 IC23 Data Handbook 1998 Feb 19 Philips Semiconductors Philips Semiconductors Product specification 3.3V Octal latched transceiver with dual enable (3-State) 74LVT543 FEATURES * Combines 74LVT245 and 74LVT373 type functions in one device * 8-bit octal transceiver with D-type latch * Back-to-back registers for storage * Separate controls for data flow in each direction * Output capability: +64mA/-32mA * TTL input and output switching levels * Input and output interface capability to systems at 5V supply * Bus-hold data inputs eliminate the need for external pull-up resistors to hold unused inputs DESCRIPTION The 74LVT543 is a high-performance BiCMOS product designed for VCC operation at 3.3V. This device contains two sets of D-type latches for temporary storage of data flowing in either direction. Separate Latch Enable (LEAB, LEBA) and Output Enable (OEAB, OEBA) inputs are provided for each register to permit independent control of data transfer in either direction. The outputs are guaranteed to sink 64mA. FUNCTIONAL DESCRIPTION The 74LVT543 contains two sets of eight D-type latches, with separate control pins for each set. Using data flow from A to B as an example, when the A-to-B Enable (EAB) input and the A-to-B Latch Enable (LEAB) input are Low the A-to-B path is transparent. A subsequent Low-to-High transition of the LEAB signal puts the A data into the latches where it is stored and the B outputs no longer change with the A inputs. With EAB and OEAB both Low, the 3-State B output buffers are active and display the data present at the outputs of the A latches. Control of data flow from B to A is similar, but using the EBA, LEBA, and OEBA inputs. * Live insertion/extraction permitted * No bus current loading when output is tied to 5V bus * Power-up 3-State * Power-up reset * Latch-up protection exceeds 500mA per JEDEC Std 17 * ESD protection exceeds 2000V per MIL STD 883 Method 3015 and 200V per Machine Model QUICK REFERENCE DATA SYMBOL tPLH tPHL CIN CI/O ICCZ PARAMETER Propagation delay An to Bn or Bn to An Input capacitance I/O capacitance Total supply current CONDITIONS Tamb = 25C; GND = 0V CL = 50pF; VCC = 3.3V VI = 0V or 3.0V Outputs disabled; VI/O = 0V or 3.0V Outputs disabled; VCC = 3.6V TYPICAL 2.3 3.0 4 10 0.13 UNIT ns pF pF mA ORDERING INFORMATION PACKAGES 24-Pin Plastic SOL 24-Pin Plastic SSOP Type II 24-Pin Plastic TSSOP Type I TEMPERATURE RANGE -40C to +85C -40C to +85C -40C to +85C OUTSIDE NORTH AMERICA 74LVT543 D 74LVT543 DB 74LVT543 PW NORTH AMERICA 74LVT543 D 74LVT543 DB 74LVT543PW DH DWG NUMBER SOT137-1 SOT340-1 SOT355-1 PIN CONFIGURATION LEBA OEBA 1 2 24 VCC 23 EBA 22 B0 21 B1 20 B2 19 B3 18 B4 17 B5 16 B6 15 B7 14 LEAB 13 OEAB LOGIC SYMBOL 3 4 5 6 7 8 9 10 A0 3 A1 4 A2 A3 5 6 A0 A1 A2 A3 A4 A5 A6 A7 11 23 14 1 EAB EBA LEAB LEBA B0 B1 B2 B3 B4 B5 B6 B7 OEAB OEBA 13 2 A4 7 A5 8 A6 9 A7 10 EAB 11 GND 12 22 21 20 19 18 17 16 15 SV00027 SV00026 1998 Feb 19 2 853-1749 18988 Philips Semiconductors Product specification 3.3V Octal latched transceiver with dual enable (3-State) 74LVT543 LOGIC SYMBOL (IEEE/IEC) LOGIC DIAGRAM DETAIL A D Q 22 B0 2 23 1 13 11 14 1EN3 G1 IC5 ZEN4 (AB) GZ. ZC6 A0 3 LE Q D LE 3 V3 6D 4 5 6 7 8 9 10 5D 2V 22 21 20 19 18 17 A1 A2 A3 A4 A5 A6 A7 4 5 6 7 8 9 10 DETAIL A X 7 21 20 19 18 17 16 15 B1 B2 B3 B4 B5 B6 B7 OEBA 16 15 EBA LEBA 2 13 23 1 11 14 EAB LEAB OEAB SV00028 SV00029 PIN DESCRIPTION PIN NUMBER 14, 1 11, 23 13, 2 3, 4, 5, 6, 7, 8, 9, 10 22, 21, 20, 19, 18, 17, 16, 15 12 24 SYMBOL LEAB / LEBA EAB / EBA OEAB / OEBA A0 - A7 B0 - B7 GND VCC FUNCTION A to B / B to A Latch Enable input (active-Low) A to B / B to A Enable input (active-Low) A to B / B to A Output Enable input (active-Low) Port A, 3-State outputs Port B, 3-State outputs Ground (0V) Positive supply voltage FUNCTION TABLE INPUTS OEXX H X L L L L L L EXX X H L L L L LEXX X X L L L L An or Bn X X h l h l H L X= = NC= Z= OUTPUTS Bn or An Z Z Z Z H L H L Disabled Disabled Disabled + Latch Latch + Display Transparent STATUS L L H X H = High voltage level h = High voltage level one set-up time prior to the Low-to-High transition of LEXX or EXX (XX = AB or BA) L = Low voltage level l = Low voltage level one set-up time prior to the Low-to-High transition of LEXX or EXX (XX = AB or BA) 1998 Feb 19 3 NC Hold Don't care Low-to-High transition of LEXX or EXX (XX = AB or BA) No change High impedance or "off" state Philips Semiconductors Product specification 3.3V Octal latched transceiver with dual enable (3-State) 74LVT543 ABSOLUTE MAXIMUM RATINGS1, 2 SYMBOL VCC IIK VI IOK VOUT IO OUT Tstg PARAMETER DC supply voltage DC input diode current DC input voltage3 VO < 0 Output in Off or High state Output in Low state DC output current Output in High state Storage temperature range -64 -65 to 150 C VI < 0 CONDITIONS RATING -0.5 to +4.6 -50 -0.5 to +7.0 -50 -0.5 to +7.0 128 mA UNIT V mA V mA V DC output diode current DC output voltage3 NOTES: 1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. 2. The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150C. 3. The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed. RECOMMENDED OPERATING CONDITIONS LIMITS SYMBOL VCC VI VIH VIL IOH IO OL t/v Tamb DC supply voltage Input voltage High-level input voltage Low-level input voltage High-level output current Low-level output current Low-level output current; current duty cycle 50%; f 1kHz Input transition rise or fall rate; outputs enabled Operating free-air temperature range -40 PARAMETER MIN 2.7 0 2.0 0.8 -32 32 mA 64 10 +85 ns/V C MAX 3.6 5.5 V V V V mA UNIT 1998 Feb 19 4 Philips Semiconductors Product specification 3.3V Octal latched transceiver with dual enable (3-State) 74LVT543 DC ELECTRICAL CHARACTERISTICS LIMITS SYMBOL PARAMETER TEST CONDITIONS Temp = -40C to +85C MIN VIK Input clamp voltage VCC = 2.7V; IIK = -18mA VCC = 2.7 to 3.6V; IOH = -100A VOH High-level output voltage VCC = 2.7V; IOH = -8mA VCC = 3.0V; IOH = -32mA VCC = 2.7V; IOL = 100A VCC = 2.7V; IOL = 24mA VOL Low-level output voltage VCC = 3.0V; IOL = 16mA VCC = 3.0V; IOL = 32mA VCC = 3.0V; IOL = 64mA VRST Power-up output low voltage5 VCC = 3.6V; IO = 1mA; VI = GND or VCC VCC = 3.6V; VI = VCC or GND VCC = 0 or 3.6V; VI = 5.5V II Input leakage current VCC = 3.6V; VI = 5.5V VCC = 3.6V; VI = VCC VCC = 3.6V; VI = 0 IOFF IHOLD Output off current Bus Hold current A inputs6 Current into an output in the High state when VO > VCC Power up/down 3-State output current3 VCC = 0V; VI or VO = 0 to 4.5V VCC = 3V; VI = 0.8V VCC = 3V; VI = 2.0V VCC = 0V to 3.6V; VCC = 3.6V IEX IPU/PD ICCH ICCL ICCZ ICC Additional supply current per input pin2 Quiescent supply current VO = 5.5V; VCC = 3.0V VCC 1.2V; VO = 0.5V to VCC; VI = GND or VCC; OE/OE = Don't care VCC = 3.6V; Outputs High, VI = GND or VCC, IO = 0 VCC = 3.6V; Outputs Low, VI = GND or VCC, IO = 0 VCC = 3.6V; Outputs Disabled; VI = GND or VCC, IO = 0 VCC = 3V to 3.6V; One input at VCC -0.6V, Other inputs at VCC or GND 75 -75 500 60 15 0.13 3 0.13 0.1 125 100 0.19 12 0.19 0.2 mA mA A A I/O Data pins4 Control pins VCC-0.2 2.4 2.0 TYP1 -0.9 VCC-0.1 2.5 2.2 0.1 0.3 0.25 0.3 0.4 0.13 0.1 1 1 0.1 -1 1 150 -150 A 0.2 0.5 0.4 0.5 0.55 0.55 1 10 20 1 -5 100 A A V V V MAX -1.2 V UNIT NOTES: 1. All typical values are at VCC = 3.3V and Tamb = 25C. 2. This is the increase in supply current for each input at the specified voltage level other than VCC or GND 3. This parameter is valid for any VCC between 0V and 1.2V with a transition time of up to 10msec. From VCC = 1.2V to VCC = 3.3V 0.3V a transition time of 100sec is permitted. This parameter is valid for Tamb = 25C only. 4. Unused pins at VCC or GND. 5. For valid test results, data must not be loaded into the flip-flops (or latches) after applying the power. 6. This is the bus hold overdrive current required to force the input to the opposite logic state. 1998 Feb 19 5 Philips Semiconductors Product specification 3.3V Octal latched transceiver with dual enable (3-State) 74LVT543 AC CHARACTERISTICS GND = 0V, tR = tF = 2.5ns, CL = 50pF, RL = 500; Tamb = -40C to +85C. LIMITS SYMBOL tPLH tPHL tPLH tPHL tPZH tPZL tPHZ tPLZ tPZH tPZL PARAMETER Propagation delay An to Bn, Bn to An Propagation delay LEBA to An, LEAB to Bn Output enable time OEBA to An, OEAB to Bn Output disable time OEBA to An, OEAB to Bn Output enable time EBA to An, EAB to Bn WAVEFORM MIN 2 1 2 4 5 4 5 4 5 4 5 1.0 1.0 1.0 1.0 1.0 1.1 2.4 2.0 1.0 1.4 2.3 2.0 VCC = 3.3V 0.3V TYP1 2.3 3.0 3.6 4.2 3.8 3.8 3.7 3.5 4.0 4.1 3.7 3.5 MAX 4.7 4.6 5.9 5.7 5.8 6.4 6.5 5.8 6.0 6.7 6.4 5.4 VCC = 2.7V MAX 5.5 5.8 7.3 7.3 7.6 8.2 7.1 5.9 7.6 8.3 7.1 5.6 ns ns ns ns ns ns UNIT tPHZ Output disable time tPLZ EBA to An, EAB to Bn NOTE: 1. All typical values are at VCC = 3.3V and Tamb = 25C. AC SETUP REQUIREMENTS GND = 0V, tR = tF = 2.5ns, CL = 50pF, RL = 500; Tamb = -40C to +85C. LIMITS SYMBOL ts(H) ts(L) th(H) th(L) ts(H) ts(L) th(H) th(L) tw(L) PARAMETER Setup time An to LEAB, Bn to LEBA Hold time An to LEAB, Bn to LEBA Setup time An to EAB, Bn to EBA Hold time An to EAB, Bn to EBA Latch enable pulse width, Low WAVEFORM VCC = 3.3V 0.3V MIN 3 3 3 3 3 0 0.8 1.7 1.7 0 0.9 1.8 1.8 3.3 MAX VCC = 2.7V MIN 0 1.1 1.7 1.7 0 1.2 1.8 1.8 3.3 ns ns ns ns ns UNIT AC WAVEFORMS VM = 1.5V, VIN = GND to 2.7V 2.7V 2.7V VIN VIN 0V 1.5V 1.5V 1.5V 1.5V 0V tPHL tPLH 1.5V 1.5V tPLH VOH tPHL 1.5V 1.5V VOH VOUT VOUT VOL VOL SV00030 SV00113 Waveform 1. Propagation Delay For Inverting Output Waveform 2. Propagation Delay For Non-Inverting Output 1998 Feb 19 6 Philips Semiconductors Product specification 3.3V Octal latched transceiver with dual enable (3-State) 74LVT543 2.7V 2.7V An, Bn LEAB, LEBA, EAB, EBA NOTE: The shaded areas indicate when the input is permitted to change for predictable output performance. SV00114 Waveform 3. Data Setup and Hold Times And Latch Enable Pulse Width TEST CIRCUIT AND WAVEFORM VCC 6.0V Open VIN PULSE GENERATOR RT D.U.T. CL RL tTHL (tF) tTLH (tR) VOUT RL GND tW VM 10% 10% 0V tTLH (tR) tTHL (tF) 90% VM 10% tW 0V AMP (V) VM AMP (V) 1998 Feb 19 EEEEEEEEEE EEE E EEE E EEEEEEEEEE EEE EEEEEEEE EEE 1.5V 1.5V 1.5V 1.5V ts(H) th(H) ts(L) th(L) 1.5V tw(L) 1.5V 2.7V 0V OEAB, OEBA, EAB, EBA 1.5V 1.5V 0V tPZL tPLZ 3.0V 2.7V An, Bn 1.5V VOL+0.3V VOL 0V SV00116 Waveform 5. 3-State Output Enable Time to Low Level and Output Disable Time from Low Level OEAB, OEBA, EAB, EBA 1.5V 1.5V 0V tPZH tPHZ VOH VOH-0.3V 0V An, Bn 1.5V SV00115 Waveform 4. 3-State Output Enable Time to High Level and Output Disable Time from High Level 90% NEGATIVE PULSE 90% Test Circuit for 3-State Outputs 90% POSITIVE PULSE 10% VM SWITCH POSITION TEST tPLH/tPHL tPLZ/tPZL tPHZ/tPZH SWITCH Open 6V GND VM = 1.5V Input Pulse Definition DEFINITIONS RL = Load resistor; see AC CHARACTERISTICS for value. CL = Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value. RT = Termination resistance should be equal to ZOUT of pulse generators. INPUT PULSE REQUIREMENTS FAMILY Amplitude 74LVT 2.7V Rep. Rate v10MHz tW tR tF 500ns v2.5ns v2.5ns SV00092 7 Philips Semiconductors Product specification 3.3V Octal latched transceiver with dual enable (3-State) 74LVT543 SO24: plastic small outline package; 24 leads; body width 7.5 mm SOT137-1 1998 Feb 19 8 Philips Semiconductors Product specification 3.3V Octal latched transceiver with dual enable (3-State) 74LVT543 SSOP24: plastic shrink small outline package; 24 leads; body width 5.3 mm SOT340-1 1998 Feb 19 9 Philips Semiconductors Product specification 3.3V Octal latched transceiver with dual enable (3-State) 74LVT543 TSSOP24: plastic thin shrink small outline package; 24 leads; body width 4.4 mm SOT355-1 1998 Feb 19 10 Philips Semiconductors Product specification 3.3V Octal latched transceiver with dual enable (3-State) 74LVT543 NOTES 1998 Feb 19 11 Philips Semiconductors Product specification 3.3V Octal latched transceiver with dual enable (3-State) 74LVT543 Data sheet status Data sheet status Objective specification Preliminary specification Product specification Product status Development Qualification Definition [1] This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice. This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make chages at any time without notice in order to improve design and supply the best possible product. This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. Production [1] Please consult the most recently issued datasheet before initiating or completing a design. Definitions Short-form specification -- The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition -- Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information -- Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Disclaimers Life support -- These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes -- Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088-3409 Telephone 800-234-7381 (c) Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A. print code Document order number: Date of release: 05-96 9397-750-03537 Philips Semiconductors yyyy mmm dd 12 |
Price & Availability of 74LVT543 |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |