PART |
Description |
Maker |
R1QKA3618CB R1QKA3636CB R1QEA3636CB R1QEA3636CBG R |
36-Mbit DDRII SRAM 2-word Burst
|
Renesas Electronics Corporation
|
R1Q4A3636BBG-60R R1Q4A3618BBG-60R |
36-Mbit DDRII SRAM 2-word Burst
|
Renesas Electronics Corporation http://
|
R1Q5A3618B R1Q5A3618BBG-33R R1Q5A3618BBG-40R R1Q5A |
36-Mbit DDRII SRAM 4-word Burst
|
Renesas Electronics Corporation
|
UPD42S16100LLA-A80 UPD42S16100LG3-A80-7JD UPD42S17 |
18-Mbit (512K x 36/1M x 18) Pipelined SRAM 18-Mbit DDR-II SIO SRAM 2-Word Burst Architecture 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM 9-Mbit (256K x 32) Pipelined DCD Sync SRAM 9-Mbit (256K x 36/512K x 18) Pipelined DCD Sync SRAM 18-Mbit (512K x 36/1 Mbit x 18) Pipelined DCD Sync SRAM x1 Fast Page Mode DRAM x1快速页面模式的DRAM
|
TOKO, Inc. EPCOS AG
|
CAT64LC40ZJ CAT64LC40ZS CAT64LC40J-TE7 CAT64LC40J- |
72-Mbit QDR-II SRAM 2-Word Burst Architecture 72-Mbit QDR-II SRAM 4-Word Burst Architecture 72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL Architecture 72-Mbit (2M x 36/4M x 18/1M x 72) Flow-Through SRAM with NoBL Architecture 72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL Architecture SPI Serial EEPROM SPI串行EEPROM 72-Mbit QDR-II™ SRAM 2-Word Burst Architecture SPI串行EEPROM 72-Mbit QDR™-II SRAM 2-Word Burst Architecture
|
Analog Devices, Inc.
|
UPD44324082F5-E33-EQ2 UPD44324362F5-E33-EQ2 UPD443 |
36M-BIT DDRII SRAM 2-WORD BURST OPERATION 36M条位SRAM2条DDRII字爆发运
|
NEC Corp. NEC, Corp.
|
UPD44324182F5-E37-EQ2-A UPD44324362F5-E37-EQ2-A UP |
36M-BIT DDRII SRAM 2-WORD BURST OPERATION 36M条位SRAM2条DDRII字爆发运
|
NEC Corp. NEC, Corp.
|
CY7C1415BV18-250BZI CY7C1415BV18-167BZI |
36-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 1.7 to 1.9 V 1M X 36 QDR SRAM, 0.45 ns, PBGA165 36-Mbit QDR™-II SRAM 4-Word Burst Architecture
|
Cypress Semiconductor, Corp. CYPRESS SEMICONDUCTOR CORP
|
CY7C1250V18-300BZI CY7C1246V18-333BZI CY7C1246V18- |
36-Mbit DDR-II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency) 36兆位的DDR - II SRAM2字突发架构(2.0周期读写延迟 36-Mbit DDR-II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency) 1M X 36 DDR SRAM, 0.45 ns, PBGA165
|
Cypress Semiconductor Corp. Cypress Semiconductor, Corp.
|
Y5-12-12 Y5-12-15 Y5-12-5 Y5-12S15 Y5-12S5 |
72-Mbit QDR-II SRAM 2-Word Burst Architecture 256K (32K x 8) Static RAM 16K/32K/64K/128K x 9 Low-Voltage Deep Sync™ FIFOs 模拟IC 72-Mbit QDR-II™ SRAM 2-Word Burst Architecture USB LOW SPEED, 3 ENDPOINT, ENCORE II, 16-SOIC
|
东电?中国)投资有限公司
|