| |
|
 |
ALTERA
|
| Part No. |
EP20K100EQ EP20K100QC EP20K100EQC240-2
|
| OCR Text |
... differential signaling (lvds), lvpecl, PCI-X, AGP, CTT, stubseries terminated logic (SSTL-3 and SSTL-2), Gunning transceiver logic plus (GTL+), and high-speed terminated logic (HSTL Class I) - Pull-up on I/O pins before and during configur... |
| Description |
Apex 20KE Device Family (1.8V, lvds Apex 20K Device Family (2.5V)
|
| File Size |
585.74K /
116 Page |
View
it Online |
Download Datasheet
|
| |
|
 |
ICS
|
| Part No. |
ICS843404
|
| OCR Text |
lvpecl AND lvds CLOCK GENERATOR
FEATURES
* Three banks of outputs: 1 bank of 2 lvds outputs and 2 banks of 1 lvpecl output * Selectable crystal oscillator interface or LVCMOS/LVTTL single-ended reference clock input * 4 independently sele... |
| Description |
Low phase noise, Fibre Channel lvpecl/lvds Clock Generator
|
| File Size |
235.12K /
16 Page |
View
it Online |
Download Datasheet
|
|

Price and Availability
|