

# High Performance, Single Synchronous Step-Up Controller

## **General Description**

The uP6055 is a high-efficiency, single synchronous boost controller suitable for high power applications in Power Bank and E-Cigarette. The proprietary RCOT<sub>TM</sub> technology provides fast transient response and high noise immunity. It supports ceramic output capacitors. This combination is ideal for building modern low duty ratio, untra-fast load step response DC-DC converters. The output voltage ranges from 4V to 13V, and the conversion input voltage ranges is from 3V to 5.5V. The switching frequency is fixed 450kHz. It is available in a space saving VQFN3x3-16L package.

# Ordering Information

| Order Number | Package Type | Remark |
|--------------|--------------|--------|
| uP6055PQAD   | VQFN3x3-16L  |        |
| uP6055AQAD   | VQFN3X3-16L  |        |

#### Note:

- (1) Please check the sample/production availability with uPl representatives.
- (2) uPI products are compatible with the current IPC/JEDEC J-STD-020 requirement. They are halogen-free, RoHS compliant and 100% matte tin (Sn) plating that are suitable for use in SnPb or Pb-free soldering processes.

## **Pin Configuration**



#### Features

- Wide Input Voltage Range: 3V to 5.5V
- Output Voltage Range: 4V to 13V
- Built-In 1% 1V Reference
- Built-In LDO Linear Voltage Regulator
- RCOT<sub>TM</sub> (Robust Constant On-Time) Control Architecture
- 450kHz Switching Frequency
- □ 4000ppm/°C R<sub>DS(ON)</sub> Current Sensing
- 8ms Soft Start
- Built-in OVP/UVP/OCP/OTP
- VQFN3x3-16L Package
- RoHS Compliant and Halogen Free

## Applications

- Portable Charging Devices
- Power Bank
- I/O Supplies
- System Power Supplies



# **Typical Application Circuit**





# Functional Pin Description

| Pin No. | Pin Name | Pin Function                                                                                                                                                                                                                                                                                             |
|---------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | OCP      | Over Current Protection Setting. Connect a resistor from this pin to GND to set the over current protection level.                                                                                                                                                                                       |
| 2       | EN       | Chip Enable. Short to GND to disable the device.                                                                                                                                                                                                                                                         |
| 3       | FB       | <b>Feedback Input.</b> This pin is the inverting input to the error amplifier. A resistor divider from output to GND is used to set regulator voltage.                                                                                                                                                   |
| 4       | COMP     | Boost Controller Compensation. Connect a compensation network to ground.                                                                                                                                                                                                                                 |
| 5       | MODE     | Operation Mode Selection Pin for The Device in Light Load Condition. When this pin is connected to ground, the device works in Pulse-Skip mode. When this pin is pulled high, the device works in Force CCM mode.                                                                                        |
| 6       | VDD      | <b>Controller Power Supply Input.</b> This pin provides bias voltage for the IC and powers the internal 5V linear regulators. Connect this pin to VOUT and bypass it with an R/C filter.                                                                                                                 |
| 7       | AGND     | Signal Ground.                                                                                                                                                                                                                                                                                           |
| 8       | PGND     | Controller Power GND Pin.                                                                                                                                                                                                                                                                                |
| 9       | VREG     | 5V LDO Output and Gate Drive Supply Voltage Input.                                                                                                                                                                                                                                                       |
| 10      | LGRIP    | Low Side Gate Driver Ripple Injection. Connect a series RC form LGRIP to GND and FB to compensate the control loop.                                                                                                                                                                                      |
| 11      | LG       | Low Side Gate Driver Output. Connect this pin to an external lower MOSFET gate input.                                                                                                                                                                                                                    |
| 12      | SW       | Switches Node. Connect this pin to the output inductor. Connect this pin to the source of the external upper MOSFET and the drain of the external lower MOSFET.                                                                                                                                          |
| 13      | HG       | High Side Gate Driver Output. Connect this pin to external upper MOSFET gate input.                                                                                                                                                                                                                      |
| 14      | воот     | Bootstrap Supply for the Floating Upper MOSFET Gate Driver. Connect the bootstrap capacitor $C_{\text{Boot}}$ between BOOT pin and the SW pin to form a bootstrap circuit. The bootstrap capacitor provides the charge to turn on the upper MOSFET. Ensure that $C_{\text{Boot}}$ is placed near the IC. |
| 15      | NC       | Not internally connected.                                                                                                                                                                                                                                                                                |
| 16      | VIN      | Power Supply Input. Input voltage that supplies current to the output voltage.                                                                                                                                                                                                                           |



# Functional Block Diagram





# Functional Description

The uP6055 implements a unique RCOT $_{\rm TM}$  control topology for the synchronous boost. The RCOT $_{\rm TM}$  supports extremely low ESR output capacitors and makes the design easier and robust. The output voltage ranges from 4V to 13V. The conversion input voltage ranges from 3V up to 5.5V.

Adaptive on-time control tracks the preset switching frequency over a wide input and output voltage range while allowing the switching frequency to increase at the stepup of the load.

The uP6055 has a MODE pin to select between Force CCM and Pulse-Skip for light load conditions. The strong gate drivers allow low  $R_{\rm DS(ON)}$ FETs for high-current applications.

#### **Enable and Soft Start**

When the EN pin voltage rises above the enable threshold voltage (typically 1.8V), the controller enters its start-up sequence. The internal LDO regulator starts immediately and regulates to 5V at the VREG pin. In the second phase, an internal DAC starts ramping up the reference voltage from 0V to 1V. Smooth and constant ramp-up of the output voltage is maintained during start-up regardless of load current.

#### **On-Time Control and Frequency**

The uP6055 does not have a dedicated oscillator that determines switching frequency. However, the device runs with pseudo-constant frequency by feed-forwarding the input and output voltages into its on-time one-shot timer. The  ${\rm RCOT}_{\rm TM}$  control adjusts the on-time to be inversely proportional to the input voltage and proportional to the output voltage. This makes the switching freuquency fairly constant in steady state conditions over wide input voltage range.

The off-time is modulated by a PWM comparator. The FB node voltage (the mid-point of resistor divider) is compared to the internal 1V reference voltage added with a ramp signal. When both signals match, the PWM comparator asserts a set signal to terminate the off-time (turn off the low-side MOSFET and turn on high-side MOSFET). The set signal is valid if the inductor current level is below the OCP threshold, otherwise the off-time is extended until the current level falls below the threshold.

#### **Light Load Condition in Pulse-Skip Operation**

While the MODE pin is connected to ground, uP6055 automatically reduces the switching frequency at light load conditions to maintain high efficiency. This reduction of the frequency is achieved smoothly and without increasing VOUT ripples or load regulation. As the load current is further decreased, it takes longer time to discharge the output capacitor to the level than requires the next ON cycle.

The transition pin from discontinuous to continuous conduction mode can be calculated as:

$$I_{OUT} = \frac{1}{2 \times f_{OSC} \times L_{OUT}} \times \frac{V_{IN}^2}{V_{OUT}} \times (1 - \frac{V_{IN}}{V_{OUT}})$$

#### Over Current Limit

the uP6055 monitors the inductor peak current by low side MOSFET  $R_{\rm DS(ON)}$  when it turns on. The over current limit is triggered once the sensing current level is higher than  $V_{\rm OCSET}$ . When triggered, the over current limit will keep low side MOSFET off even the voltage loop commands it to turn on.

The output voltage will decrease if the load continuously demands more current than current limit level and consequently causes  $V_{\text{OUT}}$  to decrease faster until UVP occurs and shuts down the uP6055.

The peak current limit threshold is set by connecting a resistor from OCP to GND. The OCP pin will source a 10uA current and create a voltage drop across  $R_{\text{OCP}}$  as the  $V_{\text{OCSET}}$ .  $V_{\text{OCSET}} = 10\text{uA} \times R_{\text{OCP}}$ . When the voltage drop across the low side MOSFET equals the voltage across the setting resistor, the peak current limit will be activated.

The voltage across LX and GND pins is compared with V<sub>OCSET</sub> for current limit. The peak current limit level is calculated as:

$$I_{PEAK\_LIM} = \frac{V_{OCSET}}{8 \times R_{DS(ON)}} + \frac{I_{RIPPLE}}{2}$$

where  $I_{\text{RIPPLE}}$  is the peak-to-peak inductor ripple current at steady state.

#### Over Voltage/Under Voltage Protection

The uP6055 monitors output voltage to detect over voltage and under voltage. When the output voltage becomes higher than 16.8V, the OVP is triggered, low side MOSFET is off and the high side MOSFET is on. When the feedback voltage is lower than 0.3V, the UVP is triggered, then high side MOSFET and low side MOSFET are latched. This function is enabled after 13.5ms following EN has become high.

#### **UVLO Protection**

The uP6055 uses VIN under voltage lockout protection (UVLO). When the VIN voltage is lower than the UVLO threshold voltage, the switch mode power supply shuts off. This is non-latch protection.

#### **Over Temperature Protection**

The uP6055 monitors the temperature of itself. If the temperature exceeds typical  $130^{\circ}$ C, the uP6055 will be turned off. This is the non-latch protection. It will be recovered once temperature is lower than  $100^{\circ}$ C.



|                                                                  | Absolute Maximum Rating          |
|------------------------------------------------------------------|----------------------------------|
| (Note 1)                                                         |                                  |
| Supply Voltage, VDD                                              |                                  |
| SW Pin Voltage to GND                                            |                                  |
| BOOT Pin Voltage                                                 |                                  |
| HG Pin Voltage                                                   |                                  |
|                                                                  |                                  |
| VIN and VREG Pin Voltage                                         |                                  |
| Other Pins to GND                                                |                                  |
| Storage Temperature Range                                        |                                  |
| Lead Temperature (Soldering, 10 sec)                             | 260°C                            |
| ESD Rating (Note 2)                                              |                                  |
|                                                                  | 2kV                              |
| MM (Machine Mode)                                                | 200V                             |
|                                                                  | The weed the forward tiers       |
| Package Thermal Resistance (Note 3) $ VQFN3x3-16L \ \theta_{JA}$ |                                  |
| VQFN3x3-16L                                                      | Recommended Operation Conditions |
| (Note 4)                                                         |                                  |
| Input Voltage, V <sub>IN</sub>                                   | 3V to 5.5V                       |
|                                                                  | 4V to 13V                        |
| Operating Junction Temperature Range                             |                                  |
|                                                                  | -40°C to +85°C                   |

- **Note 1.** Stresses listed as the above *Absolute Maximum Ratings* may cause permanent damage to the device. These are for stress ratings. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may remain possibility to affect device reliability.
- Note 2. Devices are ESD sensitive. Handling precaution recommended.
- **Note 3.**  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25^{\circ}\text{C}$  on a low effective thermal conductivity test board of JEDEC 51-3 thermal measurement standard.
- **Note 4.** The device is not guaranteed to function outside its operating conditions.



# Electrical Characteristics

 $(V_{DD} = 5V, T_A = 25^{\circ}C, \text{ unless otherwise specified})$ 

| Parameter                        | Symbol               | Test Conditions                                                                            | Min  | Тур  | Max  | Units  |
|----------------------------------|----------------------|--------------------------------------------------------------------------------------------|------|------|------|--------|
| Power Supply                     |                      |                                                                                            |      |      |      | •      |
|                                  |                      | Rising                                                                                     | 2.83 | 2.9  | 2.97 | V      |
| VIN UVLO Threshold               | V <sub>UVLOVIN</sub> | Hysteresis                                                                                 | 0.15 | 0.2  | 0.25 | V      |
| VIN Supply Current               | I <sub>VIN</sub>     | $V_{EN} = 5V$ , $V_{FB} = 1.1V$ , $I_{OUT} = No Load$                                      | 1    | 360  |      | uA     |
| VDD Supply Current               | l <sub>VDD</sub>     | $V_{EN} = 5V$ , $V_{FB} = 1.1V$ , $I_{OUT} = No Load$                                      | -    | 0.6  | 1    | mA     |
| VIN Shutdown Current             | I <sub>VIN_SD</sub>  | V <sub>EN</sub> = 0V, I <sub>OUT</sub> = No Load                                           | -    |      | 10   | uA     |
| VDD Shutdown Current             | I <sub>VDD_SD</sub>  | V <sub>EN</sub> = 0V, I <sub>OUT</sub> = No Load                                           |      |      | 1    | uA     |
| Internal Reference Voltage       |                      |                                                                                            |      | •    |      |        |
| Feedback Voltage                 | V <sub>FB</sub>      | CCM condition, T <sub>A</sub> = 25°C                                                       | 0.99 | 1    | 1.01 | V      |
| FB Input Current                 | I <sub>FB</sub>      | V <sub>FB</sub> = 1V, T <sub>A</sub> = 25°C                                                |      | 0.01 | 0.2  | uA     |
| Output Drivers                   |                      |                                                                                            |      |      |      | •      |
| Unner Switch Desigtance          | В                    | Source, I <sub>HGATE</sub> = -150mA                                                        | 1.2  | 2    | 3    | Ω      |
| Upper Switch Resistance          | R <sub>HGATE</sub>   | Sink, I <sub>HGATE</sub> = -150mA                                                          | 0.6  | 1    | 1.8  |        |
| Lower Switch Resistance          | 5                    | Source, I <sub>LGATE</sub> = -150mA                                                        | 0.6  | 1    | 2.2  | Ω      |
| Lower Switch Resistance          | R <sub>LGATE</sub>   | Sink, I <sub>LGATE</sub> = -150mA                                                          | 0.4  | 0.7  | 1.2  |        |
| Dead Time                        | T <sub>D</sub>       | HGATE-off to LGATE-on                                                                      | 7    | 17   | 30   | ns     |
| Dead liffle                      |                      | LGATE-off to HGATE-on                                                                      | 10   | 22   | 35   |        |
| VFB of VOUT Discharge            | V                    | VOUT discharge                                                                             |      | 1.1  |      | V      |
| VFB 01 VOOT Discharge            | V <sub>FB_DIS</sub>  | Hysteresis                                                                                 |      | 0.05 |      |        |
| <b>Duty and Frequency Contro</b> |                      |                                                                                            |      |      |      |        |
| Minimum Off-ime                  | T <sub>OFF_MIN</sub> |                                                                                            |      | 700  |      | ns     |
| Minimum On-Time                  | T <sub>ON_MIN</sub>  | $V_{IN} = 3.8V$ , $V_{OUT} = 5V$                                                           |      | 240  |      | ns     |
| Frequency                        | F <sub>sw</sub>      |                                                                                            |      | 450  |      | kHz    |
| Soft Start                       |                      |                                                                                            |      |      |      |        |
| Soft Start Time                  | T <sub>ss</sub>      | From VEN high to VOUT = 95%                                                                |      | 8    |      | ms     |
| Logic Threshold                  |                      |                                                                                            |      |      |      |        |
| EN Pin Threshold Voltage         | V <sub>EN</sub>      | Enable                                                                                     | 1.8  |      |      | V      |
| ETT III TIIICONOIG VOILAGO       |                      | Disable                                                                                    |      |      | 0.5  |        |
| On-Time                          | T <sub>ON</sub>      | $R_{RT}$ = open, $f_{LX}$ = 450kHz<br>$V_{IN}$ = 3.7V, $V_{OUT}$ = 9V, $I_{OUT}$ = No Load |      | 1.22 |      | us     |
| EN Input Current                 | I <sub>EN</sub>      | VEN = 5V                                                                                   |      |      | 1    | uA     |
| Protection: Current Sense        |                      |                                                                                            |      |      |      |        |
| 00D 0                            | I <sub>cs</sub>      | V <sub>OCP</sub> = 1V                                                                      | 9    | 10   | 11   | uA     |
| OCP Source Current               |                      | Temp coef                                                                                  |      | 4000 |      | ppm/º( |



# Electrical Characteristics

| Parameter                  | Symbol              | Test Conditions                     | Min   | Тур  | Max   | Units |
|----------------------------|---------------------|-------------------------------------|-------|------|-------|-------|
| Protection: UVP and OVP    |                     |                                     |       |      |       |       |
| OVP Threshold Voltage      | V <sub>OVP</sub>    | VDD                                 | 15.8  | 16.8 | 17.8  | V     |
| UVP Threshold Voltage      | V <sub>UVP</sub>    | FB                                  |       | 0.3  |       | V     |
| UVP Propagation Delay Time | T <sub>UVPDEL</sub> |                                     |       | 3.3  |       | ms    |
| Output UVP Delay Time      | T <sub>UVPEN</sub>  | From Enable to UVP Workable         | 7     | 13.5 |       | ms    |
| VREG LDO Voltage           |                     |                                     |       |      |       |       |
| LDO Output Voltage         | $V_{REG}$           |                                     | 4.625 | 5.0  | 5.375 | V     |
| LDO Output Current         | I <sub>REG</sub>    |                                     | 7.    |      | 50    | mA    |
| LDO Drop Out Voltage       | V <sub>DROP</sub>   | VDD = 4.5V, I <sub>REG</sub> = 20mA |       | 300  |       | mV    |
| Thermal Shutdown           |                     |                                     |       |      |       |       |
| Thermal Shutdown Threshold | _                   | Shutdown Temperature                |       | 130  |       | °C    |
| mermai Shuldown Thieshold  | T <sub>SDN</sub>    | Hysteresis                          |       | 30   |       |       |



Typical Operation Characteristics



This page is intentionally left blank and will be updated when data is available.





Application Information



This page is intentionally left blank and will be updated when data is available.





# Package Information

**uP6055** 

#### **VQFN3x3-16L**





Bottom View - Exposed Pad



#### Note

1. Package Outline Unit Description:

BSC: Basic. Represents theoretical exact dimension or dimension target

MIN: Minimum dimension specified.

MAX: Maximum dimension specified.

REF: Reference. Represents dimension for reference use only. This value is not a device specification.

TYP. Typical. Provided as a general value. This value is not a device specification.

- 2. Dimensions in Millimeters.
- 3. Drawing not to scale.
- 4. These dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm.



### **Important Notice**

uPI and its subsidiaries reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

uPI products are sold subject to the taerms and conditions of sale supplied at the time of order acknowledgment. However, no responsibility is assumed by uPI or its subsidiaries for its use or application of any product or circuit; nor for any infringements of patents or other rights of third parties which may result from its use or application, including but not limited to any consequential or incidental damages. No uPI components are designed, intended or authorized for use in military, aerospace, automotive applications nor in systems for surgical implantation or life-sustaining. No license is granted by implication or otherwise under any patent or patent rights of uPI or its subsidiaries.

COPYRIGHT (c) 2016, UPI SEMICONDUCTOR CORP.



Headquarter 9F.,No.5, Taiyuan 1st St. Zhubei City, Hsinchu Taiwan, R.O.C.

TEL: 886.3.560.1666 FAX: 886.3.560.1888

Sales Branch Office 12F-5, No. 408, Ruiguang Rd. Neihu District, Taipei Taiwan, R.O.C.

TEL: 886.2.8751.2062 FAX: 886.2.8751.5064