

## SY58021U

# 4GHz, 1:4 LVPECL Fanout Buffer/Translator with Internal Termination Precision Edge<sup>®</sup>

Precision Edge<sup>®</sup>

### **General Description**

The SY58021U is a 2.5V/3.3V precision, high-speed, fully differential 1:4 LVPECL fanout buffer. Optimized to provide four identical output copies with less than 15ps output skew and only 70 fs\_{RMS} phase jitter, the SY58021U can process clock signals as fast as 4GHz.

The differential input includes Micrel's unique, 3-pin input termination architecture interfaces to differential LVPECL, CML, and LVDS signals (AC- or DC-coupled) as small as 100mV without any level-shifting or termination resistor networks in the signal path. For AC-coupled input interface applications, an on-board output reference voltage ( $V_{\text{REFAC}}$ ) is provided to bias the VT pin. The outputs are 100k LVPECL compatible, with extremely fast rise/fall times guaranteed to 70fs.

The SY58021U operates from a 2.5V  $\pm$ 5% supply or 3.3V  $\pm$ 10% supply and is guaranteed over the full industrial temperature range ( $-40^{\circ}$ C to  $+85^{\circ}$ C). For applications that require faster rise/fall times, or greater bandwidth, consider the SY58022U 1:4 fanout buffer with 400mV LVPECL output swing, or the SY58020U 1:4 CML fanout buffer. The SY58021U is part of Micrel's high-speed, Precision Edge product line.

Data sheets and support documentation can be found on Micrel's web site at <a href="https://www.micrel.com">www.micrel.com</a>.

## **Features**

- Precision 1:4 LVPECL fanout buffer
- Low jitter performance:
  - 70fs<sub>RMS</sub> phase jitter (typical)
- Accepts an input signal as low as 100mV
- Unique input termination and VT pin accepts DCcoupled and AC-coupled differential inputs: LVPECL, LVDS, and CML
- 100k LVPECL-compatible 800mV swing output
- Power supply 2.5V  $\pm 5\%$  and 3.3V  $\pm 10\%$
- -40°C to +85°C temperature range
- Available in 16-pin (3mm × 3mm) QFN package

## **Applications**

- All SONET and GigE clock distribution
- Fibre Channel clock and data distribution
- · Backplane distribution
- High-end, low-skew, multiprocessor, synchronous clock distribution

#### **Block Diagram**

September 2011



Precision Edge is a registered trademark of Micrel, Inc.

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

# **Ordering Information**(1)

| Part Number                    | Package Type | Operating Range | Package Marking                      | Lead Finish       |
|--------------------------------|--------------|-----------------|--------------------------------------|-------------------|
| SY58021UMI                     | QFN-16       | Industrial      | 021U                                 | Sn-Pb             |
| SY58021UMITR <sup>(2)</sup>    | QFN-16       | Industrial      | 021U                                 | Sn-Pb             |
| SY58021UMG <sup>(3)</sup>      | QFN-16       | Industrial      | 021U with Pb-Free bar-line indicator | Pb-Free<br>NiPdAu |
| SY58021UMGTR <sup>(2, 3)</sup> | QFN-16       | Industrial      | 021U with Pb-Free bar-line indicator | Pb-Free<br>NiPdAu |

#### Notes:

- 1. Contact factory for die availability. Dice are guaranteed at  $T_A$  = 25°C, DC electrical only.
- 2. Tape and Reel.
- 3. Pb-Free package recommended for new designs.

Downloaded from: http://www.datasheetcatalog.com/

# **Pin Configuration**



16-Pin QFN

# **Pin Description**

| Pin Number                     | Pin Name                                 | Pin Function                                                                                                                                                                                                                                                                                                      |
|--------------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 4                           | IN, /IN                                  | Differential Input: This input pair receives the signal to be buffered. Each pin of this pair internally terminates with $50\Omega$ to the VT pin. Note that this input will default to an indeterminate state if left open. See "Input Interface Applications" section.                                          |
| 2                              | VT                                       | Input Termination Center-Tap: Each input terminates to this pin. The VT pin provides a center-tap for each input (IN, /IN) to the termination network for maximum interface flexibility. See "Input Interface Applications" section.                                                                              |
| 3                              | VREF-AC                                  | Reference Output Voltage: This output biases to Vcc –1.2V. It is used when AC-coupling to differential inputs. Connect VREF-Ac directly to the VT pin. Bypass with 0.01µF low ESR capacitor to Vcc. See "Input Interface Applications" section.                                                                   |
| 8, 13                          | VCC                                      | Positive Power Supply: Bypass with $0.1\mu F//0.01\mu F$ low ESR capacitors as close to the Vcc pins as possible.                                                                                                                                                                                                 |
| 5, 16                          | GND,<br>Exposed Pad                      | Ground. Exposed pad must be connected to a ground plane that is the same potential as the ground pin.                                                                                                                                                                                                             |
| 14, 15, 11, 12,<br>9, 10, 6, 7 | /Q0, Q0, /Q1,<br>Q1, /Q2, Q2,<br>/Q3, Q3 | LVPECL Differential Output Pairs: Differential buffered output copy of the input signal. The output swing is typically 800mV Proper termination is $50\Omega$ to Vcc–2V at the receiving end. Unused output pairs may be left floating with no impact on jitter or skew. See "LVPECL Output Termination" section. |

SY58021U Micrel, Inc.

# Absolute Maximum Ratings<sup>(1)</sup>

| Power Supply Voltage (V <sub>CC</sub> )                      | 0.5V to +4.0V           |
|--------------------------------------------------------------|-------------------------|
| Input Voltage (V <sub>IN</sub> )                             | 0.5V to V <sub>CC</sub> |
| LVPECL Output Current (I <sub>OUT</sub> )                    |                         |
| Continuous                                                   | 50mA                    |
| Surge                                                        | 100mA                   |
| Source or Sink Current on VT Pin                             |                         |
| V <sub>T</sub> Current                                       | ±100mA                  |
| Source or Sink Current on IN, /IN                            |                         |
| Input Current                                                | ±50mA                   |
| Source or Sink Current on V <sub>REF-AC</sub> <sup>(4)</sup> |                         |
| V <sub>REF</sub> Current                                     | ±1.5mA                  |
| Soldering (20s)                                              |                         |
| Storage Temperature (T <sub>s</sub> )                        |                         |

# Operating Ratings<sup>(2)</sup>

| Power Supply Voltage (V <sub>CC</sub> )+2.3   | 3/5V to +3.60V |
|-----------------------------------------------|----------------|
| Operating Temperature Range (T <sub>A</sub> ) | -40°C to +85°C |
| Package Thermal Resistance                    |                |
| QFN $(\theta_{JA})$                           |                |
| Still-Air                                     | +60°C/W        |
| 500 lpfm                                      | +54°C/W        |
| QFN (ψ <sub>JB</sub> )                        |                |
| Junction-to-Board Resistance <sup>(3)</sup>   | +33°C/W        |

# Input DC Electrical Characteristics<sup>(5)</sup>

 $T_A = -40^{\circ}C \text{ to } +85^{\circ}C.$ 

| Symbol               | Parameter                        | Condition                          | Min.                   | Тур.                  | Max.                  | Units |
|----------------------|----------------------------------|------------------------------------|------------------------|-----------------------|-----------------------|-------|
| V                    | Davier Cumply Veltage            | V <sub>CC</sub> = 2.5V             | 2.375                  | 2.5                   | 2.625                 | V     |
| V <sub>CC</sub>      | Power Supply Voltage             | V <sub>CC</sub> = 3.3V             | 3.0                    | 3.3                   | 3.60                  |       |
| Icc                  | Power Supply Current             | No load, V <sub>CC</sub> = maximum |                        | 125                   | 160                   | mA    |
| V <sub>IH</sub>      | Input HIGH Voltage               | IN, /IN (Note 6)                   | V <sub>CC</sub> - 1.6  |                       | V <sub>CC</sub>       | V     |
| V <sub>IL</sub>      | Input LOW Voltage                | IN, /IN                            | 0                      |                       | V <sub>IH</sub> – 0.1 | V     |
| V <sub>IN</sub>      | Input Voltage Swing              | IN, /IN (see Figure 1a)            | 0.1                    |                       | 1.7                   | V     |
| V <sub>DIFF_IN</sub> | Differential Input Voltage Swing | IN, /IN (see Figure 1b)            | 0.2                    |                       |                       | V     |
| R <sub>IN</sub>      | IN-to-V <sub>⊤</sub> Resistance  |                                    | 40                     | 50                    | 60                    | Ω     |
| V <sub>T_IN</sub>    | IN-to-V <sub>⊤</sub> Voltage     |                                    |                        |                       | 1.28                  | V     |
| V <sub>REF-AC</sub>  | Output Reference Voltage         |                                    | V <sub>CC</sub> - 1.30 | V <sub>CC</sub> - 1.2 | V <sub>CC</sub> – 1.1 | V     |

#### Notes:

- Permanent device damage may occur if ratings in the "Absolute Maximum Ratings" section are exceeded. This is a stress rating only and functional operation is not implied for conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability.
- The data sheet limits are not guaranteed if the device is operated beyond the operating ratings. 2.
- Thermal performance assumes exposed pad is soldered (or equivalent) to the device's most negative potential on the PCB. 3.
- Due to the limited drive capability, use for input of the same package only.
- 5. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.
- V<sub>IH</sub> (minimum) not lower than 1.2V.

# LVPECL Output DC Electrical Characteristics<sup>(5)</sup>

 $V_{CC}$  = 3.3V ±10% or 2.5 ±5%;  $R_L$  = 50 $\Omega$  to  $V_{CC}$  – 2V;  $T_A$  = –40°C to +85°C, unless otherwise stated.

| Symbol                | Parameter                         | Condition       | Min.                    | Тур. | Max.                    | Units |
|-----------------------|-----------------------------------|-----------------|-------------------------|------|-------------------------|-------|
| V <sub>OH</sub>       | Output HIGH Voltage               |                 | V <sub>CC</sub> – 1.145 |      | $V_{CC} - 0.895$        | V     |
| V <sub>OL</sub>       | Output LOW Voltage                |                 | V <sub>CC</sub> - 1.945 |      | V <sub>CC</sub> - 1.695 | V     |
| V <sub>OUT</sub>      | Output Voltage Differential Swing | (see Figure 1a) | 550                     | 780  | 1050                    | mV    |
| V <sub>DIFF_OUT</sub> | Differential Output Voltage Swing | (see Figure 1b) | 1100                    | 1560 | 2100                    | mV    |

#### **AC Electrical Characteristics**

 $V_{CC}$  = 2.5V ±5% or 3.3 ±10%;  $R_L$  = 50 $\Omega$  to  $V_{CC}$  – 2V;  $T_A$  = –40°C to +85°C, unless otherwise stated.

| Symbol                          | Parameter                          | Condition                                             | Min. | Тур. | Max. | Units |
|---------------------------------|------------------------------------|-------------------------------------------------------|------|------|------|-------|
| f <sub>MAX</sub>                | Maximum Operating Frequency        | $V_{OUT} \ge 400 mV$ Clock                            | 4    |      |      | GHz   |
|                                 |                                    | NRZ Data                                              | a    | 5    |      | Gbps  |
| t <sub>PD</sub>                 | Propagation Delay                  |                                                       | 150  | 220  | 300  | ps    |
| t <sub>CHAN</sub>               | Channel-to-Channel Skew            | Note 7                                                |      | 4    | 15   | ps    |
| t <sub>SKEW</sub>               | Part-to-Part Skew                  | Note 8                                                |      |      | 50   | ps    |
| t <sub>JITTER</sub>             | RMS Phase Jitter                   | Output: 622MHz<br>Integration Range:<br>12kHz – 20MHz |      | 70   |      | fs    |
| t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time (20% to 80%) | At full swing                                         | 35   | 75   | 110  | ps    |

#### Notes:

- Skew is measured between outputs of the same bank under identical transitions.
- Skew is defined for two parts with identical power supply voltages at the same temperature and with no skew of the edges at the respective inputs.

# **Phase Noise Graph**



# **Timing Diagram**



# **Single-Ended and Differential Swings**



Figure 1a. Single-Ended Voltage Swing

Figure 1b. Differential Voltage Swing

# **Typical Characteristics**

 $V_{CC}$  = 2.5V, GND = 0,  $V_{IN}$  = 100mV,  $T_A$  = 25°C, unless otherwise stated.











#### **Functional Characteristics**

 $V_{CC}$  = 2.5V, GND = 0,  $V_{IN}$  = 100mV,  $T_A$  = 25°C, unless otherwise stated.







## **Input Stage**



Figure 2. Simplified Differential Input Buffer

# **Input Interface Applications**



Figure 3a. LVPECL Input Interface



Figure 3b. AC-Coupled LVPECL Input Interface



Figure 3c. LVDS Input Interface



Figure 3d. DC-Coupled CML Input Interface



Figure 3e. AC-Coupled CML Input Interface

## **LVPECL Output**

LVPECL outputs have very-low output impedance (open emitter), and small signal swing which results in low EMI. LVPECL is ideal for driving  $50\Omega$ - and  $100\Omega$ -controlled impedance transmission lines. There are several techniques in terminating the LVPECL output (Figures 4 through 6).



Figure 4. Parallel Termination-Thevenin Equivalent



Figure 5. Parallel Termination (3-Resistor)

3. Rb resistor sets the DC bias voltage, equal to VT.



#### Notes:

- 1. Unused output (/Q) must be terminated to balance the output.
- 2. For +2.5V systems: R1 = 250, R2 = 62.5, R3 = 1.25k, R4 = 1.2k For +3.3V systems: R1 = 130, R2 = 82, R3 =1k, R4 = 1.6k
- 3. Unused output pairs (Q and /Q) may be left floating.

Figure 6. Terminating Unused I/O

## **Related Micrel Products and Support Documentation**

| Part Number | Function                                                                                 | Data Sheet Link                                     |
|-------------|------------------------------------------------------------------------------------------|-----------------------------------------------------|
| SY58020U    | 6GHz, 1:4 CML Fanout Buffer/Translator with Internal I/O Terminations                    | www.micrel.com/product-info/products/sy58020u.shtml |
| SY58021U    | 4GHz, 1:4 LVPECL Fanout Buffer/Translator with Internal Termination                      | www.micrel.com/product-info/products/sy58021u.shmtl |
| SY58022U    | 5.5GHz, 1:4 Fanout Buffer/Translator with 400mV LVPECL Outputs and Internal Terminations | www.micrel.com/product-info/products/sy58022u.shtml |
| M-0317      | HBW Solutions                                                                            | www.micrel.com/product-info/as/solutions.shtml      |

## **Package Information**



16-Pin QFN

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this data sheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2005 Micrel, Incorporated.

September 2011 13 M9999-090111-B