

www.ti.com SCHS369-NOVEMBER 2008

# CMOS HEX VOLTAGE-LEVEL SHIFTER FOR TTL-TO-CMOS or CMOS-TO-CMOS OPERATION

## **FEATURES**

- Independence of Power-Supply Sequence Considerations – V<sub>CC</sub> Can Exceed V<sub>DD</sub>; Input Signals Can Exceed Both V<sub>CC</sub> and V<sub>DD</sub>
- Up and Down Level-Shifting Capability
- Shiftable Input Threshold for Either CMOS or TTL Compatibility
- Standardized Symmetrical Output Characteristics
- 100% Tested for Quiescent Current at 20 V
- Maximum Input Current of 1 μA at 18 V Over Full Package-Temperature Range: 100 nA at 18 V and 25°C
- 5 V, 10 V, and 15 V Parametric Ratings
- Meets All Requirements of JEDEC Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices"

## SUPPORTS DEFENSE, AEROSPACE, AND MEDICAL APPLICATIONS

- Controlled Baseline
- One Assembly/Test Site
- One Fabrication Site
- Available in Military (-55°C/125°C)
   Temperature Range<sup>(1)</sup>
- Extended Product Life Cycle
- Extended Product-Change Notification
- Product Traceability



(1) Additional temperature ranges are available - contact factory

## DESCRIPTION

CD4504B hex voltage level-shifter consists of six circuits which shift input signals from the  $V_{CC}$  logic level to the  $V_{DD}$  logic level. To shift TTL signals to CMOS logic levels, the SELECT input is at the  $V_{CC}$  HIGH logic state. When the SELECT input is at a LOW logic state, each circuit translates signals from one CMOS level to another.

## ORDERING INFORMATION(1)

| T <sub>A</sub> | PAC        | KAGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|------------|---------------------|-----------------------|------------------|
| -55°C to 125°C | TSSOP - PW | Reel of 2000        | CD4504BMPWREP         | 4504BEP          |

<sup>(1)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

<sup>(2)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.



## **FUNCTIONAL BLOCK DIAGRAM**



## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)

|                  |                                                                                                          |                                                | MIN         | MAX                   | UNIT    |
|------------------|----------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------|-----------------------|---------|
| $V_{DD}$         | DC supply-voltage range, voltages referenced to V <sub>SS</sub> terminate                                | al                                             | -0.5        | +20                   | V       |
|                  | Input voltage range, all inputs                                                                          |                                                | -0.5        | V <sub>CC</sub> + 0.5 | V       |
|                  | DC input current, any one input                                                                          |                                                |             | ±10                   | mA      |
|                  |                                                                                                          | $T_A = -55^{\circ}C \text{ to } +100^{\circ}C$ |             | 500                   | mW      |
| P <sub>D</sub>   | Power dissipation per package                                                                            | T <sub>A</sub> = +100°C to +125°C              | Derate Line | early at 12 m         | W/°C to |
|                  | Device dissipation per output transistor,<br>for TA = full package-temperature range (all package types) |                                                |             | 100                   | mW      |
| T <sub>A</sub>   | Operating temperature range                                                                              |                                                | <b>-</b> 55 | +125                  | °C      |
| $\theta_{JA}$    | Package thermal impedance <sup>(1)</sup>                                                                 |                                                |             | 91.1                  | °C/W    |
| T <sub>stg</sub> | Storage temperature range                                                                                |                                                | -85         | +150                  | °C      |
|                  | Lead temperature (during soldering), at distance $1/16 \pm 1/32$ 10 s max                                | inch (1.59 $\pm$ 0.79 mm) from case for        |             | +265                  | °C      |

<sup>(1)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.

www.ti.com SCHS369-NOVEMBER 2008

## STATIC ELECTRICAL CHARACTERISTICS

over operating free-air temperature range (unless otherwise noted)

|                                                        |                |      | CONDI           | TIONS           |                 | LIN          | IITS AT | INDICA | TED TEI | MPERA | TURES (           | °C)  |      |  |
|--------------------------------------------------------|----------------|------|-----------------|-----------------|-----------------|--------------|---------|--------|---------|-------|-------------------|------|------|--|
| CHARAC                                                 | CTERISTIC      | Vo   | V <sub>IN</sub> | V <sub>CC</sub> | V <sub>CC</sub> |              | 40      | . 05   | .405    |       | +25               |      | UNIT |  |
|                                                        |                | (V)  | (V)             | (V)             | (V)             | <b>–55</b>   | -40     | +85    | +125    | MIN   | TYP               | MAX  |      |  |
|                                                        |                |      | 0, 5            | 5               | 5               | 1.5          | 1.5     | 1.5    | 1.5     |       | 0.02              | 1.5  | mA   |  |
| Quiescent device of                                    | urrent,        |      | 0, 10           | 5               | 10              | 2            | 2       | 2      | 2       |       | 0.02              | 2    | mA   |  |
| $\rm I_{\rm DD}$ max and $\rm I_{\rm CC}$ in           | CMOS-CMOS mode |      | 0, 15           | 5               | 15              | 4            | 4       | 120    | 120     |       | 0.02              | 4    | ,. A |  |
|                                                        |                |      | 0, 20           | 5               | 20              | 20           | 20      | 600    | 600     |       | 0.04              | 20   | μΑ   |  |
|                                                        |                |      | 0, 5            | 5               | 5               | 5            | 5       | 6      | 6       |       | 2.5               | 5    |      |  |
| Quiescent device of I <sub>CC</sub> max TTL-CMO        |                |      | 0, 10           | 5               | 10              | 5            | 5       | 6      | 6       |       | 2.5               | 5    | mΑ   |  |
| ICC Max 115-0MO                                        | 5 mode         |      | 0, 15           | 5               | 15              | 5            | 5       | 6      | 6       |       | 2.5               | 5    |      |  |
|                                                        |                | 0.4  | 0, 5            |                 | 5               | 0.64         | 0.61    | 0.42   | 0.36    | 0.51  | 1                 |      |      |  |
| Output low (sink) c I <sub>OL</sub> min                | urrent,        | 0.5  | 0, 10           |                 | 10              | 1.6          | 1.5     | 1.1    | 0.9     | 1.3   | 2.6               |      |      |  |
| IOF IIIII                                              |                | 1.5  | 0, 15           |                 | 15              | 4.2          | 4       | 2.8    | 2.4     | 3.4   | 6.8               |      |      |  |
|                                                        |                | 4.6  | 0, 5            |                 | 5               | -0.64        | -0.61   | -0.42  | -0.36   | -0.51 | -1                |      | mA   |  |
| Output high (source                                    | e) current,    | 2.5  | 0, 5            |                 | 5               | -2           | -1.8    | -1.3   | -1.15   | -1.6  | -3.2              |      |      |  |
| I <sub>OH</sub> min                                    | ,              | 9.5  | 0, 10           |                 | 10              | -1.6         | -1.5    | -1.1   | -0.9    | -1.3  | -2.6              |      |      |  |
|                                                        |                | 13.5 | 0, 15           |                 | 15              | -4.2         | -4      | -2.8   | -2.4    | -3.4  | -6.8              |      |      |  |
|                                                        |                |      | 0, 5            |                 | 5               | 0.05<br>0.05 |         |        |         | 0     | 0.05              |      |      |  |
| Output voltage: low-level, V <sub>OL</sub> max         |                |      | 0, 10           |                 | 10              |              |         |        |         |       | 0                 | 0.05 |      |  |
| iow ievei, vol max                                     |                |      | 0, 15           |                 | 15              | 0.05         |         |        |         |       | 0                 | 0.05 |      |  |
|                                                        |                |      | 0, 5            |                 | 5               |              | 4.      | 95     |         | 4.95  | 5                 |      | -    |  |
| Output voltage: high-level, V <sub>OH</sub> min        |                |      | 0, 10           |                 | 10              |              | 9.      | 95     |         | 9.95  | 10                |      |      |  |
| riigii-ievei, von iiiii                                | ı              |      | 0, 15           |                 | 15              |              | 14      | .95    |         | 14.95 | 15                |      |      |  |
|                                                        | TTL-CMOS       | 1    |                 | 5               | 10              |              | 0       | .8     |         |       |                   | 0.8  |      |  |
|                                                        | TTL-CMOS       | 1    |                 | 5               | 15              |              | 0       | .8     |         |       |                   | 0.8  | 1    |  |
| Input low voltage, V <sub>IL</sub> max <sup>(1)</sup>  | CMOS-CMOS      | 1    |                 | 5               | 10              |              | 1       | .5     |         |       |                   | 1.5  | V    |  |
| VIL Max                                                | CMOS-CMOS      | 1.5  |                 | 5               | 15              |              | 1       | .5     |         |       |                   | 1.5  |      |  |
|                                                        | CMOS-CMOS      | 1.5  |                 | 10              | 15              |              | ;       | 3      |         |       |                   | 3    |      |  |
|                                                        | TTL-CMOS       | 9    |                 | 5               | 10              |              |         | 2      |         | 2     |                   |      |      |  |
|                                                        | TTL-CMOS       | 13.5 |                 | 5               | 15              |              |         | 2      |         | 2     |                   |      | 1    |  |
| Input high voltage, V <sub>IH</sub> min <sup>(1)</sup> | CMOS-CMOS      | 9    |                 | 5               | 10              |              | 3       | .5     |         | 3.5   |                   |      | 1    |  |
| AIH IIIIII                                             | CMOS-CMOS      | 13.5 |                 | 5               | 15              |              | 3       | .5     |         | 3.5   |                   |      | 1    |  |
|                                                        | CMOS-CMOS      | 13.5 |                 | 10              | 15              |              |         | 7      |         | 7     |                   |      | 1    |  |
| Input current, I <sub>IN</sub> m                       | ax             |      | 0, 18           |                 | 18              | ±0.1         | ±0.1    | ±1     | ±1      |       | ±10 <sup>-5</sup> | ±0.1 | μΑ   |  |

<sup>(1)</sup> Applies to the six input signals. For mode control (P13), only the CMOS-CMOS ratings apply.



Figure 1. Typical Output Low (sink) Current Characteristics



Figure 2. Minimum Output Low (sink) Current Characteristics



Figure 3. Typical Output High (source) Current Characteristics

Submit Documentation Feedback

www.ti.com SCHS369-NOVEMBER 2008



Figure 4. Minimum Output High (source) Current Characteristics

SCHS369-NOVEMBER 2008 www.ti.com



## RECOMMENDED OPERATING CONDITIONS

For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges:

|          | CHARACTERISTIC                                                             | MIN | MAX | UNIT |
|----------|----------------------------------------------------------------------------|-----|-----|------|
| $V_{DD}$ | Supply-voltage range (for T <sub>A</sub> = full package temperature range) | 5   | 18  | V    |

## **DYNAMIC ELECTRICAL CHARACTERISTICS**

 $T_{A}=25^{\circ}C,\ Input\ t_{r},t_{f}=20\ ns,\ C_{L}=50\ pF,\ R_{L}=200\ \Omega$ 

|                                     | CHARACTERISTIC                  | SHIFTING MODE                                     | V <sub>CC</sub> | $V_{DD}$ | LIMI | TS  | UNIT |
|-------------------------------------|---------------------------------|---------------------------------------------------|-----------------|----------|------|-----|------|
|                                     | CHARACTERISTIC                  | SHIFTING MODE                                     | (V)             | (V)      | TYP  | MAX | UNIT |
|                                     |                                 | TTL to CMOS                                       | 5               | 10       | 140  | 280 |      |
|                                     |                                 | $V_{DD} > V_{CC}$                                 | 5               | 15       | 140  | 280 |      |
|                                     |                                 |                                                   | 5               | 10       | 120  | 240 |      |
|                                     | Decreasion deleve high to leve  | CMOS to CMOS<br>V <sub>DD</sub> > V <sub>CC</sub> | 5               | 15       | 120  | 240 |      |
| t <sub>PHL</sub>                    | Propagation delay: high-to-low, | VDD > VCC                                         | 10              | 15       | 70   | 140 | ns   |
|                                     |                                 |                                                   | 10              | 5        | 275  | 550 |      |
|                                     |                                 | CMOS to CMOS<br>V <sub>CC</sub> > V <sub>DD</sub> | 15              | 5        | 275  | 550 |      |
|                                     |                                 | VCC > VDD                                         | 15              | 10       | 70   | 140 |      |
|                                     |                                 | TTL to CMOS                                       | 5               | 10       | 140  | 280 | ns   |
|                                     |                                 | $V_{DD} > V_{CC}$                                 | 5               | 15       | 140  | 280 |      |
|                                     |                                 |                                                   | 5               | 10       | 120  | 240 |      |
|                                     |                                 | CMOS to CMOS<br>V <sub>DD</sub> > V <sub>CC</sub> | 5               | 15       | 120  | 240 |      |
| t <sub>PLH</sub>                    | Propagation delay: low-to-high  | ADD > AGC                                         | 10              | 15       | 70   | 140 |      |
|                                     |                                 |                                                   | 10              | 5        | 200  | 400 |      |
|                                     |                                 | CMOS to CMOS $V_{CC} > V_{DD}$                    | 15              | 5        | 200  | 400 |      |
|                                     |                                 | , CC > , OD                                       | 15              | 10       | 60   | 120 |      |
|                                     |                                 |                                                   |                 | 5        | 100  | 200 |      |
| t <sub>THL</sub> , t <sub>TLH</sub> | Transition time                 | All modes                                         |                 | 10       | 50   | 100 | ns   |
|                                     |                                 |                                                   |                 | 15       | 40   | 80  |      |
| C <sub>IN</sub>                     | Input capacitance               | Any input                                         |                 |          | 5    | 7.5 | pF   |



**Figure 5. Quiescent Device Current** 

www.ti.com



Figure 6. Input Current



Figure 7. Input Voltage



Figure 8. Typical Input Switching as a Function of High-Level Supply Voltage (SELECT at V<sub>CC</sub> – CMOS Mode



Figure 9. Typical Input Switching as a Function of High-Level Supply Voltage (SELECT at  $V_{\rm SS}$  – TTL Mode)



Figure 10. High-Level Supply Voltage vs. Low-Level Supply Voltage



A. Dimensions in parentheses are in millimeters and are derived form the basic inch dimensions as indicated. Grid graduations are in mils  $(10^{-3})$  inch).

Figure 11. Dimensions and Pad Layout



## PACKAGE OPTION ADDENDUM

31-May-2014

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| CD4504BMPWREP    | ACTIVE | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | 4504BEP              | Samples |
| V62/09606-01XE   | ACTIVE | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | 4504BEP              | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

31-May-2014

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD4504B-EP:

■ Military: CD4504B-MIL

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

PACKAGE MATERIALS INFORMATION

www.ti.com 26-Jan-2013

## TAPE AND REEL INFORMATION





| A0 | <u> </u>                                                  |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD4504BMPWREP | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 26-Jan-2013



## \*All dimensions are nominal

|   | Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| I | CD4504BMPWREP | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |  |

PW (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



## PW (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

## Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity