

Sample &

Buy



### ISO7842, ISO7842F

SLLSEJ0D -OCTOBER 2014-REVISED DECEMBER 2015

Support &

Community

....

# ISO7842 ISO7842F High-Performance, 8000 V<sub>PK</sub> Reinforced Quad-Channel Digital Isolator

Technical

Documents

#### 1 Features

- Signaling Rate: Up to 100 Mbps
- Wide Supply Range: 2.25 V to 5.5 V
- 2.25 V to 5.5 V Level Translation
- Wide Temperature Range: -55°C to 125°C
- Low Power Consumption, Typical 1.7 mA per Channel at 1 Mbps
- Low Propagation Delay: 11 ns Typical (5 V Supplies)
- Industry leading CMT(Min): ±100 kV/µs
- Robust Electromagnetic Compatibility (EMC)
- System-Level ESD, EFT, and Surge Immunity
- Low Emissions
- Isolation Barrier Life: >25 Years
- Wide Body SOIC-16 Package and Extra-Wide Body SOIC-16 Package Options
- Safety and Regulatory Approvals:
  - 8000 V<sub>PK</sub> Reinforced Isolation per DIN V VDE V 0884-10 (VDE V 0884-10):2006-12
  - 5.7 kV<sub>RMS</sub> Isolation for 1 Minute per UL 1577
  - CSA Component Acceptance Notice 5A, IEC 60950-1, IEC 60601-1 and IEC 61010-1 End **Equipment Standards**
  - CQC Certification per GB4943.1-2011
  - DW Package Certifications Complete; DWW Certifications Planned

#### Applications 2

- Industrial Automation
- Motor Control
- **Power Supplies**
- Solar Inverters
- Medical Equipment
- Hybrid Electric Vehicles

## 3 Description

Tools &

Software

The ISO7842 is a high-performance, quad-channel digital isolator with 8000  $V_{\text{PK}}$  isolation voltage. This device reinforced isolation certifications has according to VDE, CSA, and CQC. The isolator provides high electromagnetic immunity and low emissions at low power consumption, while isolating CMOS or LVCMOS digital I/Os. Each isolation channel has a logic input and output buffer separated by silicon dioxide (SiO<sub>2</sub>) insulation barrier. This device comes with enable pins which can be used to put the respective outputs in high impedance for multi-master drivina applications and to reduce power consumption. ISO7842 has two forward and two reverse-direction channels. If the input power or signal is lost, default output is 'high' for the ISO7842 device and 'low' for the ISO7842F device. See Device *Functional Modes* for further details. Used in conjunction with isolated power supplies, this device prevents noise currents on a data bus or other circuits from entering the local ground and interfering with or damaging sensitive circuitry. Through innovative chip design and layout techniques, electromagnetic compatibility of ISO7842 has been significantly enhanced to ease system-level ESD, EFT, Surge and Emissions compliance. ISO7842 is available in 16-pin SOIC wide-body (DW) package and extra-wide body (DWW) packages.

## Device Information<sup>(1)</sup>

| PART NUMBER           | PACKAGE                      | BODY SIZE (NOM)    |
|-----------------------|------------------------------|--------------------|
| ISO7842 /<br>ISO7842F | SOIC, DW (16)                | 10.30 mm × 7.50 mm |
|                       | Extra wide SOIC,<br>DWW (16) | 10.30 mm × 14.0 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### V<sub>CCI</sub> Vcco Isolation Capacitor OUTx INx ENx GNDI GNDO

**Simplified Schematic** 

- (1) V<sub>CCI</sub> and GNDI are supply and ground connections respectively for the input channels.
- (2) V<sub>CCO</sub> and GNDO are supply and ground connections respectively for the output channels.



# **Table of Contents**

| 1 | Feat | ures 1                              |
|---|------|-------------------------------------|
| 2 | App  | lications 1                         |
| 3 | Dese | cription 1                          |
| 4 | Revi | sion History 2                      |
| 5 |      | Configuration and Functions 4       |
| 6 |      | cifications5                        |
|   | 6.1  | Absolute Maximum Ratings 5          |
|   | 6.2  | ESD Ratings 5                       |
|   | 6.3  | Recommended Operating Conditions 5  |
|   | 6.4  | Thermal Information 6               |
|   | 6.5  | Power Dissipation Characteristics 6 |
|   | 6.6  | Electrical Characteristics, 5 V 7   |
|   | 6.7  | Electrical Characteristics, 3.3 V 8 |
|   | 6.8  | Electrical Characteristics, 2.5 V 9 |
|   | 6.9  | Switching Characteristics, 5 V 10   |
|   | 6.10 | Switching Characteristics, 3.3 V 10 |
|   | 6.11 | Switching Characteristics, 2.5 V 11 |
|   | 6.12 | Typical Characteristics 12          |
| 7 | Para | meter Measurement Information 13    |
| 8 | Deta | iled Description 15                 |

|    | 8.1  | Overview                          | 15 |
|----|------|-----------------------------------|----|
|    | 8.2  | Functional Block Diagram          | 15 |
|    | 8.3  | Feature Description               | 16 |
|    | 8.4  | Device Functional Modes           | 20 |
| 9  | App  | lication and Implementation       | 22 |
|    | 9.1  | Application Information           | 22 |
|    | 9.2  | Typical Application               | 22 |
| 10 | Pow  | ver Supply Recommendations        | 24 |
| 11 |      | out                               |    |
|    | -    | Layout Guidelines                 |    |
|    | 11.2 | Layout Example                    | 25 |
| 12 | Dev  | ice and Documentation Support     | 26 |
|    | 12.1 |                                   |    |
|    | 12.2 | Related Links                     | 26 |
|    | 12.3 | Community Resources               | 26 |
|    | 12.4 | Trademarks                        | 26 |
|    | 12.5 | Electrostatic Discharge Caution   | 26 |
|    | 12.6 | Glossary                          |    |
| 13 | Мес  | hanical, Packaging, and Orderable |    |
|    |      | mation                            | 26 |
|    |      |                                   |    |

## **4** Revision History

| Cł | nanges from Revision C (July 2015) to Revision D                                                                                                 | Page |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Added Features: DW Package Certifications Complete; DWW Certifications Planned                                                                   | 1    |
| •  | Added text to the Description: and extra-wide body (DWW) packages.                                                                               | 1    |
| •  | Added package: Extra wide SOIC, DWW (16) to the Device Information table                                                                         | 1    |
| •  | Changed the MIN value of CMTI in <i>Electrical Characteristics</i> , 5 V, 5 V table From: 70 To: 100 kV/µs, deleted the TYP value of 100 kV/µs   |      |
| •  | Added the Supply Current - ISO7842DW and ISO7842FDW section to the <i>Electrical Characteristics, 5 V</i>                                        | 7    |
| •  | Added the Supply Current - ISO7842DWW and ISO7842FDWW section to the Electrical Characteristics, 5 V                                             | 7    |
| •  | Changed the MIN value of CMTI in <i>Electrical Characteristics</i> , 3.3 V, 5 V table From: 70 To: 100 kV/µs, deleted the TYP value of 100 kV/µs | 8    |
| •  | Added the Supply Current - ISO7842DW and ISO7842FDW section to the <i>Electrical Characteristics, 3.3 V</i>                                      | 8    |
| •  | Added the Supply Current - ISO7842DWW and ISO7842FDWW section to the Electrical Characteristics, 3.3 V                                           | 8    |
| •  | Changed the MIN value of CMTI in <i>Electrical Characteristics</i> , 2.5 V, 5 V table From: 70 To: 100 kV/µs, deleted the TYP value of 100 kV/µs | 9    |
| •  | Added the Supply Current - ISO7842DW and ISO7842FDW section to the <i>Electrical Characteristics</i> , 2.5 V                                     | 9    |
| •  | Added the Supply Current - ISO7842DWW and ISO7842FDWW section to the Electrical Characteristics, 2.5 V                                           | 9    |
| •  | Added the 16-DWW Package to Table 1                                                                                                              | 16   |
| •  | Added the DWW package information to Table 2                                                                                                     | 17   |
| •  | Added the DWW package inforamtion to Table 4                                                                                                     |      |
| •  | Added text to the Application Information section: " isolation voltage per UL 1577."                                                             |      |

www.ti.com

### Page

SLLSEJ0D - OCTOBER 2014-REVISED DECEMBER 2015

## 

### Changes from Revision A (November 2014) to Revision B

## Changed the document title From: "Quad-Channel Digital Isolator" To: "Quad-Channel 2/2 Digital Isolator" ...... 1 Added Features 2.25 V to 5.5 V Level Translation ...... 1 Changed Features From: Wide Body SOIC-16 Package To: Wide Body and Extra-Wide Body SOIC-16 Package Options ...... 1 Changed the Simplified Schematic and added Notes 1 and 2...... 1 Changed Table 2 title From: DIN V VDE 0884-10 (VDE V 0884-10) and UL 1577 Insulation Characteristics To:

## Changes from Original (October 2014) to Revision A

### Page

Page

|   | Changed Festure From All Agencies Approvals Danding Tey All Agencies Approvals Diamod                                                                                                                                      |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| • | Changed Feature From: All Agencies Approvals Pending To: All Agencies Approvals Planned 1                                                                                                                                  |
| • | Changed statement in the Description From; "This device is certified to meet reinforced isolation requirements by VDE and CSA." To: "This device is being reviewed for reinforced isolation certification by VDE and CSA." |
| • | Changed R <sub>IO</sub> MIN value From: 10 <sup>9</sup> To: 10 <sup>11</sup> in the Table 1 table                                                                                                                          |
| • | Changed the first row of information in the <i>Regulatory Information</i> table                                                                                                                                            |



## 5 Pin Configuration and Functions



## **Pin Functions**

| PII              | N     | 1/0 | DECODIDION                                                                                                               |  |
|------------------|-------|-----|--------------------------------------------------------------------------------------------------------------------------|--|
| NAME             | NO.   | I/O | DESCRIPTION                                                                                                              |  |
| EN1              | 7     | I   | Output enable 1. Output pins on side 1 are enabled when EN1 is high or open and in high-impedance state when EN1 is low. |  |
| EN2              | 10    | I   | Output enable 2. Output pins on side 2 are enabled when EN2 is high or open and in high-impedance state when EN2 is low. |  |
| GND1             | 2, 8  | _   | nd connection for V <sub>CC1</sub>                                                                                       |  |
| GND2             | 9, 15 | _   | nd connection for V <sub>CC2</sub>                                                                                       |  |
| INA              | 3     | I   | channel A                                                                                                                |  |
| INB              | 4     | I   | hannel B                                                                                                                 |  |
| INC              | 12    | I   | channel C                                                                                                                |  |
| IND              | 11    | I   | Input, channel D                                                                                                         |  |
| OUTA             | 14    | 0   | Output, channel A                                                                                                        |  |
| OUTB             | 13    | 0   | Output, channel B                                                                                                        |  |
| OUTC             | 5     | 0   | Output, channel C                                                                                                        |  |
| OUTD             | 6     | 0   | Output, channel D                                                                                                        |  |
| V <sub>CC1</sub> | 1     | _   | Power supply, V <sub>CC1</sub>                                                                                           |  |
| V <sub>CC2</sub> | 16    | _   | Power supply, V <sub>CC2</sub>                                                                                           |  |



## 6 Specifications

#### Absolute Maximum Ratings 6.1

See (1)

|                                        |                |                   | MIN  | МАХ                   | UNIT |
|----------------------------------------|----------------|-------------------|------|-----------------------|------|
| V <sub>CC1</sub> ,<br>V <sub>CC2</sub> | Supply voltage | ge <sup>(2)</sup> | -0.5 | 6                     | V    |
|                                        |                | INx               |      |                       |      |
|                                        | Voltage        | OUTx              | -0.5 | $V_{CCX} + 0.5^{(3)}$ | V    |
|                                        |                | ENx               |      |                       |      |
| I <sub>O</sub>                         | Output curre   | nt                | -15  | 15                    | mA   |
| Surge immunity                         |                |                   |      | 12.8                  | kV   |
| T <sub>stg</sub>                       | Storage tem    | perature          | -65  | 150                   | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

All voltage values except differential I/O bus voltages are with respect to the local ground terminal (GND1 or GND2) and are peak (2) voltage values.

(3)Maximum voltage must not exceed 6 V

## 6.2 ESD Ratings

|                       |                        |                                                                                                | VALUE | UNIT |
|-----------------------|------------------------|------------------------------------------------------------------------------------------------|-------|------|
|                       |                        | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>                    | ±6000 |      |
| V <sub>(ESD)</sub> EI | lectrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all $\ensuremath{pins^{(2)}}$ | ±1500 | V    |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. (1)

JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. (2)

## 6.3 Recommended Operating Conditions

|                                        |                                           |                               | MIN                                 | NOM | MAX                             | UNIT |
|----------------------------------------|-------------------------------------------|-------------------------------|-------------------------------------|-----|---------------------------------|------|
| V <sub>CC1</sub> ,<br>V <sub>CC2</sub> | Supply voltage                            |                               | 2.25                                |     | 5.5                             | V    |
|                                        |                                           | $V_{CCO}^{(1)} = 5 V$         | -4                                  |     |                                 |      |
| I <sub>OH</sub>                        | I <sub>OH</sub> High-level output current | $V_{CCO}^{(1)} = 3.3 V$       | -2                                  |     |                                 | mA   |
|                                        |                                           | $V_{\rm CCO}^{(1)} = 2.5 \ V$ | -1                                  |     |                                 |      |
|                                        |                                           | $V_{CCO}^{(1)} = 5 V$         |                                     |     | 4                               |      |
| I <sub>OL</sub>                        | I <sub>OL</sub> Low-level output current  | $V_{CCO}^{(1)} = 3.3 V$       |                                     |     | 2                               | mA   |
|                                        |                                           | $V_{\rm CCO}^{(1)} = 2.5 \ V$ |                                     |     | 1                               |      |
| VIH                                    | High-level input voltage                  |                               | $0.7 \times V_{CCI}$ <sup>(1)</sup> |     | V <sub>CCI</sub> <sup>(1)</sup> | V    |
| VIL                                    | Low-level input voltage                   |                               | 0                                   |     | $0.3 \times V_{CCI}^{(1)}$      | V    |
| DR                                     | Signaling rate                            |                               | 0                                   |     | 100                             | Mbps |
| TJ                                     | Junction temperature <sup>(2)</sup>       |                               | -55                                 |     | 150                             | °C   |
| T <sub>A</sub>                         | Ambient temperature                       |                               | -55                                 | 25  | 125                             | °C   |

(1)

 $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$ . To maintain the recommended operating conditions for T<sub>J</sub>, see *Thermal Information*. (2)

### ISO7842, ISO7842F

SLLSEJ0D-OCTOBER 2014-REVISED DECEMBER 2015

ÈXAS

## 6.4 Thermal Information

|                          | THERMAL METRIC <sup>(1)</sup>                | DW (SOIC) | DWW (SOIC) | LINUT |
|--------------------------|----------------------------------------------|-----------|------------|-------|
|                          |                                              | 16 Pins   | 16 Pins    | UNIT  |
| $R_{\theta J A}$         | Junction-to-ambient thermal resistance       | 78.9      | 78.9       |       |
| R <sub>0JC(top)</sub>    | Junction-to-case(top) thermal resistance     | 41.6      | 41.1       |       |
| $R_{	extsf{	heta}JB}$    | Junction-to-board thermal resistance         | 43.6      | 49.5       | °C/W  |
| ΨJT                      | Junction-to-top characterization parameter   | 15.5      | 15.2       | °C/VV |
| ΨЈВ                      | Junction-to-board characterization parameter | 43.1      | 48.8       |       |
| R <sub>0JC(bottom)</sub> | Junction-to-case(bottom) thermal resistance  | N/A       | N/A        |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## 6.5 Power Dissipation Characteristics

|                 |                                                |                                                                      | VALUE | UNIT |
|-----------------|------------------------------------------------|----------------------------------------------------------------------|-------|------|
| PD              | Maximum power dissipation by ISO7842           | V <sub>CC1</sub> = V <sub>CC2</sub> = 5.5 V, T <sub>J</sub> = 150°C, | 200   |      |
| P <sub>D1</sub> | Maximum power dissipation by side-1 of ISO7842 | $C_L = 15 \text{ pF}$ , input a 50 MHz 50% duty cycle                | 100   | mW   |
| $P_{D2}$        | Maximum power dissipation by side-2 of ISO7842 | square wave                                                          | 100   |      |

Copyright © 2014–2015, Texas Instruments Incorporated



## 6.6 Electrical Characteristics, 5 V

 $V_{CC1} = V_{CC2} = 5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                          | TEST CONDITIONS                                                               | MIN                                   | TYP                   | MAX  | UNIT  |
|-------------------------------------|------------------------------------|-------------------------------------------------------------------------------|---------------------------------------|-----------------------|------|-------|
| V <sub>OH</sub>                     | High-level output voltage          | I <sub>OH</sub> = -4 mA; see Figure 7                                         | $V_{CCO}^{(1)} - 0.4$                 | $V_{CCO}^{(1)} - 0.2$ |      | V     |
| V <sub>OL</sub>                     | Low-level output voltage           | I <sub>OL</sub> = 4 mA; see Figure 7                                          |                                       | 0.2                   | 0.4  | V     |
| V <sub>I(HYS)</sub>                 | Input threshold voltage hysteresis |                                                                               | 0.1 x V <sub>CCO</sub> <sup>(1)</sup> |                       |      | V     |
| I <sub>IH</sub>                     | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx or ENx               |                                       |                       | 10   |       |
| IIL                                 | Low-level input current            | V <sub>IL</sub> = 0 V at INx or ENx                                           | -10                                   |                       |      | μA    |
| CMTI                                | Common-mode transient immunity     | $V_I = V_{CCI}^{(1)}$ or 0 V; see Figure 10                                   | 100                                   |                       |      | kV/µs |
| SUPPLY C                            | CURRENT - ISO7842DW and ISO7842F   | DW                                                                            |                                       |                       |      |       |
| I <sub>CC1</sub> , I <sub>CC2</sub> | Disable                            |                                                                               |                                       | 1                     | 1.5  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | Disable                            | EN1 = EN2 = 0 V, $V_1 = V_{CCI}^{(1)}$<br>(ISO7842F), $V_1 = 0$ V (ISO7842)   |                                       | 3.4                   | 4.8  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | DC signal                          | $V_1 = 0 V ISO7842F$ ), $V_1 = V_{CCI}^{(1)}$<br>(ISO7842)                    |                                       | 2                     | 2.7  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | DC signal                          | $V_{I} = V_{CCI}^{(1)} (ISO7842F) , V_{I} = 0 V$<br>(ISO7842)                 | 4.4                                   |                       | 6.1  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 1 Mbps                             |                                                                               |                                       | 3.3                   | 4.6  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 10 Mbps                            | All channels switching with square wave clock input; $C_1 = 15 \text{ pF}$    |                                       | 4.2                   | 5.6  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 100 Mbps                           |                                                                               |                                       | 13.7                  | 16.6 | mA    |
| SUPPLY C                            | URRENT - ISO7842DWW and ISO7842    | 2FDWW                                                                         |                                       |                       |      |       |
| I <sub>CC1</sub> , I <sub>CC2</sub> | Disable                            |                                                                               |                                       | 1                     | 1.5  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | Disable                            | EN1 = EN2 = 0 V, $V_1 = V_{CC1}^{(1)}$<br>(ISO7842F), $V_1 = 0$ V (ISO7842)   |                                       | 3.4                   | 4.8  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | DC signal                          | $V_{I} = 0 V ISO7842F)$ , $V_{I} = V_{CCI}^{(1)}$<br>(ISO7842)                |                                       | 2                     | 2.8  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | DC signal                          | $V_{I} = V_{CCI}^{(1)} (ISO7842F) , V_{I} = 0 V$<br>(ISO7842)                 |                                       | 4.4                   | 6.3  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 1 Mbps                             |                                                                               |                                       | 3.4                   | 4.7  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 10 Mbps                            | All channels switching with square wave<br>clock input; $C_L = 15 \text{ pF}$ |                                       | 4.3                   | 5.9  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 100 Mbps                           |                                                                               |                                       | 14                    | 17.3 | mA    |

(1)  $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$ .

SLLSEJ0D-OCTOBER 2014-REVISED DECEMBER 2015

www.ti.com

STRUMENTS

**EXAS** 

## 6.7 Electrical Characteristics, 3.3 V

## $V_{CC1} = V_{CC2} = 3.3 \text{ V} \pm 10\%$ (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                          | TEST CONDITIONS                                                                                                                                                                   | MIN                                   | TYP                   | MAX  | UNIT  |
|-------------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----------------------|------|-------|
| V <sub>OH</sub>                     | High-level output voltage          | $I_{OH} = -2 \text{ mA}; \text{ see Figure 7}$                                                                                                                                    | $V_{CCO}^{(1)} - 0.4$                 | $V_{CCO}^{(1)} - 0.2$ |      | V     |
| V <sub>OL</sub>                     | Low-level output voltage           | I <sub>OL</sub> = 2 mA; see Figure 7                                                                                                                                              |                                       | 0.2                   | 0.4  | V     |
| V <sub>I(HYS)</sub>                 | Input threshold voltage hysteresis |                                                                                                                                                                                   | 0.1 x V <sub>CCO</sub> <sup>(1)</sup> |                       |      | V     |
| I <sub>IH</sub>                     | High-level input current           | $V_{IH} = V_{CCI}^{(1)}$ at INx or ENx                                                                                                                                            |                                       |                       | 10   |       |
| IIL                                 | Low-level input current            | V <sub>IL</sub> = 0 V at INx or ENx                                                                                                                                               | -10                                   |                       |      | μA    |
| CMTI                                | Common-mode transient immunity     | $V_{I} = V_{CCI}^{(1)}$ or 0 V; see Figure 10                                                                                                                                     | 100                                   |                       |      | kV/µs |
| SUPPLY C                            | CURRENT - ISO7842DW and ISO7842    | FDW                                                                                                                                                                               |                                       |                       |      |       |
| I <sub>CC1</sub> , I <sub>CC2</sub> | Disable                            |                                                                                                                                                                                   |                                       | 1                     | 1.5  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | Disable                            | $ \begin{array}{l} {\sf EN1} = {\sf EN2} = 0 \; {\sf V}, \; {\sf V_I} = {\sf V_{CCI}}^{(1)} \; ({\sf ISO7842F}) \; , \\ {\sf V_I} = 0 \; {\sf V} \; ({\sf ISO7842}) \end{array} $ |                                       | 3.4                   | 4.8  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | DC signal                          | $V_{I} = 0 V (ISO7842F) , V_{I} = V_{CCI}^{(1)}$<br>(ISO7842)                                                                                                                     |                                       | 2                     | 2.7  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | DC signal                          | $V_{I} = V_{CCI}^{(1)} (ISO7842F) , V_{I} = 0 V$<br>(ISO7842)                                                                                                                     |                                       | 4.4                   | 6.1  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 1 Mbps                             |                                                                                                                                                                                   |                                       | 3.3                   | 4.5  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 10 Mbps                            | All channels switching with square wave<br>clock input; CL = 15 pF                                                                                                                |                                       | 4                     | 5.2  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 100 Mbps                           |                                                                                                                                                                                   |                                       | 10.8                  | 12.9 | mA    |
| SUPPLY C                            | CURRENT - ISO7842DWW and ISO78     | 42FDWW                                                                                                                                                                            |                                       |                       |      |       |
| I <sub>CC1</sub> , I <sub>CC2</sub> | Disable                            |                                                                                                                                                                                   |                                       | 1                     | 1.5  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | Disable                            | $ \begin{array}{l} {\sf EN1} = {\sf EN2} = 0 \; {\sf V}, \; {\sf V_I} = {\sf V_{CCI}}^{(1)} \; ({\sf ISO7842F}) \; , \\ {\sf V_I} = 0 \; {\sf V} \; ({\sf ISO7842}) \end{array} $ |                                       | 3.4                   | 4.8  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | DC signal                          | $V_{I} = 0 V (ISO7842F) , V_{I} = V_{CCI}^{(1)}$<br>(ISO7842)                                                                                                                     |                                       | 2                     | 2.8  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | DC signal                          | $V_{I} = V_{CCI}^{(1)} (ISO7842F) , V_{I} = 0 V$<br>(ISO7842)                                                                                                                     |                                       | 4.4                   | 6.3  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 1 Mbps                             |                                                                                                                                                                                   |                                       | 3.4                   | 4.7  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 10 Mbps                            | All channels switching with square wave<br>clock input; C <sub>I</sub> = 15 pF                                                                                                    |                                       | 4.1                   | 5.5  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 100 Mbps                           |                                                                                                                                                                                   |                                       | 11                    | 13.6 | mA    |

(1)  $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$ .



## 6.8 Electrical Characteristics, 2.5 V

 $V_{CC1} = V_{CC2} = 2.5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                          | TEST CONDITIONS                                                                                                                                                                   | MIN                                   | ТҮР                   | MAX  | UNIT  |
|-------------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----------------------|------|-------|
| V <sub>OH</sub>                     | High-level output voltage          | I <sub>OH</sub> = -1 mA; see Figure 7                                                                                                                                             | $V_{CCO}^{(1)} - 0.4$                 | $V_{CCO}^{(1)} - 0.2$ |      | V     |
| V <sub>OL</sub>                     | Low-level output voltage           | I <sub>OL</sub> = 1 mA; see Figure 7                                                                                                                                              |                                       | 0.2                   | 0.4  | V     |
| V <sub>I(HYS)</sub>                 | Input threshold voltage hysteresis |                                                                                                                                                                                   | 0.1 x V <sub>CCO</sub> <sup>(1)</sup> |                       |      | V     |
| I <sub>IH</sub>                     | High-level input current           | $V_{IH} = V_{CCI}^{(1)}$ at INx or ENx                                                                                                                                            |                                       |                       | 10   |       |
| IIL                                 | Low-level input current            | V <sub>IL</sub> = 0 V at INx or ENx                                                                                                                                               | -10                                   |                       |      | μA    |
| CMTI                                | Common-mode transient immunity     | $V_{I} = V_{CCI}^{(1)}$ or 0 V; see Figure 10                                                                                                                                     | 100                                   |                       |      | kV/µs |
| SUPPLY                              | CURRENT - ISO7842DW and ISO7842    | 2FDW                                                                                                                                                                              |                                       |                       |      |       |
| I <sub>CC1</sub> , I <sub>CC2</sub> | Disable                            |                                                                                                                                                                                   |                                       | 1                     | 1.5  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | Disable                            | $ \begin{array}{l} {\sf EN1} = {\sf EN2} = 0 \; {\sf V}, \; {\sf V_I} = {\sf V_{CCI}}^{(1)} \; ({\sf ISO7842F}) \; , \\ {\sf V_I} = 0 \; {\sf V} \; ({\sf ISO7842}) \end{array} $ |                                       | 3.4                   | 4.8  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | DC signal                          | V <sub>I</sub> = 0 V (ISO7842F) , V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO7842)                                                                                      |                                       | 2                     | 2.7  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | DC signal                          | $V_{I} = V_{CCI}^{(1)} (ISO7842F) , V_{I} = 0 V (ISO7842)$                                                                                                                        |                                       | 4.4                   | 6.1  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 1 Mbps                             |                                                                                                                                                                                   |                                       | 3.2                   | 4.5  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 10 Mbps                            | All channels switching with square wave<br>clock input; $C_1 = 15  \text{pF}$                                                                                                     |                                       | 3.7                   | 5.1  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 100 Mbps                           |                                                                                                                                                                                   |                                       | 8.9                   | 10.8 | mA    |
| SUPPLY                              | CURRENT - ISO7842DWW and ISO78     | 42FDWW                                                                                                                                                                            |                                       |                       |      |       |
| I <sub>CC1</sub> , I <sub>CC2</sub> | Disable                            |                                                                                                                                                                                   |                                       | 1                     | 1.5  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | Disable                            | $ \begin{array}{l} {\sf EN1} = {\sf EN2} = 0 \; {\sf V}, \; {\sf V_I} = {\sf V_{CCI}}^{(1)} \; ({\sf ISO7842F}) \; , \\ {\sf V_I} = 0 \; {\sf V} \; ({\sf ISO7842}) \end{array} $ |                                       | 3.4                   | 4.8  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | DC signal                          | V <sub>I</sub> = 0 V (ISO7842F) , V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO7842)                                                                                      |                                       | 2                     | 2.8  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | DC signal                          | $V_{I} = V_{CCI}^{(1)} (ISO7842F)$ , $V_{I} = 0 V (ISO7842)$                                                                                                                      |                                       | 4.4                   | 6.3  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 1 Mbps                             |                                                                                                                                                                                   |                                       | 3.3                   | 4.6  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 10 Mbps                            | All channels switching with square wave clock input; $C_1 = 15  \text{pF}$                                                                                                        |                                       | 3.8                   | 5.3  | mA    |
| I <sub>CC1</sub> , I <sub>CC2</sub> | 100 Mbps                           |                                                                                                                                                                                   |                                       | 9                     | 11.5 | mA    |

(1)  $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$ .

SLLSEJ0D-OCTOBER 2014-REVISED DECEMBER 2015

www.ti.com

TRUMENTS

EXAS

## 6.9 Switching Characteristics, 5 V

 $V_{CC1} = V_{CC2} = 5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                            | TEST CONDITIONS                                                | MIN | TYP  | MAX | UNIT |
|-------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------|-----|------|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                               |                                                                | 6   | 11   | 16  |      |
| PWD <sup>(1)</sup>                  | Pulse width distortion  t <sub>PHL</sub> - t <sub>PLH</sub>          | See Figure 7                                                   |     | 0.55 | 4.1 |      |
| t <sub>sk(o)</sub> <sup>(2)</sup>   | Channel-to-channel output skew time                                  | Same-direction channels                                        |     |      | 2.5 |      |
| t <sub>sk(pp)</sub> <sup>(3)</sup>  | Part-to-part skew time                                               |                                                                |     |      | 4.5 |      |
| t <sub>r</sub>                      | Output signal rise time                                              |                                                                |     | 1.7  | 3.9 | ns   |
| t <sub>f</sub>                      | Output signal fall time                                              | See Figure 7                                                   |     | 1.9  | 3.9 |      |
| t <sub>PHZ</sub>                    | Disable propagation delay, high-to-high impedance output             |                                                                |     | 12   | 20  |      |
| t <sub>PLZ</sub>                    | Disable propagation delay, low-to-high impedance output              |                                                                |     | 12   | 20  |      |
|                                     | Enable propagation delay, high impedance-to-high output for ISO7842  |                                                                |     | 10   | 20  | ns   |
| t <sub>PZH</sub>                    | Enable propagation delay, high impedance-to-high output for ISO7842F | See Figure 8                                                   |     | 2    | 2.5 | μs   |
|                                     | Enable propagation delay, high impedance-to-low output for ISO7842   |                                                                |     | 2    | 2.5 | μs   |
| t <sub>PZL</sub>                    | Enable propagation delay, high impedance-to-low output for ISO7842F  |                                                                |     | 10   | 20  | ns   |
| t <sub>fs</sub>                     | Default output delay time from input power loss                      | Measured from the time $V_{CC}$ goes below 1.7 V. See Figure 9 |     | 0.2  | 9   | μs   |
| t <sub>ie</sub>                     | Time interval error                                                  | 2 <sup>16</sup> – 1 PRBS data at 100 Mbps                      |     | 0.90 |     | ns   |

(1) Also known as pulse skew.

(2) t<sub>sk(0)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.

(3) t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.

## 6.10 Switching Characteristics, 3.3 V

 $V_{CC1} = V_{CC2} = 3.3 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                            | TEST CONDITIONS                                                | MIN | TYP  | MAX | UNIT |
|-------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------|-----|------|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                               | Oce Figure 7                                                   | 6   | 10.8 | 16  |      |
| PWD <sup>(1)</sup>                  | Pulse width distortion $ t_{PHL} - t_{PLH} $                         | See Figure 7                                                   |     | 0.7  | 4.2 |      |
| t <sub>sk(o)</sub> <sup>(2)</sup>   | Channel-to-channel output skew time                                  | Same-direction channels                                        |     |      | 2.2 |      |
| t <sub>sk(pp)</sub> <sup>(3)</sup>  | Part-to-part skew time                                               |                                                                |     |      | 4.5 |      |
| t <sub>r</sub>                      | Output signal rise time                                              | See Figure 7                                                   |     | 0.8  | 3   | ns   |
| t <sub>f</sub>                      | Output signal fall time                                              | See Figure 7                                                   |     | 0.8  | 3   |      |
| t <sub>PHZ</sub>                    | Disable propagation delay, high-to-high impedance output             |                                                                |     | 17   | 32  |      |
| t <sub>PLZ</sub>                    | Disable propagation delay, low-to-high impedance output              |                                                                |     | 17   | 32  |      |
|                                     | Enable propagation delay, high impedance-to-high output for ISO7842  |                                                                |     | 17   | 32  | ns   |
| t <sub>PZH</sub>                    | Enable propagation delay, high impedance-to-high output for ISO7842F | - See Figure 8                                                 |     | 2    | 2.5 | μs   |
|                                     | Enable propagation delay, high impedance-to-low output for ISO7842   | _                                                              |     | 2    | 2.5 | μs   |
| t <sub>PZL</sub>                    | Enable propagation delay, high impedance-to-low output for ISO7842F  | _                                                              |     | 17   | 32  | ns   |
| t <sub>fs</sub>                     | Default output delay time from input power loss                      | Measured from the time $V_{CC}$ goes below 1.7 V. See Figure 9 |     | 0.2  | 9   | μs   |
| t <sub>ie</sub>                     | Time interval error                                                  | 2 <sup>16</sup> – 1 PRBS data at 100 Mbps                      |     | 0.91 |     | ns   |

(1) Also known as Pulse Skew.

(2) t<sub>sk(0)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.

(3) t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.



## 6.11 Switching Characteristics, 2.5 V

 $V_{CC1} = V_{CC2} = 2.5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                              | TEST CONDITIONS                                                | MIN | TYP  | MAX  | UNIT |
|-------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------|-----|------|------|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                 |                                                                | 7.5 | 11.7 | 17.5 |      |
| PWD <sup>(1)</sup>                  | Pulse width distortion  t <sub>PHL</sub> - t <sub>PLH</sub>            | See Figure 7                                                   |     | 0.66 | 4.2  |      |
| t <sub>sk(o)</sub> <sup>(2)</sup>   | Channel-to-channel output skew time                                    | Same-direction Channels                                        |     |      | 2.2  |      |
| t <sub>sk(pp)</sub> <sup>(3)</sup>  | Part-to-part skew time                                                 |                                                                |     |      | 4.5  |      |
| t <sub>r</sub>                      | Output signal rise time                                                | Octo Firmer 7                                                  |     | 1    | 3.5  | ns   |
| t <sub>f</sub>                      | Output signal fall time                                                | See Figure 7                                                   |     | 1.2  | 3.5  |      |
| t <sub>PHZ</sub>                    | Disable propagation delay, high-to-high impedance output               |                                                                |     | 22   | 45   |      |
| t <sub>PLZ</sub>                    | Disable propagation delay, low-to-high impedance output                |                                                                |     | 22   | 45   |      |
|                                     | Enable propagation delay, high impedance-to-high<br>output for ISO7842 |                                                                |     | 18   | 45   | ns   |
| t <sub>PZH</sub>                    | Enable propagation delay, high impedance-to-high output for ISO7842F   | ─ See Figure 8                                                 |     | 2    | 2.5  | μs   |
|                                     | Enable propagation delay, high impedance-to-low output for ISO7842     | _                                                              |     | 2    | 2.5  | μs   |
| t <sub>PZL</sub>                    | Enable propagation delay, high impedance-to-low output for ISO7842F    |                                                                |     | 18   | 45   | ns   |
| t <sub>fs</sub>                     | Default output delay time from input power loss                        | Measured from the time $V_{CC}$ goes below 1.7 V. See Figure 9 |     | 0.2  | 9    | μs   |
| t <sub>ie</sub>                     | Time interval error                                                    | 2 <sup>16</sup> – 1 PRBS data at 100 Mbps                      |     | 0.91 |      | ns   |

(1) Also known as pulse skew.

(2) t<sub>sk(0)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.

(3) t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.

TEXAS INSTRUMENTS

www.ti.com

## 6.12 Typical Characteristics





## 7 Parameter Measurement Information



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle, t<sub>r</sub>  $\leq$  3 ns, t<sub>f</sub>  $\leq$  3ns, Z<sub>O</sub> = 50  $\Omega$ . At the input, 50  $\Omega$  resistor is required to terminate Input Generator signal. It is not needed in actual application.
- B.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within ±20%.

### Figure 7. Switching Characteristics Test Circuit and Voltage Waveforms



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  10 kHz, 50% duty cycle,  $t_r \leq 3$  ns,  $t_f \leq 3$  ns,  $Z_O = 50 \Omega$ .
- B.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within ±20%.

### Figure 8. Enable/Disable Propagation Delay Time Test Circuit and Waveform

STRUMENTS

XAS

## Parameter Measurement Information (continued)



A.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within ±20%.

## Figure 9. Default Output Delay Time Test Circuit and Voltage Waveforms



A.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within ±20%.

## Figure 10. Common-Mode Transient Immunity Test Circuit



## 8 Detailed Description

## 8.1 Overview

ISO7842 employs an ON-OFF Keying (OOK) modulation scheme to transmit the digital data across a silicon dioxide based isolation barrier. The transmitter sends a high frequency carrier across the barrier to represent one digital state and sends no signal to represent the other digital state. The receiver demodulates the signal after advanced signal conditioning and produces the output through a buffer stage. If the EN pin is low then the output goes to high impedance. ISO7842 also incorporates advanced circuit techniques to maximize the CMTI performance and minimize the radiated emissions due the high frequency carrier and IO buffer switching. The conceptual block diagram of a digital capacitive isolator, Figure 11, shows a functional block diagram of a typical channel.

## 8.2 Functional Block Diagram



Figure 11. Conceptual Block Diagram of a Digital Capacitive Isolator

Also a conceptual detail of how the ON/OFF Keying scheme works is shown in Figure 12.



Figure 12. On-Off Keying (OOK) Based Modulation Scheme

### ISO7842, ISO7842F

SLLSEJ0D-OCTOBER 2014-REVISED DECEMBER 2015



EXAS

## 8.3 Feature Description

| PRODUCT  | CHANNEL DIRECTION | RATED ISOLATION                                             | MAX DATA RATE | DEFAULT OUTPUT |  |
|----------|-------------------|-------------------------------------------------------------|---------------|----------------|--|
| 1807942  | 2 Forward,        | 5700 V <sub>RMS</sub> / 8000 V <sub>PK</sub> <sup>(1)</sup> | 100 Mbps      | High           |  |
| ISO7842  | 2 Reverse         | 5700 V <sub>RMS</sub> / 6000 V <sub>PK</sub> ( /            |               | nign           |  |
| 10070405 | 2 Forward,        | 5700 V ( 0000 V (1)                                         |               | L eu v         |  |
| ISO7842F | 2 Reverse         | 5700 $V_{RMS}$ / 8000 $V_{PK}$ <sup>(1)</sup>               | 100 Mbps      | Low            |  |

(1) See *Regulatory Information* for detailed isolation ratings.

## 8.3.1 High Voltage Feature Description

# Table 1. Package Insulation and Safety-Related Specifications over recommended operating conditions (unless otherwise noted)

| PARAMETER             |                                                                                                              | TEST CONDITIONS                                                                                           |                   | MIN              | TYP | MAX | UNIT       |
|-----------------------|--------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------|------------------|-----|-----|------------|
|                       |                                                                                                              | Shortest terminal-to-terminal distance                                                                    |                   | 8                |     |     | <b>~</b> ~ |
| L(I01)                | Minimum air gap (clearance)                                                                                  | through air                                                                                               | 16-DWW<br>Package | 14.5             |     |     | mm         |
| L(I02) <sup>(1)</sup> | Minimum external tracking<br>(creepage) Shortest terminal-to-terminal distance<br>across the package surface | 16-DW<br>Package                                                                                          | 8                 |                  |     |     |            |
|                       |                                                                                                              | across the package surface                                                                                | 16-DWW<br>Package | 14.5             |     |     | mm         |
| CTI                   | Tracking resistance (comparative tracking index)                                                             | DIN EN 60112 (VDE 0303-11); IEC 601                                                                       | 12; UL 746A       | 600              |     |     | V          |
| D                     | Isolation resistance, input to                                                                               | $V_{IO} = 500 \text{ V}, \text{ T}_{A} = 25^{\circ}\text{C}$                                              |                   | 10 <sup>12</sup> |     |     | Ω          |
| R <sub>IO</sub>       | output <sup>(2)</sup>                                                                                        | $V_{IO} = 500 \text{ V}, 100^{\circ}\text{C} \le \text{T}_{A} \le \text{max}$                             |                   | 10 <sup>11</sup> |     |     | Ω          |
| C <sub>IO</sub>       | Barrier capacitance, input to output <sup>(2)</sup>                                                          | $V_{IO} = 0.4 \text{ x} \sin (2\pi ft), f = 1 \text{ MHz}$                                                |                   |                  | 2   |     | pF         |
| CI                    | Input capacitance <sup>(3)</sup>                                                                             | $V_{I} = V_{CC}/2 + 0.4 \text{ x sin } (2\pi \text{ft}), \text{ f} = 1 \text{ MHz}, V_{CC} = 5 \text{ V}$ |                   |                  | 2   |     | pF         |

(1) Per JEDEC package dimensions.

(2) All pins on each side of the barrier tied together creating a two-terminal device.

(3) Measured from input pin to ground.

## NOTE

Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance.

Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed circuit board are used to help increase these specifications.

Copyright © 2014–2015, Texas Instruments Incorporated



## ISO7842, ISO7842F SLLSEJOD – OCTOBER 2014 – REVISED DECEMBER 2015

## **Table 2. Insulation Characteristics**

| PARAMETER <sup>(1)</sup> |                                           | TEST CONDITIONS                                                                                                                         | SPECIF           | CATION           | UNIT             |
|--------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|------------------|
|                          |                                           |                                                                                                                                         | DW               | DWW              |                  |
| DTI                      | Distance through the insulation           | Minimum internal gap (internal clearance)                                                                                               | 21               | 21               | μm               |
| V                        |                                           | Time dependent dielectrie breekdeuur (TDDD) Test                                                                                        | 1500             | 2000             | V <sub>RMS</sub> |
| VIOWM                    | Maximum isolation working voltage         | Time dependent dielectric breakdown (TDDB) Test                                                                                         | 2121             | 2828             | V <sub>DC</sub>  |
| DIN V V                  | VDE V 0884-10 (VDE V 0884-10):200         | 6-12                                                                                                                                    |                  |                  |                  |
| V <sub>IOTM</sub>        | Maximum transient isolation voltage       | V <sub>TEST</sub> = V <sub>IOTM</sub><br>t = 60 sec (qualification)<br>t= 1 sec (100% production)                                       | 8000             | 8000             | V <sub>PK</sub>  |
| V <sub>IOSM</sub>        | Maximum surge isolation voltage           | Test method per IEC 60065, 1.2/50 $\mu$ s waveform, V <sub>TEST</sub> = 1.6 x V <sub>IOSM</sub> = 12800 V <sub>PK</sub> (qualification) | 8000             | 8000             | V <sub>PK</sub>  |
| V <sub>IORM</sub>        | Maximum repetitive peak isolation voltage |                                                                                                                                         | 2121             | 2828             | V <sub>PK</sub>  |
|                          |                                           | Method a, After Input/Output safety test subgroup 2/3,<br>$V_{PR} = V_{IORM} \times 1.2$ , t = 10 s,<br>Partial discharge < 5 pC        | 2545             | 3394             |                  |
| V <sub>PR</sub>          | Input-to-output test voltage              | Method a, After environmental tests subgroup 1,<br>$V_{PR} = V_{IORM} \times 1.6$ , t = 10 s,<br>Partial Discharge < 5 pC               | 3394             | 4525             | V <sub>PK</sub>  |
|                          |                                           | Method b1,<br>$V_{PR} = V_{IORM} \times 1.875$ , t = 1 s (100% Production test)<br>Partial discharge < 5 pC                             | 3977             | 5303             |                  |
| R <sub>S</sub>           | Isolation resistance                      | $V_{IO} = 500 \text{ V at } T_{S}$                                                                                                      | >10 <sup>9</sup> | >10 <sup>9</sup> | Ω                |
|                          | Pollution degree                          |                                                                                                                                         | 2                | 2                |                  |
| UL 157                   | 7                                         | ·                                                                                                                                       | •                |                  | ·                |
| V <sub>ISO</sub>         | Withstanding isolation voltage            |                                                                                                                                         | 5700             | 5700             | V <sub>RMS</sub> |

(1) Climatic Classification 55/125/21

## Table 3. IEC 60664-1 Ratings Table

| PARAMETER                           | TEST CONDITIONS                             | SPECIFICATION |
|-------------------------------------|---------------------------------------------|---------------|
| Material group                      |                                             | I             |
| Overvoltage category / Installation | Rated mains voltage ≤ 600 V <sub>RMS</sub>  | I–IV          |
| classification                      | Rated mains voltage ≤ 1000 V <sub>RMS</sub> | I—III         |

## 8.3.1.1 Regulatory Information

DW package certifications are complete. DWW package certifications are planned.

## **Table 4. Regulatory Information**

| VDE                                                                                                                                                                                                                                                            | CSA                                                                                                                                                                                                                                                                                                                                                                                                                                                           | UL                                                                 | CQC                                                                                                            |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Certified according to DIN V VDE<br>V 0884-10 (VDE V 0884-<br>10):2006-12 and DIN EN 60950-<br>1 (VDE 0805 Teil 1):2011-01                                                                                                                                     | Approved under CSA<br>Component Acceptance Notice<br>5A, IEC 60950-1, IEC 61010-1,<br>and IEC 60601-1                                                                                                                                                                                                                                                                                                                                                         | Certified according to UL 1577<br>Component Recognition<br>Program | Certified according to GB 4943.1-<br>2011                                                                      |  |  |  |  |  |
| Reinforced insulation<br>Maximum transient isolation<br>voltage, 8000 V <sub>PK</sub> ;<br>Maximum repetitive peak<br>isolation voltage, 2121 V <sub>PK</sub><br>(DW), 2828 V <sub>PK</sub> (DWW);<br>Maximum surge isolation<br>voltage, 8000 V <sub>PK</sub> | Reinforced insulation per CSA<br>61010-1-12 and IEC 61010-1<br>3rd Ed., 300 $V_{RMS}$ max working<br>voltage;<br>Reinforced insulation per CSA<br>60950-1-07+A1+A2 and IEC<br>60950-1-07+A1+A2 and IEC<br>60950-1 2nd Ed., 800 $V_{RMS}$<br>max working voltage (pollution<br>degree 2, material group I);<br>2 MOPP (Means of Patient<br>Protection) per CSA 60601-<br>1:14 and IEC 60601-1 Ed. 3.1,<br>250 $V_{RMS}$ (354 $V_{PK}$ ) max<br>working voltage | Single protection, 5700 V <sub>RMS</sub> <sup>(1)</sup>            | Reinforced Insulation, Altitude ≤<br>5000 m, Tropical Climate, 250 V <sub>RMS</sub><br>maximum working voltage |  |  |  |  |  |
| Certificate number: 40040142                                                                                                                                                                                                                                   | Master contract number:<br>220991                                                                                                                                                                                                                                                                                                                                                                                                                             | File number: E181974                                               | Certificate number:<br>CQC15001121716                                                                          |  |  |  |  |  |

(1) Production tested  $\ge$  6840 V<sub>RMS</sub> for 1 second in accordance with UL 1577.



### 8.3.1.2 Safety Limiting Values

Safety limiting intends to prevent potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier potentially leading to secondary system failures.

|                | PARAMETER                                  | TEST CONDITIONS                                                                              | MIN | TYP | MAX  | UNIT |
|----------------|--------------------------------------------|----------------------------------------------------------------------------------------------|-----|-----|------|------|
|                |                                            | $R_{\theta JA} = 78.9^{\circ}C/W, V_I = 5.5 V, T_J = 150^{\circ}C, T_A = 25^{\circ}C$        |     |     | 288  |      |
| I <sub>S</sub> | Is Safety input, output, or supply current | $R_{\theta JA} = 78.9^{\circ}C/W, V_{I} = 3.6 V, T_{J} = 150^{\circ}C, T_{A} = 25^{\circ}C$  |     |     | 440  | mA   |
|                |                                            | $R_{\theta JA} = 78.9^{\circ}C/W, V_{I} = 2.75 V, T_{J} = 150^{\circ}C, T_{A} = 25^{\circ}C$ |     |     | 576  |      |
| Ps             | Safety input, output, or total power       | $R_{\theta JA} = 78.9^{\circ}C/W, T_{J} = 150^{\circ}C, T_{A} = 25^{\circ}C$                 |     |     | 1584 | mW   |
| Τs             | Maximum safety temperature                 |                                                                                              |     |     | 150  | °C   |

| Table | 5. | Safety | Limiting | Values |
|-------|----|--------|----------|--------|
|-------|----|--------|----------|--------|

The maximum safety temperature is the maximum junction temperature specified for the device. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the *Thermal Information* is that of a device installed on a High-K test board for Leaded Surface Mount Packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance



SLLSEJ0D-OCTOBER 2014-REVISED DECEMBER 2015

XAS STRUMENTS

www.ti.com

## 8.4 Device Functional Modes

ISO7842 functional modes are shown in Table 6.

| V <sub>cci</sub> | V <sub>cco</sub> | INPUT<br>(INx) <sup>(2)</sup> | OUTPUT<br>ENABLE<br>(ENx) | OUTPUT<br>(OUTx) | COMMENTS                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|------------------|------------------|-------------------------------|---------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                  |                  | н                             | H or open                 | н                | Normal Operation:                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|                  |                  | L                             | H or open                 | L                | A channel output assumes the logic state of its input.                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| PU               | PU               | Open                          | H or open                 | Default          | Default mode: When INx is open, the corresponding channel output goes to its default logic state. Default= High for ISO7842 and Low for ISO7842F.                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| х                | PU               | х                             | L                         | Z                | A low value of Output Enable causes the outputs to be high-<br>impedance                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| PD               | PU               | x                             | H or open                 | Default          | Default mode: When $V_{CCI}$ is unpowered, a channel output assumes<br>the logic state based on the selected default option. Default= High for<br>ISO7842 and Low for ISO7842F.<br>When $V_{CCI}$ transitions from unpowered to powered-up, a channel<br>output assumes the logic state of its input.<br>When $V_{CCI}$ transitions from powered-up to unpowered, channel output<br>assumes the selected default state. |  |  |  |  |  |
| х                | PD               | х                             | х                         | Undetermined     | When $V_{CCO}$ is unpowered, a channel output is undetermined <sup>(3)</sup> .<br>When $V_{CCO}$ transitions from unpowered to powered-up, a channel output assumes the logic state of its input                                                                                                                                                                                                                        |  |  |  |  |  |

## Table 6. Function Table<sup>(1)</sup>

V<sub>CCI</sub> = Input-side V<sub>CC</sub>; V<sub>CCO</sub> = Output-side V<sub>CC</sub>; PU = Powered up (V<sub>CC</sub> ≥ 2.25 V); PD = Powered down (V<sub>CC</sub> ≤ 1.7 V); X = Irrelevant; H = High level; L = Low level; Z = High Impedance
 A strongly driven input signal can weakly power the floating V<sub>CC</sub> via an internal protection diode and cause undetermined output.
 The outputs are in undetermined state when 1.7 V < V<sub>CCI</sub>, V<sub>CCO</sub> < 2.25 V.</li>

Copyright © 2014–2015, Texas Instruments Incorporated



## 8.4.1 Device I/O Schematics



Figure 15. Device I/O Schematics

TEXAS INSTRUMENTS

www.ti.com

## 9 Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The ISO7842 is a high-performance, quad-channel digital isolator with 5.7 kV<sub>RMS</sub> isolation voltage per UL 1577. The device comes with enable pins on each side which can be used to put the respective outputs in high impedance for multi master driving applications and reduce power consumption. ISO7842 uses single-ended CMOS-logic switching technology. Its supply voltage range is from 2.25 V to 5.5 V for both supplies,  $V_{CC1}$  and  $V_{CC2}$ . When designing with digital isolators, it is important to keep in mind that due to the single-ended design structure, digital isolators do not conform to any specific interface standard and are only intended for isolating single-ended CMOS or TTL digital signal lines. The isolator is typically placed between the data controller (that is,  $\mu$ C or UART), and a data converter or a line transceiver, regardless of the interface type or standard.

## 9.2 Typical Application

Typical isolated RS-232 interface implementation is shown in Figure 16.



Figure 16. Isolated RS-232 Interface



## **Typical Application (continued)**

## 9.2.1 Design Requirements

For ISO7842, use the parameters shown in Table 7.

### **Table 7. Design Parameters**

| PARAMETER                                              | VALUE         |
|--------------------------------------------------------|---------------|
| Supply voltage                                         | 2.25 to 5.5 V |
| Decoupling capacitor between V <sub>CC1</sub> and GND1 | 0.1 μF        |
| Decoupling capacitor from V <sub>CC2</sub> and GND2    | 0.1 μF        |

## 9.2.2 Detailed Design Procedure

Unlike optocouplers, which need external components to improve performance, provide bias, or limit current, ISO7842 only needs two external bypass capacitors to operate.





## 9.2.2.1 Electromagnetic Compatibility (EMC) Considerations

Many applications in harsh industrial environment are sensitive to disturbances such as electrostatic discharge (ESD), electrical fast transient (EFT), surge and electromagnetic emissions. These electromagnetic disturbances are regulated by international standards such as IEC 61000-4-x and CISPR 22. Although system-level performance and reliability depends, to a large extent, on the application board design and layout, the ISO7842 incorporate many chip-level design improvements for overall system robustness. Some of these improvements include:

- Robust ESD protection for input and output signal pins and inter-chip bond pads.
- Low-resistance connectivity of ESD cells to supply and ground pins.
- Enhanced performance of high voltage isolation capacitor for better tolerance of ESD, EFT and surge events.
- Bigger on-chip decoupling capacitors to bypass undesirable high energy signals through a low impedance path.
- PMOS and NMOS devices isolated from each other by using guard rings to avoid triggering of parasitic SCRs.
- Reduced common mode currents across the isolation barrier by ensuring purely differential internal operation.

Copyright © 2014–2015, Texas Instruments Incorporated

## 9.2.3 Application Curve

Typical eye diagram of ISO7842 indicate low jitter and wide open eye at the maximum data rate of 100 Mbps.



Figure 18. Eye Diagram at 100 Mbps PRBS, 5 V and 25°C

## **10** Power Supply Recommendations

To ensure reliable operation at all data rates and supply voltages, a  $0.1-\mu$ F bypass capacitor is recommended at input and output supply pins (V<sub>CC1</sub> and V<sub>CC2</sub>). The capacitors should be placed as close to the supply pins as possible. If only a single primary-side power supply is available in an application, isolated power can be generated for the secondary-side with the help of a transformer driver such as Texas Instruments' SN6501. For such applications, detailed power supply design and transformer selection recommendations are available in SN6501 data sheet (SLLSEA0).



## 11 Layout

## 11.1 Layout Guidelines

A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 19). Layer stacking should be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer.

- Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link.
- Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow.
- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100 pF/inch<sup>2</sup>.
- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links usually have margin to tolerate discontinuities such as vias.

If an additional supply voltage plane or signal layer is needed, add a second power / ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly.

For detailed layout recommendations, see application note SLLA284, Digital Isolator Design Guide.

## 11.1.1 PCB Material

For digital circuit boards operating below 150 Mbps, (or rise and fall times higher than 1 ns), and trace lengths of up to 10 inches, use standard FR-4 epoxy-glass as PCB material. FR-4 (flame retardant 4) meets the requirements of Underwriters Laboratories UL94-V0, and is preferred over cheaper alternatives due to its lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and its self-extinguishing flammability-characteristics.

## 11.2 Layout Example



Figure 19. Layout Example Schematic

TEXAS INSTRUMENTS

www.ti.com

## **12 Device and Documentation Support**

## **12.1** Documentation Support

### 12.1.1 Related Documentation

See the Isolation Glossary (SLLA353)

## 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 8, Related Links

| PARTS    | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |  |  |
|----------|----------------|--------------|------------------------|---------------------|---------------------|--|--|--|
| ISO7842  | Click here     | Click here   | Click here             | Click here          | Click here          |  |  |  |
| ISO7842F | Click here     | Click here   | Click here             | Click here          | Click here          |  |  |  |

## **12.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 12.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGE OUTLINE



SOIC - 2.65 mm max height





NOTES:

- All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MO-013, variation AA.

www.ti.com

www.ti.com

SOIC

**NSTRUMENTS** 

ÈXAS

## EXAMPLE BOARD LAYOUT

## DW0016B

SOIC - 2.65 mm max height



NOTES: (continued)

Publication IPC-7351 may have alternate designs.
 Solder mask tolerances between and around signal pads can vary based on board fabrication site.

www.ti.com



## EXAMPLE STENCIL DESIGN

## DW0016B

SOIC - 2.65 mm max height



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 9. Board assembly site may have different recommendations for stencil design.

# **DWW0016A**



# **PACKAGE OUTLINE**

## SOIC - 2.65 mm max height

PLASTIC SMALL OUTLINE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 mm per side.
- 4. This dimension does not include interlead flash.



# **DWW0016A**

# **EXAMPLE BOARD LAYOUT**

## SOIC - 2.65 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **DWW0016A**

# **EXAMPLE STENCIL DESIGN**

## SOIC - 2.65 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.





19-Dec-2015

## PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | •       | Pins | •    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)     |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| ISO7842DW        | ACTIVE  | SOIC         | DW      | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | ISO7842        | Samples |
| ISO7842DWR       | ACTIVE  | SOIC         | DW      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | ISO7842        | Samples |
| ISO7842DWW       | PREVIEW | SOIC         | DWW     | 16   | 45   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | ISO7842        |         |
| ISO7842FDW       | ACTIVE  | SOIC         | DW      | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | ISO7842F       | Samples |
| ISO7842FDWR      | ACTIVE  | SOIC         | DW      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | ISO7842F       | Samples |
| ISO7842FDWW      | PREVIEW | SOIC         | DWW     | 16   | 45   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | ISO7842F       |         |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## PACKAGE OPTION ADDENDUM

19-Dec-2015

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *A | l dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----|--------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|    | Device                   | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|    | ISO7842DWR               | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
|    | ISO7842FDWR              | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

8-Dec-2015



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ISO7842DWR  | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| ISO7842FDWR | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |

### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ctivity                       |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2015, Texas Instruments Incorporated