



# 1 ch DC/DC Converter IC with PFM/PWM Synchronous Rectification

# Description

The MB39C006A is a current mode type 1-channel DC/DC converter IC built-in switching FET, synchronous rectification, and down conversion support. The device is integrated with a switching FET, oscillator, error amplifier, PFM/PWM control circuit, reference voltage source, and POWERGOOD circuit.

External inductor and decoupling capacitor are needed only for the external component.

MB39C006A is small, achieve a highly effective DC/DC converter in the full load range, this is suitable as the built-in power supply for handheld equipment such as mobile phone/PDA, DVDs, and HDDs.

# **Features**

■ High efficiency : 96 % (Max)

■ Low current consumption : 30 µA (at PFM)

■ Output current (DC/DC) : 800 mA (Max)

■ Input voltage range : 2.5 V to 5.5 V

■ Operating frequency : 2.0/3.2 MHz (Typ)

■ Built-in PWM operation fixed function

■ No flyback diode needed

■ Low dropout operation : For 100 % on duty
 ■ Built-in high-precision reference voltage generator : 1.20 V ± 2 %

■ Consumption current in shutdown mode : 1 µA or less

■ Built-in switching FET : P-ch MOS  $0.3 \Omega$  (Typ) N-ch MOS  $0.2 \Omega$  (Typ)

■ High speed for input and load transient response in the current mode

■ Over temperature protection

■ Packaged in a compact package : SON10

# **Applications**

- Flash ROMs
- MP3 players
- Electronic dictionary devices
- Surveillance cameras
- Portable GPS navigators
- Mobile phones etc.



# **Contents**

| Description                                                     |    |
|-----------------------------------------------------------------|----|
| Features                                                        | 1  |
| Applications                                                    | 1  |
| Contents                                                        | 2  |
| 1. Pin Assignment                                               |    |
| 2. Pin Descriptions                                             | 3  |
| 3. I/O Pin Equivalent Circuit Diagram                           | 4  |
| 4. Block Diagram                                                |    |
| 5. Function of Each Block                                       | 6  |
| 6. Absolute Maximum Ratings                                     | 8  |
| 7. Recommended Operating Conditions                             | 9  |
| 8. Electrical Characteristics                                   | 10 |
| 9. Test Circuit for Measuring Typical Operating Characteristics | 12 |
| 10. Application Notes                                           | 13 |
| 10.1 Selection of components                                    | 13 |
| 10.2 Output voltage setting                                     | 13 |
| 10.3 About conversion efficiency                                | 14 |
| 10.4 Power dissipation and heat considerations                  | 15 |
| 10.5 Transient response                                         | 15 |
| 10.6 Board layout, design example                               | 15 |
| 11. Example of Standard Operation Characteristics               | 17 |
| 12. Application Circuit Examples                                | 31 |
| 13. Usage Precautions                                           | 33 |
| 14. Ordering Information                                        | 33 |
| 15. RoHS Compliance Information                                 | 33 |
| 16. Package Dimension                                           |    |
| Document History                                                | 35 |
| Sales, Solutions, and Legal Information                         |    |



# 1. Pin Assignment



# 2. Pin Descriptions

| Pin No | Pin Name  | I/O | Description                                                                           |
|--------|-----------|-----|---------------------------------------------------------------------------------------|
| 1      | LX        | 0   | Inductor connection output pin. High impedance during shut down.                      |
| 2      | GND       | _   | Ground pin.                                                                           |
| 3      | CTL       | I   | Control input pin. (L : Shut down / H : Normal operation)                             |
| 4      | VREF      | 0   | Reference voltage output pin.                                                         |
| 5      | POWERGOOD | 0   | POWERGOOD circuit output pin. Internally connected to an N-ch MOS open drain circuit. |
| 6      | FSEL      | I   | Frequency switch pin.<br>(L (open) : 2.0 MHz, H : 3.2 MHz)                            |
| 7      | VREFIN    | ı   | Error amplifier (Error Amp) non-inverted input pin.                                   |
| 8      | MODE      | I   | Operation mode switch pin. (L : PFM/PWM mode, OPEN : PWM mode)                        |
| 9      | OUT       | I   | Output voltage feedback pin.                                                          |
| 10     | VDD       |     | Power supply pin.                                                                     |



# 3. I/O Pin Equivalent Circuit Diagram





# 4. Block Diagram



#### ■ Current Mode

- □ Original voltage mode type:
  - Stabilize the output voltage by comparing two items below and on-duty control.
  - Voltage (Vc) obtained through negative feedback of the output voltage by Error Amp
  - Reference triangular wave (VTRI)

#### Current mode type:

Instead of the triangular wave ( $V_{TRI}$ ), the voltage ( $V_{IDET}$ ) obtained through I-V conversion of the sum of currents that flow in the oscillator (rectangular wave generation circuit) and SW FET is used. Stabilize the output voltage by comparing two items below and on-duty control.



- Voltage (Vc) obtained through negative feedback of the output voltage by Error Amp
- Voltage (VIDET) obtained through I-V conversion of the sum of current that flow in the oscillator (rectangular wave generation circuit) and SW FET



# 5. Function of Each Block

# ■ PFM/PWM Logic Control Circuit

In normal operation, frequency (2.0 MHz/3.2 MHz) which is set by the built-in oscillator (square wave oscillation circuit) controls the built-in P-ch MOS FET and N-ch MOS FET for the synchronous rectification operation. In the light load mode, the intermittent (PFM) operation is executed.

This circuit protects against pass-through current caused by synchronous rectification and against reverse current caused in a non-successive operation mode.

# ■ Iout Comparator Circuit

This circuit detects the current (llx) which flows to the external inductor from the built-in P-ch MOS FET. By comparing VIDET obtained through I-V conversion of peak current IPK of ILX with the Error Amp output, the built-in P-ch MOS FET is turned off via the PFM/PWM Logic Control circuit.

# ■ Error Amp Phase Compensation Circuit

This circuit compares the output voltage to reference voltages such as VREF. The MB39C006A has a built-in phase compensation circuit that is designed to optimize the operation of the MB39C006A. This needs neither to be considered nor addition of a phase compensation circuit and an external phase compensation device.

# ■ VREF Circuit

A high accuracy reference voltage is generated with BGR (bandgap reference) circuit. The output voltage is 1.20 V (Typ).

# ■ POWERGOOD Circuit

The POWERGOOD circuit monitors the voltage at the OUT pin. The POWERGOOD pin is open drain output. Use the pin with pull-up using the external resistor in the normal operation.

When the CTL is at the H level, the POWERGOOD pin becomes the H level. However, if the output voltage drops because of over current and etc, the POWERGOOD pin becomes the L level.





#### ■ Protection Circuit

The MB39C006A has a built-in over-temperature protection circuit. The over-temperature protection circuit turns off both N-ch and P-ch switching FETs when the junction temperature reaches +135  $^{\circ}$ C. When the junction temperature drops to + 110  $^{\circ}$ C, the switching FET returns to the normal operation. Since the PFM/PWM control circuit of the MB39C006A is in the control method in current mode, the current peak value is also monitored and controlled as required.

# ■ Function Table

|                          | Input   |     |      | Output |                       |                |               |
|--------------------------|---------|-----|------|--------|-----------------------|----------------|---------------|
| MODE Switching Frequency |         | CTL | MODE | FSEL   | OUTPUT Pin<br>Voltage | VREF           | POWERGOOD     |
| Shutdown mode            | _       | L   | *    | *      | Output stop           | Output<br>stop | Function stop |
| PFM/PWM<br>mode          | 2.0 MHz | Н   | L    | L      | VOUT voltage output   | 1.2 V          | Operation     |
| PWM fixed mode           | 2.0 MHz | Н   | OPEN | L      | VOUT voltage output   | 1.2 V          | Operation     |
| PFM/PWM<br>mode          | 3.2 MHz | Н   | L    | Н      | VOUT voltage output   | 1.2 V          | Operation     |
| PWM fixed mode           | 3.2 MHz | Н   | OPEN | Н      | VOUT voltage output   | 1.2 V          | Operation     |

<sup>\* :</sup> Don't care



# 6. Absolute Maximum Ratings

| Parameter                     | Symbol           | Condition                    | Rat         | ting                  | Unit  |
|-------------------------------|------------------|------------------------------|-------------|-----------------------|-------|
| Faranietei                    | Syllibol         | Condition                    | Min         | Max                   | Onit  |
| Power supply voltage          | V <sub>DD</sub>  | VDD pin                      | - 0.3       | + 6.0                 | V     |
|                               |                  | OUT pin                      | - 0.3       | V <sub>DD</sub> + 0.3 |       |
| Signal input voltage          | Visig            | CTL, MODE, FSEL pins         | - 0.3       | V <sub>DD</sub> + 0.3 | V     |
|                               |                  | VREFIN pin                   | - 0.3       | V <sub>DD</sub> + 0.3 |       |
| POWERGOOD pull-up voltage     | V <sub>IPG</sub> | POWERGOOD pin                | - 0.3       | + 6.0                 | V     |
| LX voltage                    | V <sub>L</sub> X | LX pin                       | - 0.3       | V <sub>DD</sub> + 0.3 | V     |
| LX peak current               | Iрк              | The upper limit value of lix |             | 1.8                   | Α     |
|                               |                  | Ta ≤ + 25 °C                 |             | 2632*1, *2, *3        | mW    |
| Dower discination             | D-               | 1a ≥ + 25 C                  |             | 980*1, *2, *4         | IIIVV |
| Power dissipation             | Po               | Ta = +85 °C                  |             | 1053*1, *2, *3        | m\\\  |
|                               |                  | 1a – + 65 C                  |             | 392*1, *2, *4         | mW    |
| Operating ambient temperature | Та               | _                            | <b>- 40</b> | + 85                  | °C    |
| Storage temperature           | Тѕтѕ             | _                            | <b>–</b> 55 | + 125                 | °C    |

<sup>\*1 :</sup> See "Example of Standard Operation Characteristics • Power dissipation vs. Operating ambient temperature" for the package power dissipation of Ta from + 25 °C to + 85 °C.

# Notes:

- The use of negative voltages below − 0.3 V to the GND pin may create parasitic transistors on LSI lines, which can cause abnormal operation.
- This device can be damaged if the LX pin is short-circuited to VDD pin or GND pin.
- Take measures not to keep the FSEL pin falling below the GND pin potential of the MB39C006A as much as possible. In addition to erroneous operation, the IC may latch up and destroy itself if 110 mA or more current flows from this pin.

WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

Document Number: 002-09201 Rev. \*C Page 8 of 36

<sup>\*2 :</sup> When mounted on a four-layer epoxy board of 11.7 cm  $\times$  8.4 cm

<sup>\*3 :</sup> IC is mounted on a four-layer epoxy board, which has thermal via, and the IC's thermal pad is connected to the epoxy board (Thermal via is 4 holes).

<sup>\*4 :</sup> IC is mounted on a four-layer epoxy board, which has no thermal via, and the IC's thermal pad is connected to the epoxy board.



# 7. Recommended Operating Conditions

| Parameter            | Symbol          | Condition                                           |      | Value |      | Unit  |  |
|----------------------|-----------------|-----------------------------------------------------|------|-------|------|-------|--|
| Parameter            | Symbol          | Condition                                           | Min  | Тур   | Max  | Offic |  |
| Power supply voltage | V <sub>DD</sub> | <del></del>                                         | 2.5  | 3.7   | 5.5  | V     |  |
| VREFIN voltage       | VREFIN          | _                                                   | 0.15 |       | 1.20 | V     |  |
| CTL voltage          | Vctl            | _                                                   | 0    |       | 5.0  | V     |  |
| LX current           | ILX             |                                                     | _    | _     | 800  | mA    |  |
| POWERGOOD current    | <b>I</b> PG     | _                                                   |      |       | 1    | mA    |  |
| V/DEE output ourront | leave.          | $2.5 \text{ V} \le \text{V}_{DD} \le 3.0 \text{ V}$ |      |       | 0.5  | mΛ    |  |
| VREF output current  | ROUT            | $3.0 \text{ V} \leq V_{DD} \leq 5.5 \text{ V}$      |      |       | 1    | mA    |  |
| Inductor value       | 1               | fosc1 = 2.0 MHz (FSEL = L)                          | _    | 2.2   | _    |       |  |
| muucioi vaiue        |                 | fosc <sub>2</sub> = 3.2 MHz (FSEL = H)              |      | 1.5   |      | μН    |  |

Note: The output current from this device has a situation to decrease if the power supply voltage (V<sub>IN</sub>) and the DC/DC converter output voltage (Vout) differ only by a small amount. This is a result of slope compensation and will not damage this device.

WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.

Always use semiconductor devices within their recommended operating condition ranges.

Operation outside these ranges may adversely affect reliability and could result in device failure.

No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their representatives beforehand.



# 8. Electrical Characteristics

(Ta =  $\pm$  25 °C, VDD = 3.7 V, VOUT setting value = 2.5 V, MODE = 0 V)

| Demonster                   |                                |                  | Pin  | 0 1111                                                   |        | Value  |        | l lmi4 |
|-----------------------------|--------------------------------|------------------|------|----------------------------------------------------------|--------|--------|--------|--------|
| Parameter                   |                                | Symbol           | No.  | Condition                                                | Min    | Тур    | Max    | Unit   |
|                             |                                | IREFINM          |      | V <sub>REFIN</sub> = 0.833 V                             | -100   | 0      | + 100  | nA     |
|                             | Input current                  | IREFINL          | 7    | V <sub>REFIN</sub> = 0.15 V                              | -100   | 0      | + 100  | nA     |
|                             |                                | IREFINH          |      | V <sub>REFIN</sub> = 1.20 V                              | -100   | 0      | + 100  | nA     |
|                             | Output voltage                 | Vоит             |      | V <sub>REFIN</sub> = 0.833 V,<br>OUT = -100 mA           | 2.45   | 2.50   | 2.55   | V      |
|                             | Input stability                | LINE             |      | $2.5 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}^{*1}$ |        | 10     |        | mV     |
|                             | Load stability                 | LOAD             | 9    | - 100 mA ≥ OUT ≥<br>- 800 mA                             |        | 10     |        | mV     |
|                             | Out pin input impedance        | Rоит             |      | OUT = 2.0 V                                              | 0.6    | 1.0    | 1.5    | МΩ     |
|                             | LX peak current                | lрк              |      | Output shorted to GND                                    | 0.9    | 1.2    | 1.7    | Α      |
| DC/DC<br>converter<br>block | PFM/PWM switch current         | Iмsw             | 1    | FSEL = 0 V, L = 2.2 μH                                   |        | 30     |        | mA     |
|                             | Oscillation frequency          | fosc1            |      | FSEL = 0 V                                               | 1.6    | 2.0    | 2.4    | MHz    |
|                             |                                | fosc2            |      | FSEL = 3.7 V                                             | 2.56   | 3.20   | 3.84   | MHz    |
|                             | Rise delay time                | <b>t</b> PG      | 3, 9 | $C1 = 4.7 \mu F$ , $OUT = 0 A$ , $VOUT = 90\%$           |        | 45     | 80     | μs     |
|                             | SW NMOS FET<br>OFF voltage     | Vnoff            |      | _                                                        | _      | -20*   | _      | mV     |
|                             | SW PMOS FET ON resistance      | Ronp             |      | LX = -100 mA                                             | _      | 0.30   | 0.47   | Ω      |
|                             | SW NMOS FET<br>ON resistance   | Ronn             | 1    | LX = -100 mA                                             | _      | 0.20   | 0.36   | Ω      |
|                             | LX leak current                | ILEAKM           |      | $0 \le LX \le V_{DD}^{*2}$                               | -1.0   |        | + 8.0  | μΑ     |
|                             | LX leak current                | ILEAKH           |      | $V_{DD} = 5.5 \text{ V}, \ 0 \le LX \le V_{DD}^{*2}$     | -2.0   |        | + 16.0 | μΑ     |
|                             | Over temperature               | Тотрн            |      |                                                          | + 120* | + 135* | + 155* | °C     |
|                             | protection<br>(Junction Temp.) | Тотрь            |      | _                                                        | + 95*  | + 110* | + 130* | °C     |
| Protection circuit block    | UVLO threshold                 | Vтнн             |      |                                                          | 2.07   | 2.20   | 2.33   | V      |
| S. OGIL DIOOK               | voltage                        | V <sub>THL</sub> | 10   |                                                          | 1.92   | 2.05   | 2.18   | V      |
|                             | UVLO hysteresis width          | V <sub>HYS</sub> |      | _                                                        | 0.08   | 0.15   | 0.25   | V      |

<sup>\*:</sup> This value isn't be specified. This should be used as a reference to support designing the circuits.



(Ta =  $\pm$  25 °C, VDD = 3.7 V, VOUT setting value = 2.5 V, MODE = 0 V)

|                      |                                                          | Pin               | 0 1111 |                                                          | Value                         |                               | Unit                          |      |
|----------------------|----------------------------------------------------------|-------------------|--------|----------------------------------------------------------|-------------------------------|-------------------------------|-------------------------------|------|
| Parameter            |                                                          | Symbol            | No.    | Condition                                                | Min                           | Тур                           | Max                           | Unit |
|                      | POWERGOOD threshold voltage                              | VTHPG             |        | *3                                                       | V <sub>REFIN</sub> × 3 × 0.93 | V <sub>REFIN</sub> × 3 × 0.97 | V <sub>REFIN</sub> × 3 × 0.99 | ٧    |
|                      | POWERGOOD                                                | <b>t</b> DLYPG1   |        | FSEL = 0 V                                               |                               | 250                           |                               | μs   |
| POWER-<br>GOOD block | delay time                                               | <b>t</b> DLYPG2   | 5      | FSEL = 3.7 V                                             |                               | 170                           |                               | μs   |
| GOOD BIOCK           | POWERGOOD output voltage                                 | Vol               |        | POWERGOOD = 250 μA                                       |                               | _                             | 0.1                           | ٧    |
|                      | POWERGOOD output current                                 | Іон               |        | POWERGOOD = 5.5 V                                        |                               |                               | 1.0                           | μΑ   |
|                      | CTL threshold volt-                                      | VTHHCT            |        | _                                                        | 0.55                          | 0.95                          | 1.45                          | V    |
|                      | age                                                      | VTHLCT            | 3      |                                                          | 0.40                          | 0.80                          | 1.30                          | V    |
|                      | CTL pin input current                                    | lictl             |        | CTL = 3.7 V                                              |                               | _                             | 1.0                           | μΑ   |
| Control              | block voltage                                            | VTHMMD            |        | OPEN setting                                             | —                             | 1.5                           |                               | V    |
| block                |                                                          | VTHLMD            | 8      |                                                          |                               |                               | 0.4                           | V    |
|                      | MODE pin input current                                   | ILMD              |        | MODE = 0 V                                               | - 0.8                         | - 0.4                         | _                             | μΑ   |
|                      | FSEL threshold                                           | VTHHFS            | 6      | _                                                        | 2.96                          |                               |                               | V    |
|                      | voltage                                                  | VTHLFS            | 0      | _                                                        |                               |                               | 0.74                          | V    |
| Reference voltage    | VREF voltage                                             | V <sub>REF</sub>  | 4      | $VREF = -2.7 \mu A,$ $OUT = -100 \text{ mA}$             | 1.176                         | 1.200                         | 1.224                         | ٧    |
| block                | VREF load stability                                      | Loadref           | 4      | VREF = −1.0 mA                                           |                               |                               | 20                            | mV   |
|                      | Shut down power supply                                   | IVDD1             |        | CTL = 0 V,<br>All circuits in OFF state                  |                               |                               | 1.0                           | μΑ   |
|                      | current                                                  | IVDD1H            |        | CTL = 0 V, VDD = 5.5 V                                   |                               |                               | 1.0                           | μΑ   |
| General              | Power supply current at DC/DC operation (PFM mode)       | I <sub>VDD2</sub> | 10     | CTL = 3.7 V,<br>MODE = 0 V,<br>OUT = 0 A                 | _                             | 30                            | 48                            | μΑ   |
|                      | Power supply current at DC/DC operation (PWM fixed mode) | Ivdd2             |        | CTL = 3.7 V,<br>MODE = OPEN,<br>OUT = 0 A,<br>FSEL = 0 V | _                             | 4.8                           | 8.0                           | mA   |
|                      | Power-on invalid current                                 | IVDD              |        | CTL = 3.7 V,<br>VOUT = 90%*4                             |                               | 800                           | 1500                          | μΑ   |

<sup>\*1 :</sup> The minimum value of  $V_{DD}$  is the 2.5 V or  $V_{OUT}$  setting value  $\pm$  0.6 V, whichever is higher.

<sup>\*2 :</sup> The + leak at the LX pin includes the current of the internal circuit.

 $<sup>^{*3}\,</sup>$  : Detected with respect to the output voltage setting value of  $V_{\text{REFIN}}$ 

<sup>\*4 :</sup> Current consumption based on 100% ON-duty (High side FET in full ON state). The SW FET gate drive current is not included because the device is in full ON state (no switching operation). Also the load current is not included.



# 9. Test Circuit for Measuring Typical Operating Characteristics



| Component    | Specification                    | Vendor     | Part Number                  | Remark                        |
|--------------|----------------------------------|------------|------------------------------|-------------------------------|
| R1           | 1 M $\Omega$                     | KOA        | RK73G1JTTD D 1 M $\Omega$    |                               |
| R3-1<br>R3-2 | 7.5 k $\Omega$<br>120 k $\Omega$ | SSM<br>SSM | RR0816-752-D<br>RR0816-124-D | At VOUT = 2.5 V setting       |
| R4           | 300 kΩ                           | SSM        | RR0816-304-D                 |                               |
| R5           | 1 ΜΩ                             | KOA        | RK73G1JTTD D 1 M $\Omega$    |                               |
| C1           | 4.7 μF                           | TDK        | C2012JB1A475K                |                               |
| C2           | 4.7 μF                           | TDK        | C2012JB1A475K                |                               |
| C6           | 0.1 μF                           | TDK        | C1608JB1H104K                | For adjusting slow start time |
| L1           | 2.2 μΗ                           | TDK        | VLF4012AT-2R2M               | 2.0 MHz operation             |
| LI           | 1.5 µH                           | TDK        | VLF4012AT-1R5M               | 3.2 MHz operation             |

Note: These components are recommended based on the operating tests authorized.

TDK: TDK Corporation SSM: SUSUMU Co., Ltd KOA: KOA Corporation



# 10. Application Notes

# 10.1 Selection of Components

#### ■ Selection of an External Inductor

Basically it dose not need to design inductor. The MB39C006A is designed to operate efficiently with a 2.2 µH (2.0 MHz operation) or 1.5 µH (3.2 MHz operation) external inductor.

The inductor should be rated for a saturation current higher than the LX peak current value during normal operating conditions, and should have a minimal DC resistance. (100 m $\Omega$  or less is recommended.)

The LX peak current value IPK is obtained by the following formula.

$$I_{PK} = I_{OUT} + \frac{V_{IN} - V_{OUT}}{L} \times \frac{D}{fosc} \times \frac{1}{2} = I_{OUT} + \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{2 \times L \times fosc \times V_{IN}}$$

L: External inductor value

louт: Load current

V<sub>IN</sub>: Power supply voltage Vout : Output setting voltage

D: ON- duty to be switched  $(= V_{OUT}/V_{IN})$ 

fosc: Switching frequency (2.0 MHz or 3.2 MHz)

ex) At  $V_{IN} = 3.7 \text{ V}$ ,  $V_{OUT} = 2.5 \text{ V}$ ,  $I_{OUT} = 0.8 \text{ A}$ ,  $L = 2.2 \mu\text{H}$ , fosc = 2.0 MHzThe maximum peak current value IPK;

$$I_{PK} = I_{OUT} + \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{2 \times L \times fosc \times V_{IN}} = 0.8 \text{ A} + \frac{(3.7 \text{ V} - 2.5 \text{ V}) \times 2.5 \text{ V}}{2 \times 2.2 \text{ µH} \times 2 \text{ MHz} \times 3.7 \text{ V}} \approx 0.89 \text{ A}$$

#### ■ I/O Capacitor Selection

- ☐ Select a low equivalent series resistance (ESR) for the VDD input capacitor to suppress dissipation from ripple currents.
- ☐ Also select a low equivalent series resistance (ESR) for the output capacitor. The variation in the inductor current causes ripple currents on the output capacitor which, in turn, causes ripple voltages an output equal to the amount of variation multiplied by the ESR value. The output capacitor value has a significant impact on the operating stability of the device when used as a DC/DC converter. Therefore, Cypress generally recommends a 4.7 µF capacitor, or a larger capacitor value can be used if ripple voltages are not suitable. If the V<sub>IN</sub>/V<sub>OUT</sub> voltage difference is within 0.6 V, the use of a 10 µF output capacitor value is recommended.

#### Types of capacitors

Ceramic capacitors are effective for reducing the ESR and afford smaller DC/DC converter circuit. However, power supply functions as a heat generator, therefore avoid to use capacitor with the F-temperature rating (-80% to +20%). Cypress recommends capacitors with the B-temperature rating ( $\pm$  10% to  $\pm$  20%).

Normal electrolytic capacitors are not recommended due to their high ESR.

Tantalum capacitor will reduce ESR, however, it is dangerous to use because it turns into short mode when damaged. If you insist on using a tantalum capacitor, Cypress recommends the type with an internal fuse.

#### 10.2 Output Voltage Setting

The output voltage Vout of the MB39C006A is defined by the voltage input to VREFIN. Supply the voltage for inputting to VREFIN from an external power supply, or set the VREF output by dividing it with resistors.

The output voltage when the VREFIN voltage is set by dividing the VREF voltage with resistors is shown in the following formula.

$$V_{\text{OUT}} = 2.97 \times V_{\text{REFIN}}, \quad V_{\text{REFIN}} = \frac{\text{R4}}{\text{R3} + \text{R4}} \times V_{\text{REF}}$$

$$(V_{\text{REF}} = 1.20 \text{ V})$$





Note: See "Application Circuit Examples" for an example of this circuit.

Although the output voltage is defined according to the dividing ratio of resistance, select the resistance value so that the current flowing through the resistance does not exceed the VREF current rating (1 mA).

# 10.3 About Conversion Efficiency

The conversion efficiency can be improved by reducing the loss of the DC/DC converter circuit.

The total loss (PLOSS) of the DC/DC converter is roughly divided as follows:

$$P_{LOSS} = P_{CONT} + P_{SW} + P_{C}$$

PCONT: Control system circuit loss (The power to operate the MB39C006A, including the gate driving power for internal SW FETs)

Psw: Switching loss (The loss caused during the switch of the IC's internal SW FETs)

Pc : Continuity loss (The loss caused when currents flow through the IC's internal SW FETs and external circuits)

The IC's control circuit loss (Pcont) is extremely small, several tens of mW\* with no load.

As the IC contains FETs which can switch faster with less power, the continuity loss ( $P_c$ ) is more predominant as the loss during heavy-load operation than the control circuit loss ( $P_{CONT}$ ) and switching loss ( $P_{SW}$ ).

\*: The loss in the successive operation mode. This IC suppresses the loss in order to execute the PFM operation in the low load mode (less than 100 µA in no load mode). Mode is changed by the current peak value IPK which flows into switching FET. The threshold value is about 30 mA.

Furthermore, the continuity loss (Pc) is divided roughly into the loss by internal SW FET ON-resistance and by external inductor series resistance.

$$P_C = I_{OUT}^2 \times (RDC + D \times R_{ONP} + (1 - D) \times R_{ONN})$$

D : Switching ON-duty cycle ( =  $V_{OUT} / V_{IN}$ ) Ronp : Internal P-ch SW FET ON resistance Ronn : Internal N-ch SW FET ON resistance RDC : External inductor series resistance

louт : Load current

The above formula indicates that it is important to reduce RDC as much as possible to improve efficiency by selecting components.

Document Number: 002-09201 Rev. \*C Page 14 of 36



# 10.4 Power Dissipation and Heat Considerations

The IC is so efficient that no consideration is required in most of the cases. However, if the IC is used at a low power supply voltage, heavy load, high output voltage, or high temperature, it requires further consideration for higher efficiency.

The internal loss (P) is roughly obtained from the following formula:

$$P = I_{OUT}^2 \times (D \times R_{ONP} + (1 - D) \times R_{ONN})$$

D : Switching ON-duty cycle (  $= V_{\text{OUT}} / V_{\text{IN}}$ ) Ronp : Internal P-ch SW FET ON resistance Ronn : Internal N-ch SW FET ON resistance

louт: Output current

The loss expressed by the above formula is mainly continuity loss. The internal loss includes the switching loss and the control circuit loss as well but they are so small compared to the continuity loss they can be ignored.

In the MB39C006A with Ronp greater than Ronn, the larger the on-duty cycle, the greater the loss.

When assuming  $V_{\text{IN}}=3.7$  V,  $T_{\text{a}}=+70$   $^{\circ}\text{C}$  for example,  $R_{\text{ONP}}=0.42~\Omega$  and  $R_{\text{ONN}}=0.36~\Omega$  according to the graph "MOS FET ON resistance vs. Operating ambient temperature". The IC's internal loss P is 144 mW at  $V_{\text{OUT}}=2.5~\text{V}$  and  $I_{\text{OUT}}=0.6~\text{A}$ . According to the graph "Power dissipation vs. Operating ambient temperature", the power dissipation at an operating ambient temperature Ta of +70~C is 539 mW and the internal loss is smaller than the power dissipation.

# 10.5 Transient Response

Normally,  $I_{OUT}$  is suddenly changed while  $V_{IN}$  and  $V_{OUT}$  are maintained constant, responsiveness including the response time and overshoot/undershoot voltage is checked. As the MB39C006A has built-in Error Amp with an optimized design, it shows good transient response characteristics. However, if ringing upon sudden change of the load is high due to the operating conditions, add capacitor C6 (e.g. 0.1  $\mu$ F). (Since this capacitor C6 changes the start time, check the start waveform as well.) This action is not required for DAC input.



# 10.6 Board Layout, Design Example

The board layout needs to be designed to ensure the stable operation of the MB39C006A. Follow the procedure below for designing the layout.

- □ Arrange the input capacitor (Cin) as close as possible to both the VDD and GND pins. Make a through hole (TH) near the pins of this capacitor if the board has planes for power and GND.
- □ Large AC currents flow between the MB39C006A and the input capacitor (Cin), output capacitor (Co), and external inductor (L). Group these components as close as possible to the MB39C006A to reduce the overall loop area occupied by this group. Also try to mount these components on the same surface and arrange wiring without through hole wiring. Use thick, short, and straight routes to wire the net (The layout by planes is recommended.).
- ☐ The feedback wiring to the OUT should be wired from the voltage output pin closest to the output capacitor (Co). The OUT pin is extremely sensitive and should thus be kept wired away from the LX pin of the MB39C006A as far as possible.

Document Number: 002-09201 Rev. \*C Page 15 of 36



- ☐ If applying voltage to the VREFIN pin through dividing resistors, arrange the resistors so that the wiring can be kept as short as possible. Also arrange them so that the GND pin of the VREFIN resistor is close to the IC's GND pin. Further, provide a GND exclusively for the control line so that the resistor can be connected via a path that does not carry current. If installing a bypass capacitor for the VREFIN, put it close to the VREFIN pin.
- □ Try to make a GND plane on the surface to which the MB39C006A will be mounted. For efficient heat dissipation when using the SON 10 package, Cypress recommends providing a thermal via in the footprint of the thermal pad.





#### ■ Notes for Circuit Design

The switching operation of the MB39C006A works by monitoring and controlling the peak current which, incidentally, serves as form of short-circuit protection. However, do not leave the output short-circuited for long periods of time. If the output is short-circuited where VIN < 2.9 V, the current limit value (peak current to the inductor) tends to rise. Leaving in the short-circuit state, the temperature of the MB39C006A will continue rising and activate the thermal protection.

Once the thermal protection stops the output, the temperature of the IC will go down and operation will resume, after which the output will repeat the starting and stopping.

Although this effect will not destroy the IC, the thermal exposure to the IC over prolonged hours may affect the peripherals surrounding it.



# 11. Example of Standard Operation Characteristics

(Shown below is an example of characteristics for connection according to Test Circuit for Measuring Typical Operating Characteristics.)









































# ■ Switching Waveforms

# PFM/PWM operation



# PWM operation









# ■ Output Waveforms at Sudden Load Changes ( - 20 mA ↔ - 800 mA)



# ■ Output Waveforms at Sudden Load Changes ( $-100 \text{ mA} \leftrightarrow -800 \text{ mA}$ )





# ■ CTL Start-up Waveform

# (No load, No VREFIN capacitor)



Vin = 3.7 V, Iout = 0 A, Vout = 2.5 V, MODE = L, Ta = +25 °C

# (Maximum load, No VREFIN capacitor)



Vin = 3.7 V, lout = -800 mA, (3.125  $\Omega$ ) Vout = 2.5 V, MODE = L, Ta = +25 °C

# (No load, VREFIN capacitor = $0.1 \mu F$ )



VIN = 3.7 V, IOUT = 0 A, VOUT = 2.5 V, MODE = L,  $Ta = +25 \, ^{\circ}C$ 

# (Maximum load, VREFIN capacitor = $0.1 \mu F$ )



VIN = 3.7 V, IOUT = -800 mA, (3.125  $\Omega)$  VOUT = 2.5 V, MODE = L, Ta = +25  $^{\circ}\text{C}$ 







# ■ Current Limitation Waveform









# 12. Application Circuit Examples

■ Application Circuit Example 1

□ An external voltage is input to the reference voltage external input (VREFIN) , and the Vouт voltage is set to 2.97 times as much as the Vouт setting gain.





# ■ Application Circuit Example 2

□ The voltage of VREF pin is input to the reference voltage external input (VREFIN) by the dividing resistors. The VouT voltage is set to 2.5 V.



■ Application Circuit Example Components List

| Component | Item              | Part Number                                             | Specification                    | Package      | Vendor |
|-----------|-------------------|---------------------------------------------------------|----------------------------------|--------------|--------|
| L1        | Inductor          | VLF4012AT-2R2M                                          | 2.2 $\mu$ H, RDC = 76 m $\Omega$ | SMD          | TDK    |
| LI        | Inductor          | MIPW3226D2R2M                                           | 2.2 μH, RDC = 100 m $\Omega$     | SMD          | FDK    |
| C1        | Ceramic capacitor | C2012JB1A475K                                           | 4.7 μF (10 V)                    | 2012         | TDK    |
| C2        | Ceramic capacitor | C2012JB1A475K                                           | 4.7 μF (10 V)                    | 2012         | TDK    |
| R3        | Resistor          | RK73G1JTTD D 7.5 k $\Omega$ RK73G1JTTD D 120 k $\Omega$ | 7.5 k $\Omega$<br>120 k $\Omega$ | 1608<br>1608 | KOA    |
| R4        | Resistor          | RK73G1JTTD D 300 k $\Omega$                             | 300 kΩ                           | 1608         | KOA    |
| R5        | Resistor          | RK73G1JTTD D                                            | 1 M $\Omega$ $\pm$ 0.5%          | 1608         | KOA    |

TDK : TDK Corporation FDK : FDK Corporation KOA : KOA Corporation



# 13. Usage Precautions

# 1. Do not Configure the IC Over the Maximum Ratings

If the IC is used over the maximum ratings, the LSI may be permanently damaged.

It is preferable for the device to normally operate within the recommended usage conditions. Usage outside of these conditions can adversely affect reliability of the LSI.

# 2. Use the Devices Within Recommended Operating Conditions

The recommended operating conditions are the conditions under which the LSI is guaranteed to operate.

The electrical ratings are guaranteed when the device is used within the recommended operating conditions and under the conditions stated for each item.

# 3. Printed Circuit Board Ground Lines Should be Set Up With Consideration for Common Impedance

# 4. Take Appropriate Static Electricity Measures.

- Containers for semiconductor materials should have anti-static protection or be made of conductive material.
- After mounting, printed circuit boards should be stored and shipped in conductive bags or containers.
- Work platforms, tools, and instruments should be properly grounded.
- Working personnel should be grounded with resistance of 250 k $\Omega$  to 1 M $\Omega$  between body and ground.

# 5. Do not Apply Negative Voltages.

The use of negative voltages below -0.3 V may create parasitic transistors on LSI lines, which can cause abnormal operation.

# 14. Ordering Information

| Part Number | Package                        | Remarks |
|-------------|--------------------------------|---------|
| MB39C006APN | 10-pin plastic SON<br>(WNK010) | -       |

# 15. RoHS Compliance Information

The LSI products of Cypress with "E1" are compliant with RoHS Directive, and has observed the standard of lead, cadmium, mercury, hexavalent chromium, polybrominated biphenyls (PBB), and polybrominated diphenylethers (PBDE).

A product whose part number has trailing characters "E1" is RoHS compliant.

Document Number: 002-09201 Rev. \*C Page 33 of 36



# 16. Package Dimension



| SYMBOL         | М        | MILLIMETER |      |  |  |  |
|----------------|----------|------------|------|--|--|--|
| STIVIBOL       | MIN.     | NOM.       | MAX. |  |  |  |
| А              |          |            | 0.75 |  |  |  |
| A1             | 0.00     |            | 0.05 |  |  |  |
| D              | 3.00 BSC |            |      |  |  |  |
| E              | 3.00 BSC |            |      |  |  |  |
| b              | 0.22     | 0.25       | 0.28 |  |  |  |
| D <sub>2</sub> | 2        | 2.40 BSC   |      |  |  |  |
| E <sub>2</sub> |          | 1.70 BSC   |      |  |  |  |
| е              | (        | 0.50 BSC   | ;    |  |  |  |
| С              | 0.30 REF |            |      |  |  |  |
| L              | 0.30     | 0.40       | 0.50 |  |  |  |

#### NOTE

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCINC CONFORMS TO ASME Y14.5-1994.
- 3. N IS THE TOTAL NUMBER OF TERMINALS.
- ⚠ DIMENSION "b" APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30mm FROM TERMINAL TIP.IF THE TERMINAL HAS THE OPTIONAL RADIUS ON THE OTHER END OF THE TERMINAL. THE DIMENSION "b"SHOULD NOT BE MEASURED IN THAT RADIUS AREA.
- ⚠ ND REFER TO THE NUMBER OF TERMINALS ON D OR E SIDE.
- 6. MAX. PACKAGE WARPAGE IS 0.05mm.
- 7. MAXIMUM ALLOWABLE BURRS IS 0.076mm IN ALL DIRECTIONS.
- PIN #1 ID ON TOP WILL BE LOCATED WITHIN INDICATED ZONE.
- BILATERAL COPLANARITY ZONE APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS.
- 10. JEDEC SPECIFICATION NO. REF: N/A

002-15676 Rev. \*\*



# **Document History**

Spansion Publication Number: DS04-27245-2E

| Revision | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|----------|---------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| **       | -       | TAOA               | 11/21/2008         | Migrated to Cypress and assigned document number 002-09201.<br>No change to document contents or format.                                                                                                                                                                                                                                                                                                                                  |  |
| *A       | 5518137 | TAOA               | 11/11/2016         | Updated to Cypress template                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| *B       | 5632018 | HIXT               | 02/15/2017         | Updated Pin Assignment:     Change the package name from LCC-10P-M04 to WNK010 Updated Ordering Information:     Change the package name from LCC-10P-M04 to WNK010 Deleted "Labeling Sample (Lead Free Version)" Deleted "Marking Format" Deleted "Recommended Mounting Conditions of MB39C006APN" Deleted "Evaluation Board Specification" Deleted "EV Board Ordering Information" Updated Package Dimension: Updated to Cypress format |  |
| *C       | 5785801 | MASG               | 06/26/2017         | Adapted Cypress new logo.                                                                                                                                                                                                                                                                                                                                                                                                                 |  |



# Sales, Solutions, and Legal Information

# **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

cypress.com/wireless

## **Products**

Wireless/RF

ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Memory cypress.com/memory Microcontrollers cypress.com/mcu **PSoC** cypress.com/psoc Power Management ICs cypress.com/pmic Touch Sensing cypress.com/touch **USB Controllers** cypress.com/usb

#### **PSoC® Solutions**

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6

#### **Cypress Developer Community**

Forums | WICED IOT Forums | Projects | Video | Blogs | Training | Components

# **Technical Support**

cypress.com/support

© Cypress Semiconductor Corporation, 2008-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress parally a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners..

Document Number: 002-09201 Rev. \*C Revised June 26, 2017 Page 36 of 36