### 2.75kV<sub>RMS</sub> Isolated 500kbps/25Mbps Full-Duplex RS-485/RS-422 Transceivers with ±35kV ESD Protection

#### **General Description**

The MAX14852/MAX14854 isolated RS-485/RS-422 transceivers provide 2750V<sub>RMS</sub> (60s) of galvanic isolation between the cable side (RS-485/RS-422 driver/receiver side) and the UART side of the device. Isolation improves communication by breaking ground loops and reduces noise when there are large differences in ground potential between ports. These devices allow for robust communication up to 500kbps (MAX14852) or 25Mbps (MAX14854).

The devices include one drive channel and one receive channel. The receiver is 1/4-unit load, allowing up to 128 transceivers on a common bus.

Integrated true fail-safe circuitry ensures a logic-high on the receiver output when inputs are shorted or open. Undervoltage lockout disables the driver when cable side or UART-side power supplies are below functional levels.

The driver outputs and receiver inputs are protected from ±35kV electrostatic discharge (ESD) to GNDB on the cable side, as specified by the Human Body Model (HBM).

The MAX14852/MAX14854 are available in a wide-body 16-pin SOIC package and operate over the -40°C to +105°C temperature range.

### **Functional Diagram**



#### **Benefits and Features**

- High-Performance Transceiver Enables Flexible Designs
  - Integrated LDO for Cable Side Power
  - Compliant with RS-485 EIA/TIA-485 Standard
  - 500kbps (MAX14852)/25Mbps (MAX14854) Maximum Data Rate
  - · Allows Up to 128 Devices on the Bus
- Integrated Protection Ensures for Robust Communication
  - ±35kV ESD (HBM) on Driver Outputs/Receiver Inputs
  - 2.75kV<sub>RMS</sub> Withstand Isolation Voltage for 60 Seconds (V<sub>ISO</sub>)
  - 630VPEAK Maximum Repetitive Peak-Isolation Voltage (V<sub>IORM</sub>)
  - 445V<sub>RMS</sub> Maximum Working-Isolation Voltage (V<sub>IOWM</sub>)
  - > 30 Years Lifetime at Rated Working Voltage
  - Withstands ±10kV Surge per IEC 61000-4-5
  - · Thermal Shutdown

### Safety Regulatory Approvals Pending

- UL According to UL1577
- cUL According to CSA Bulletin 5A
- VDE 0884-10

#### **Applications**

- Industrial Automation Equipment
- Programmable Logic Controllers
- HVAC
- Power Meters

<u>Ordering Information</u> appears at end of data sheet.



## 2.75kV<sub>RMS</sub> Isolated 500kbps/25Mbps Full-Duplex RS-485/RS-422 Transceivers with ±35kV ESD Protection

### **Absolute Maximum Ratings**

| V <sub>DDA</sub> to GNDA0.3V to +6V               | Continuous Power Dissipation (T <sub>A</sub> = +70°C) |
|---------------------------------------------------|-------------------------------------------------------|
| V <sub>DDB</sub> to GNDB0.3V to +6V               | 16-pin Wide SOIC                                      |
| V <sub>LDO</sub> to GNDB0.3V to +16V              | (derate 14.1mW/°C above +70°C)1126.8mW                |
| TXD, DE, RE to GNDA0.3V to +6V                    | Operating Temperature Range40°C to +105°C             |
| SBA, RXD to GNDA0.3V to (V <sub>DDA</sub> + 0.3V) | Junction Temperature+150°C                            |
| A, B, Z, Y to GNDB8V to +13V                      | Storage Temperature Range65°C to +150°C               |
| Short Circuit Duration (RXD, SBA to GNDA,         | Lead Temperature (soldering, 10s)+300°C               |
| A, B, Y, Z ,V <sub>DDB</sub> to GNDB)Continuous   | Soldering Temperature (reflow)+260°C                  |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **Package Thermal Characteristics (Note 1)**

 $\label{eq:Junction-to-Ambient Thermal Resistance for the Lorentzian Lambda} Junction-to-Case Thermal Resistance (\theta_{JC})......23°C/W$ 

Note 1: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

#### **DC Electrical Characteristics**

 $(V_{DDA} - V_{GNDA} = 1.71V \text{ to } 5.5V, V_{DDB} - V_{GNDB} = 3.0V \text{ to } 5.5V, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. Typical values are at } V_{DDA} - V_{GNDA} = 3.3V, V_{DDB} - V_{GNDB} = 3.3V, V_{GNDA} = V_{GNDB}, \text{ and } T_A = +25^{\circ}C.) \text{ (Notes 2, 3)}$ 

| PARAMETER                    | SYMBOL               | CONDITIONS                                                                                    | MIN  | TYP  | MAX  | UNITS |  |
|------------------------------|----------------------|-----------------------------------------------------------------------------------------------|------|------|------|-------|--|
| POWER                        |                      |                                                                                               |      |      |      |       |  |
| Supply Voltage               | V <sub>DDA</sub>     |                                                                                               | 1.71 |      | 5.5  | V     |  |
| Supply Voltage               | $V_{DDB}$            |                                                                                               | 3.0  |      | 5.5  | V     |  |
| Supply Current               | I <sub>DDA</sub>     | $V_{DDA}$ = 5V, DE = high, $\overline{RE}$ = TXD = low, RXD unconnected, no load              |      | 3.9  | 6.6  | mA    |  |
| сарру сапсти                 | I <sub>DDB</sub>     | DE = high, $\overline{RE}$ = TXD = low, RXD unconnected, no bus load, V <sub>DDB</sub> = 3.3V |      | 7    | 12.5 | 110 ( |  |
| Undervoltage Lockout Thresh- | V <sub>UVLOA</sub>   | V <sub>DDA</sub> rising                                                                       | 1.50 | 1.58 | 1.65 | V     |  |
| old                          | V <sub>UVLOB</sub>   | V <sub>DDB</sub> rising                                                                       | 2.55 | 2.7  | 2.85 | V     |  |
| Undervoltage Lockout Thresh- | V <sub>UVHYSTA</sub> |                                                                                               |      | 50   |      | mV    |  |
| old Hysteresis               | V <sub>UVHYSTB</sub> |                                                                                               |      | 200  |      | IIIV  |  |
| LDO                          |                      |                                                                                               |      |      |      |       |  |
| LDO Supply Voltage           | V <sub>LDO</sub>     | Relative to GNDB, LDO is on (Note 4)                                                          | 3.18 |      | 14   | V     |  |
| LDO Supply Current           | ILDO                 | DE = high, TXD = low, no bus load,<br>V <sub>LDO</sub> = 5.5V                                 |      | 7.5  | 12.9 | mA    |  |
| LDO Output Voltage           | V <sub>DDB</sub>     |                                                                                               | 3.0  | 3.3  | 3.6  | V     |  |
| LDO Current Limit            |                      |                                                                                               |      | 300  |      | mA    |  |
| Load Regulation              |                      | V <sub>LDO</sub> = 3.3V, I <sub>LOAD</sub> = 20mA to 40mA                                     |      | 0.19 | 1.7  | mV/mA |  |
| Line Regulation              |                      | V <sub>LDO</sub> = 3.3V to 14V, I <sub>LOAD</sub> = 20mA                                      |      | 0.12 | 1.8  | mV/V  |  |
| Dropout Voltage              |                      | V <sub>LDO</sub> = 3.18V, I <sub>DDB</sub> = -120mA                                           |      | 100  | 180  | mV    |  |

# **DC Electrical Characteristics (continued)**

 $(V_{DDA}-V_{GNDA}=1.71 V\ to\ 5.5 V,\ V_{DDB}-V_{GNDB}=3.0 V\ to\ 5.5 V,\ T_{A}=T_{MIN}\ to\ T_{MAX},\ unless\ otherwise\ noted.$  Typical values are at  $V_{DDA}-V_{GNDA}=3.3 V,\ V_{DDB}-V_{GNDB}=3.3 V,\ V_{GNDA}=V_{GNDB},\ and\ T_{A}=+25^{\circ}C.)\ (Notes\ 2,\ 3)$ 

| PARAMETER                                                 | SYMBOL             | CONE                                                                           | MIN                                                              | TYP                        | MAX                | UNITS |    |  |  |
|-----------------------------------------------------------|--------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------|----------------------------|--------------------|-------|----|--|--|
| Load Capacitance                                          |                    | Nominal value (Note 7)                                                         |                                                                  | 1                          |                    | 10    | μF |  |  |
| LOGIC INTERFACE (TXD, RXD, DE, RE, SBA)                   |                    |                                                                                |                                                                  |                            |                    |       |    |  |  |
| Input High Voltage                                        | VIH                | RE, TXD, DE to                                                                 | 2.25V ≤ V <sub>DDA</sub> ≤ 5.5V                                  | 0.7 x<br>V <sub>DDA</sub>  |                    |       | V  |  |  |
| Input riight voltage                                      | νіп                | GNDA                                                                           | 1.71V ≤ V <sub>DDA</sub> ≤<br>1.89V                              | 0.78 x<br>V <sub>DDA</sub> |                    |       | •  |  |  |
| Input Low Voltage                                         | VIL                | RE, TXD, DE to                                                                 | 2.25V ≤ V <sub>DDA</sub> ≤<br>5.5V<br>1.71V ≤ V <sub>DDA</sub> ≤ |                            |                    | 0.8   | V  |  |  |
|                                                           |                    |                                                                                | 1.89V                                                            |                            |                    | 0.6   |    |  |  |
| Input Hysteresis                                          | VHYS               | RE, TXD, DE to GN                                                              | NDA                                                              |                            | 220                |       | mV |  |  |
| Input Capacitance                                         | C <sub>IN</sub>    | $\overline{RE}$ , TXD, DE, f = 1N                                              | MHz                                                              |                            | 2                  |       | pF |  |  |
| Input Pullup Current                                      | IPU                | TXD                                                                            |                                                                  | -10                        | -4.5               | -1.5  | μΑ |  |  |
| Input Pulldown Current                                    | I <sub>PD</sub>    | DE, RE                                                                         |                                                                  | 1.5                        | 4.5                | 10    | μA |  |  |
| SBA Pullup Resistance                                     | R <sub>SBA</sub>   |                                                                                |                                                                  | 3                          | 5                  | 8     | kΩ |  |  |
| Output Voltage High                                       | Voн                | RXD to GNDA, I <sub>OU</sub>                                                   | T = -4mA                                                         | V <sub>DDA</sub><br>-0.4   |                    |       | ٧  |  |  |
| 0.11.1/2/15                                               | VoL                | RXD to GNDA, I <sub>OUT</sub> = 4mA                                            |                                                                  |                            |                    | 0.40  | ., |  |  |
| Output Voltage Low                                        |                    | SBA to GNDA, I <sub>OUT</sub> = 4mA                                            |                                                                  |                            |                    | 0.45  | V  |  |  |
| Short-Circuit Output Pullup<br>Current                    | ISH_PU             | 0V ≤ V <sub>RXD</sub> ≤ V <sub>DDA</sub><br>RE = low                           | λ, (VA - VB) > -10mV,                                            | -42                        |                    |       | mA |  |  |
| Short-Circuit Output Pulldown                             |                    | $0V \le V_{RXD} \le V_{DDA}$ , $(V_A - V_B) < -200 mV$ , $\overline{RE} = low$ |                                                                  |                            |                    | 40    |    |  |  |
| Current                                                   | <sup>I</sup> SH_PD | 0V ≤ V <del>SBA</del> ≤ V <sub>DDA</sub> , side B is powered and working       |                                                                  |                            |                    | 60    | mA |  |  |
| Three-State Output Current                                | loz                | 0V ≤ V <sub>RXD</sub> ≤ V <sub>DD</sub> A                                      | , RE = high                                                      | -1                         |                    | +1    | μA |  |  |
| DRIVER                                                    | I.                 |                                                                                |                                                                  | 1                          |                    |       |    |  |  |
|                                                           |                    | $R_L$ = 54Ω, TXD = high or low, Figure 1a                                      |                                                                  | 1.5                        |                    |       |    |  |  |
| Differential Driver Output                                | IVODI              | R <sub>L</sub> = 100Ω, TXD = I                                                 | nigh or low, Figure 1a                                           | 2.0                        |                    |       | V  |  |  |
|                                                           |                    | -7V ≤ V <sub>CM</sub> ≤ +12V, Figure 1b                                        |                                                                  | 1.5                        |                    | 5     |    |  |  |
| Change in Magnitude of Differential Driver Output Voltage | ΔV <sub>OD</sub>   | $R_L$ = 100Ω or 54Ω, Figure 1a (Note 5)                                        |                                                                  |                            |                    | 0.2   | V  |  |  |
| Driver Common-Mode Output<br>Voltage                      | V <sub>OC</sub>    | $R_L$ = 100Ω or 54Ω, Figure 1a (Note 5)                                        |                                                                  |                            | V <sub>DDB</sub> / | 3     | V  |  |  |
| Change in Magnitude of Common-Mode Voltage                | ΔV <sub>OC</sub>   | $R_L$ = 100Ω or 54Ω,                                                           | Figure 1a (Note 5)                                               |                            |                    | 0.2   | V  |  |  |

# **DC Electrical Characteristics (continued)**

 $(V_{DDA}-V_{GNDA}=1.71 V\ to\ 5.5 V,\ V_{DDB}-V_{GNDB}=3.0 V\ to\ 5.5 V,\ T_A=T_{MIN}\ to\ T_{MAX},\ unless\ otherwise\ noted.$  Typical values are at  $V_{DDA}-V_{GNDA}=3.3 V,\ V_{DDB}-V_{GNDB}=3.3 V,\ V_{GNDA}=V_{GNDB},\ and\ T_A=+25^{\circ}C.)\ (Notes\ 2,\ 3)$ 

| PARAMETER                                  | SYMBOL                          | CON                                                 | IDITIONS                          | MIN  | TYP  | MAX  | UNITS |
|--------------------------------------------|---------------------------------|-----------------------------------------------------|-----------------------------------|------|------|------|-------|
| Driver Short-Circuit Output                |                                 | GNDB ≤ V <sub>OUT</sub> ≤ +12V, output low (Note 6) |                                   | +30  |      | +250 | A     |
| Current                                    | losd                            | -7V ≤ V <sub>OUT</sub> ≤ V <sub>D</sub> (6)         | DB, output high (Note             | -250 |      | -30  | mA    |
| Single-Ended Driver Output<br>Voltage High | Voн                             | Y and Z outputs, I                                  | <sub>Y,Z</sub> = -20mA            | 2.2  |      |      | V     |
| Single-Ended Driver Output<br>Voltage Low  | VOL                             | Y and Z outputs, I                                  | <sub>Y,Z</sub> = +20mA            |      |      | 0.8  | V     |
| Differential Driver Output<br>Capacitance  | C <sub>OD</sub>                 | $DE = \overline{RE} = high, f$                      | = 4MHz                            |      | 12   |      | pF    |
| RECEIVER                                   |                                 |                                                     |                                   |      |      |      |       |
| Input Current (A and B)                    | I <sub>A</sub> , I <sub>B</sub> | DE = low, V <sub>DDB</sub><br>= GNDB or 3.6V        | V <sub>IN</sub> = +12V            |      |      | +250 | ^     |
| Input Current (A and B)                    |                                 |                                                     | V <sub>IN</sub> = -7V             | -200 |      |      | μA    |
| Receiver Differential Threshold Voltage    | VTH                             | -7V ≤ V <sub>CM</sub> ≤ +12\                        | l                                 | -200 | -120 | -10  | mV    |
| Receiver Input Hysteresis                  | ΔV <sub>TH</sub>                | V <sub>CM</sub> = 0V                                |                                   |      | 20   |      | mV    |
| Receiver Input Resistance                  | R <sub>IN</sub>                 | -7V ≤ V <sub>CM</sub> ≤ +12\                        | /, DE = low                       | 48   |      |      | kΩ    |
| Differential Input Capacitance             | C <sub>A,B</sub>                | Measured betwee low at 6MHz                         | n A and B, DE = $\overline{RE}$ = |      | 12   |      | pF    |
| PROTECTION                                 |                                 |                                                     |                                   |      |      |      |       |
| Thermal-Shutdown Threshold                 | T <sub>SHDN</sub>               | Temperature Risin                                   | g                                 |      | +160 |      | °C    |
| Thermal-Shutdown Hysteresis                | T <sub>HYST</sub>               |                                                     |                                   |      | 15   |      | °C    |
|                                            |                                 | Human Body Mod                                      | el                                |      | ±35  |      |       |
| ESD Protection (A and B Pins to GNDB)      |                                 | IEC 61000-4-2 Air                                   | Gap Discharge                     |      | ±18  |      | kV    |
| (A and D Fins to Given)                    |                                 | IEC 61000-4-2 Co                                    | ntact Discharge                   | ±8   |      |      |       |
| ESD Protection (All Other Pins)            |                                 | Human Body Mod                                      | el                                |      | ±4   |      | kV    |

### **Switching Electrical Characteristics (MAX14852)**

 $(V_{DDA}-V_{GNDA}=1.71V~to~5.5V,~V_{DDB}-V_{GNDB}=3.0V~to~5.5V,~T_{A}=T_{MIN}~to~T_{MAX},~unless~otherwise~noted.~Typical~values~are~at~V_{DDA}-V_{GNDA}=3.3V,~V_{DDB}-V_{GNDB}=3.3V,~V_{GNDA}=V_{GNDB},~and~T_{A}=+25^{\circ}C.)~(Note~7)$ 

| PARAMETER                                       | SYMBOL                               | CONDITIONS                                                 | MIN | TYP | MAX  | UNITS |
|-------------------------------------------------|--------------------------------------|------------------------------------------------------------|-----|-----|------|-------|
| DYNAMIC                                         |                                      |                                                            |     |     |      |       |
| Common Mode Transient<br>Immunity               | СМТІ                                 | (Note 8)                                                   |     | 35  |      | kV/µs |
| Glitch Rejection                                |                                      | TXD, DE, RXD                                               | 10  | 17  | 29   | ns    |
| DRIVER                                          |                                      |                                                            |     |     |      |       |
| Driver Propagation Delay                        | <sup>t</sup> DPLH, <sup>t</sup> DPHL | $R_L$ = 54 $\Omega$ , $C_L$ = 50pF, Figure 2 and Figure 3  |     |     | 1040 | ns    |
| Differential Driver Output Skew   tDPLH - tDPHL | <sup>t</sup> DSKEW                   | $R_L$ = 54 $\Omega$ , $C_L$ = 50pF, Figure 2 and Figure 3  |     |     | 144  | ns    |
| Driver Differential Output Rise or Fall Time    | tLH, tHL                             | $R_L$ = 54 $\Omega$ , $C_L$ = 50pF, Figure 2 and Figure 3  |     |     | 900  | ns    |
| Maximum Data Rate                               | DR <sub>MAX</sub>                    |                                                            | 500 |     |      | kbps  |
| Driver Enable to Output High                    | <sup>t</sup> DZH                     | $R_L$ = 110Ω, $C_L$ = 50pF, Figure 5                       |     |     | 2540 | ns    |
| Driver Enable to Output Low                     | t <sub>DZL</sub>                     | $R_L = 110\Omega$ , $C_L = 50pF$ , Figure 5                |     |     | 2540 | ns    |
| Driver Disable Time from Low                    | t <sub>DLZ</sub>                     | $R_L = 110\Omega$ , $C_L = 50$ pF, Figure 5                |     |     | 140  | ns    |
| Driver Disable Time from High                   | t <sub>DHZ</sub>                     | $R_L$ = 110Ω, $C_L$ = 50pF, Figure 4                       |     |     | 140  | ns    |
| RECEIVER                                        |                                      |                                                            |     |     |      |       |
| Receiver Propagation Delay                      | tRPLH, tRPHL                         | C <sub>L</sub> = 15pF, Figure 6 and Figure 7<br>(Note 9)   |     |     | 240  | ns    |
| Receiver Output Skew<br> tRPLH - tRPHL          | <sup>t</sup> RSKEW                   | C <sub>L</sub> = 15pF, Figure 6 and Figure 7 (Note 9)      |     |     | 34   | ns    |
| Maximum Data Rate                               | DR <sub>MAX</sub>                    |                                                            | 500 |     |      | kbps  |
| Receiver Enable to Output High                  | <sup>t</sup> RZH                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , S2 closed, Figure 8      |     |     | 20   | ns    |
| Receiver Enable to Output Low                   | <sup>t</sup> RZL                     | $R_L$ = 1k $\Omega$ , $C_L$ = 15pF, S1 closed, Figure 8    |     |     | 30   | ns    |
| Receiver Disable Time From Low                  | t <sub>RLZ</sub>                     | $R_L$ = 1k $\Omega$ , $C_L$ = 15pF, S1 closed, Figure 8    |     |     | 20   | ns    |
| Receiver Disable Time From High                 | <sup>t</sup> RHZ                     | $R_L$ = 1k $\Omega$ , $C_L$ = 15pF, S2 closed,<br>Figure 8 |     |     | 20   | ns    |

### **Switching Electrical Characteristics (MAX14854)**

 $(V_{DDA} - V_{GNDA} = 1.71V \text{ to } 5.5V, V_{DDB} - V_{GNDB} = 3.0V \text{ to } 5.5V, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. Typical values are at } V_{DDA} - V_{GNDA} = 3.3V, V_{DDB} - V_{GNDB} = 3.3V, V_{GNDA} = V_{GNDB}, \text{ and } T_A = +25^{\circ}C.) \text{ (Note 7)}$ 

| PARAMETER                                       | SYMBOL                               | CONDITIONS                                                | MIN | TYP | MAX | UNITS |
|-------------------------------------------------|--------------------------------------|-----------------------------------------------------------|-----|-----|-----|-------|
| DYNAMIC                                         |                                      |                                                           |     |     |     |       |
| Common Mode Transient<br>Immunity               | СМТІ                                 | (Note 8)                                                  |     | 35  |     | kV/μs |
| Glitch Rejection                                |                                      | TXD, DE, RXD                                              | 10  | 17  | 29  | ns    |
| DRIVER                                          |                                      |                                                           |     |     |     |       |
| Driver Propagation Delay                        | <sup>t</sup> DPLH, <sup>t</sup> DPHL | $R_L$ = 54 $\Omega$ , $C_L$ = 50pF, Figure 2 and Figure 3 |     |     | 65  | ns    |
| Differential Driver Output Skew   tDPLH - tDPHL | <sup>t</sup> DSKEW                   | $R_L$ = 54 $\Omega$ , $C_L$ = 50pF, Figure 2 and Figure 3 |     |     | 7   | ns    |
| Driver Differential Output Rise or Fall Time    | t <sub>LH</sub> , t <sub>HL</sub>    | $R_L$ = 54 $\Omega$ , $C_L$ = 50pF, Figure 2 and Figure 3 |     |     | 10  | ns    |
| Maximum Data Rate                               | DR <sub>MAX</sub>                    |                                                           | 25  |     |     | Mbps  |
| Driver Enable to Output High                    | <sup>t</sup> DZH                     | $R_L = 110\Omega$ , $C_L = 50pF$ , Figure 4               |     |     | 80  | ns    |
| Driver Enable to Output Low                     | t <sub>DZL</sub>                     | $R_L$ = 110Ω, $C_L$ = 50pF, Figure 5                      |     |     | 80  | ns    |
| Driver Disable Time from Low                    | t <sub>DLZ</sub>                     | $R_L = 110\Omega$ , $C_L = 50pF$ , Figure 5               |     |     | 80  | ns    |
| Driver Disable Time from High                   | t <sub>DHZ</sub>                     | $R_L = 110\Omega$ , $C_L = 50pF$ , Figure 4               |     |     | 80  | ns    |
| RECEIVER                                        |                                      |                                                           |     |     |     |       |
| Receiver Propagation Delay                      | <sup>t</sup> RPLH, <sup>t</sup> RPHL | C <sub>L</sub> = 15pF, Figure 6 and Figure 7<br>(Note 9)  |     |     | 65  | ns    |
| Receiver Output Skew<br> tRPLH - tRPHL          | tRSKEW                               | C <sub>L</sub> = 15pF, Figure 6 and Figure 7 (Note 9)     |     |     | 7   | ns    |
| Maximum Data Rate                               | DR <sub>MAX</sub>                    |                                                           | 25  |     |     | Mbps  |
| Receiver Enable to Output High                  | <sup>t</sup> RZH                     | $R_L$ = 1k $\Omega$ , $C_L$ = 15pF, S2 closed, Figure 8   |     |     | 20  | ns    |
| Receiver Enable to Output Low                   | <sup>t</sup> RZL                     | $R_L$ = 1k $\Omega$ , $C_L$ = 15pF, S1 closed, Figure 8   |     |     | 30  | ns    |
| Receiver Disable Time From Low                  | <sup>t</sup> RLZ                     | $R_L$ = 1k $\Omega$ , $C_L$ = 15pF, S1 closed, Figure 8   |     |     | 20  | ns    |
| Receiver Disable Time From High                 | <sup>t</sup> RHZ                     | $R_L$ = 1k $\Omega$ , $C_L$ = 15pF, S2 closed, Figure 8   |     |     | 20  | ns    |

- **Note 2:** All devices are 100% production tested at  $T_A = +25$ °C. Specifications over temperature are guaranteed by design.
- **Note 3:** All currents into the device are positive. All currents out of the device are negative. All voltages are referenced to their respective ground (GNDA or GNDB), unless otherwise noted.
- Note 4: V<sub>LDO</sub> max indicates voltage capability of the circuit. Power dissipation requirements may limit V<sub>LDO</sub> max to a lower value.
- **Note 5:**  $\Delta V_{OD}$  and  $\Delta V_{OC}$  are the changes in  $V_{OD}$  and  $V_{OC}$ , respectively, when the TXD input changes state.
- Note 6: The short circuit output current applies to the peak current just prior to current limiting.
- Note 7: Not production tested. Guaranteed by design.
- Note 8: CMTI is the maximum sustainable common-mode voltage slew rate while maintaining the correct output states. CMTI applies to both rising and falling common-mode voltage edges. Tested with the transient generator connected between GNDA and GNDB. V<sub>CM</sub> = 1kV
- Note 9: Capacitive load includes test probe and fixture capacitance.

#### **Insulation Characteristics**

| PARAMETER                                   | SYMBOL            | CONDITIONS                                                              | VALUE            | UNITS          |
|---------------------------------------------|-------------------|-------------------------------------------------------------------------|------------------|----------------|
| Partial Discharge Test Voltage              | $V_{PR}$          | Method B1 = V <sub>IORM</sub> x 1.875 (t = 1s, partial discharge < 5pC) | 1182             | VP             |
| Maximum Repetitive Peak Withstand Voltage   | VIORM             | (Note 7)                                                                | 630              | VP             |
| Maximum Working Isolation Voltage           | VIOWM             | (Note 7)                                                                | 445              | VRMS           |
| Maximum Transient Isolation Voltage         | V <sub>IOTM</sub> | t = 1s                                                                  | 4600             | V <sub>P</sub> |
| Maximum Withstand Isolation Voltage         | VISO              | t = 60s, f = 60Hz (Note 7, 8)                                           | 2750             | VRMS           |
| Maximum surge Isolation Voltage             | VIOSM             | IEC 61000-4-5, 1.2/50μs                                                 | 10               | kV             |
| Insulation Resistance                       | $R_S$             | T <sub>A</sub> = +150°C, V <sub>IO</sub> = 500V                         | >10 <sup>9</sup> | Ω              |
| Barrier Capacitance Input to Output         | CIO               |                                                                         | 2                | pF             |
| Creepage Distance                           | CPG               | Wide SO                                                                 | 8                | mm             |
| Clearance Distance                          | CLR               | Wide SO                                                                 | 8                | mm             |
| Internal Clearance                          |                   | Distance through insulation                                             | 0.015            | mm             |
| Comparitive Tracking Resistance Index       | СТІ               | Material Group II (IEC 60112)                                           | 575              |                |
| Climatic Category                           |                   |                                                                         | 40/125/21        |                |
| Pollution Degree (DIN VDE 0110,<br>Table 1) |                   |                                                                         | 2                |                |

 $\label{eq:Note 10: V_IORM, V_IOWM, and V_ISO} \textbf{ are defined by the IEC 60747-5-5 standard.}$   $\textbf{Note 11:} \ \textbf{Product is qualified at V_{ISO} for 60 seconds.} \ \textbf{100\%} \ \textbf{production tested at 120\% of V_{ISO} for 1 second.}$ 

# **Safety Regulatory Approvals (Pending)**

| UL                                                                                   |
|--------------------------------------------------------------------------------------|
| The MAX14852/MAX14854 is certified under UL1577. For more details, see File E351759. |
| Rate up to 2750V <sub>RMS</sub> isolation voltage for basic insulation.              |
| cUL                                                                                  |
| Pending                                                                              |
| VDE                                                                                  |
| Pending                                                                              |
| TUV                                                                                  |
| Pending                                                                              |

Maxim Integrated | 7 www.maximintegrated.com

# 2.75kV<sub>RMS</sub> Isolated 500kbps/25Mbps Full-Duplex RS-485/RS-422 Transceivers with ±35kV ESD Protection



Figure 1. Driver DC Test Load



Figure 2. Driver Timing Test Circuit



Figure 3. Driver Propagation Delays



Figure 4. Driver Enable and Disable Times ( $t_{DHZ}$ ,  $t_{DZH}$ )



Figure 5. Driver Enable and Disable Times ( $t_{DZL}$ ,  $t_{DLZ}$ )



Figure 6. Receiver Propagation Delay Test Circuit

# 2.75kV<sub>RMS</sub> Isolated 500kbps/25Mbps Full-Duplex RS-485/RS-422 Transceivers with ±35kV ESD Protection



Figure 7. Receiver Propagation Delays



Figure 8. Receiver Enable and Disable Times

### **Typical Operating Characteristics**

 $(V_{DDA} - V_{GNDA} = 3.3V, V_{DDB} - V_{GNDB} = 3.3V, V_{GNDA} = V_{GNDB}, and T_{A} = +25^{\circ}C, unless otherwise noted.)$ 



















### **Typical Operating Characteristics (continued)**

 $(V_{DDA} - V_{GNDA} = 3.3V, V_{DDB} - V_{GNDB} = 3.3V, V_{GNDA} = V_{GNDB}, and T_{A} = +25$ °C, unless otherwise noted.)















# **Pin Configuration**



## **Pin Description**

| PIN  | NAME             | REFERENCE | FUNCTION                                                                                                                                                                                                                                                                            |
|------|------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | V <sub>DDA</sub> | GNDA      | UART/Logic-Side Power Input. Bypass V <sub>DDA</sub> to GNDA with both 0.1μF and 1μF capacitors as close to the device as possible.                                                                                                                                                 |
| 2, 8 | GNDA             | -         | UART/Logic-Side Ground. GNDA is the ground reference for digital signals.                                                                                                                                                                                                           |
| 3    | RXD              | GNDA      | Receiver Data Output. Drive $\overline{RE}$ low to enable RXD. With $\overline{RE}$ low, RXD is high when $(V_A - V_B) > -10$ mV and is low when $(V_A - V_B) < -200$ mV. RXD is high when $V_{DDB}$ is less than $V_{UVLOB}$ . RXD is high impedance when $\overline{RE}$ is high. |
| 4    | RE               | GNDA      | Receiver Output Enable. Driver $\overline{RE}$ low or connect to GNDA to enable RXD. Drive $\overline{RE}$ high to disable RXD. RXD is high-impedance when $\overline{RE}$ is high. $\overline{RE}$ has an internal 4.5 $\mu$ A pulldown to GNDA.                                   |
| 5    | DE               | GNDA      | Driver Output Enable. Drive DE high to enable bus driver outputs Y and Z. Drive DE low or connect to GNDA to disable Y and Z. Y and Z are high impedance when DE is low. DE has an internal 4.5µA pull-down to GNDA.                                                                |
| 6    | TXD              | GNDA      | Driver Input. With DE high, a low on TXD forces the noninverting output (Y) low and the inverting output (Z) high. Similarly, a high on TXD forces the noninverting output high and the inverting output low. TXD has an internal 4.5µA pull-up to V <sub>DDA</sub> .               |
| 7    | SBA              | GNDA      | Side B Active Indicator Output. $\overline{SBA}$ asserts low when side B is powered and working. $\overline{SBA}$ has an internal $5k\Omega$ pull-up resistor to $V_{DDA}$ .                                                                                                        |

# 2.75kV<sub>RMS</sub> Isolated 500kbps/25Mbps Full-Duplex RS-485/RS-422 Transceivers with ±35kV ESD Protection

# **Pin Description (continued)**

| PIN   | NAME             | REFERENCE | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                   |
|-------|------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9, 15 | GNDB             | -         | Cable Side Ground. GNDB is the ground reference for the internal LDO and the RS-485/RS-422 bus signals.                                                                                                                                                                                                                                                                                    |
| 10    | V <sub>LDO</sub> | GNDB      | LDO Power Input. Connect a minimum voltage of 3.18V to $V_{LDO}$ to power the cable side of the transceiver. Bypass $V_{LDO}$ to GNDB with both 0.1 $\mu$ F and 1 $\mu$ F capacitors as close to the device as possible. To disable the internal LDO, leave $V_{LDO}$ unconnected or connect to GNDB.                                                                                      |
| 11    | Y                | GNDB      | Noninverting Driver Output                                                                                                                                                                                                                                                                                                                                                                 |
| 12    | Z                | GNDB      | Inverting Driver Output                                                                                                                                                                                                                                                                                                                                                                    |
| 13    | В                | GNDB      | Inverting Receiver Input                                                                                                                                                                                                                                                                                                                                                                   |
| 14    | Α                | GNDB      | Noninverting Receiver Input                                                                                                                                                                                                                                                                                                                                                                |
| 16    | V <sub>DDB</sub> | GNDB      | Cable Side Power Input/Isolated LDO Power Output. Bypass $V_{DDB}$ to GNDB with both 0.1µF and 1µF capacitor as close to the device as possible. $V_{DDB}$ is the output of the internal LDO when power is applied to $V_{LDO}$ . When the internal LDO is not used ( $V_{LDO}$ is unconnected or connected to GNDB), $V_{DDB}$ is the positive supply input for the cable side of the IC. |

#### **Function Tables**

|                      | TRANSMITTING                             |   |         |        |        |  |  |  |
|----------------------|------------------------------------------|---|---------|--------|--------|--|--|--|
|                      | INP                                      |   | OUTPUTS |        |        |  |  |  |
| V <sub>DDA</sub>     | V <sub>DDA</sub> V <sub>DDB</sub> DE TXD |   |         |        | Z      |  |  |  |
| ≥ V <sub>UVLOA</sub> | ≥ V <sub>UVLOB</sub>                     | 1 | 1       | 1      | 0      |  |  |  |
| ≥ V <sub>UVLOA</sub> | ≥ V <sub>UVLOB</sub>                     | 1 | 0       | 0      | 1      |  |  |  |
| ≥ V <sub>UVLOA</sub> | ≥ V <sub>UVLOB</sub>                     | 0 | X       | High-Z | High-Z |  |  |  |
| < V <sub>UVLOA</sub> | ≥ V <sub>UVLOB</sub>                     | X | X       | High-Z | High-Z |  |  |  |
| ≥ V <sub>UVLOA</sub> | < V <sub>UVLOB</sub>                     | X | X       | High-Z | High-Z |  |  |  |
| < V <sub>UVLOA</sub> | < V <sub>UVLOB</sub>                     | Х | X       | High-Z | High-Z |  |  |  |

<sup>\*</sup>Note: Drive DE low to disable the transmitter outputs. Drive DE high to enable the transmitter outputs. DE has an internal pull-down to GNDA.

X = Don't care

|                      | RECEIVING            |    |                                                   |        |  |  |  |  |  |
|----------------------|----------------------|----|---------------------------------------------------|--------|--|--|--|--|--|
|                      | INPUTS               |    |                                                   |        |  |  |  |  |  |
| V <sub>DDA</sub>     | V <sub>DDB</sub>     | RE | ( <b>V</b> <sub>A</sub> - <b>V</b> <sub>B</sub> ) | RXD    |  |  |  |  |  |
| ≥ V <sub>UVLOA</sub> | ≥ V <sub>UVLOB</sub> | 0  | > -10mV                                           | 1      |  |  |  |  |  |
| ≥ V <sub>UVLOA</sub> | ≥ V <sub>UVLOB</sub> | 0  | < -200mV                                          | 0      |  |  |  |  |  |
| ≥ V <sub>UVLOA</sub> | ≥ V <sub>UVLOB</sub> | 0  | Open/Short                                        | 1      |  |  |  |  |  |
| ≥ V <sub>UVLOA</sub> | ≥ V <sub>UVLOB</sub> | 1  | X                                                 | High-Z |  |  |  |  |  |
| < V <sub>UVLOA</sub> | ≥ V <sub>UVLOB</sub> | X  | X                                                 | High-Z |  |  |  |  |  |
| ≥ V <sub>UVLOA</sub> | < V <sub>UVLOB</sub> | 0  | X                                                 | 1      |  |  |  |  |  |
| < V <sub>UVLOA</sub> | < V <sub>UVLOB</sub> | X  | X                                                 | High-Z |  |  |  |  |  |

<sup>\*</sup>Note: Drive  $\overline{RE}$  high to disable the receiver output. Drive  $\overline{RE}$  low to enable to receiver output.  $\overline{RE}$  has an internal pull-down to GNDA.

X = Don't care

| SBA                  |                      |      |  |  |
|----------------------|----------------------|------|--|--|
| V <sub>DDA</sub>     | $V_{DDB}$            | SBA  |  |  |
| < V <sub>UVLOA</sub> | < V <sub>UVLOB</sub> | High |  |  |
| < V <sub>UVLOA</sub> | ≥ V <sub>UVLOB</sub> | High |  |  |
| ≥ V <sub>UVLOA</sub> | < V <sub>UVLOB</sub> | High |  |  |
| ≥ V <sub>UVLOA</sub> | ≥ V <sub>UVLOB</sub> | Low  |  |  |

#### **Detailed Description**

The MAX14852/MAX14854 isolated RS-485/RS-422 transceivers provide 5000V<sub>RMS</sub> (60s) of galvanic isolation between the RS-485/RS-422 cable side of the transceiver and the UART side. These devices allow up to 500kbps (MAX14852)/25Mbps (MAX14854) communication across an isolation barrier when a large potential exists between grounds on each side of the barrier.

#### Isolation

Data isolation is achieved using high-voltage capacitors that allow data transmission between the UART side and the RS-485/RS-422 cable side of the transceiver.

#### **Integrated LDO**

The devices include an internal low-dropout regulator with a set 3.3V (typ) output that is used to power the cable side of the IC. The output of the LDO is  $V_{DDB}$ . The LDO has a 300mA (typ) current limit. If the LDO is unused, connect  $V_{LDO}$  to GNDB and apply +3.3V directly to  $V_{DDB}$ .

#### True Fail-Safe

The devices guarantee a logic-high on the receiver output when the receiver inputs are shorted or open, or when connected to a terminated transmission line with all drivers disabled. The receiver threshold is fixed between -10mV and -200mV. If the differential receiver input voltage  $(V_A-V_B)$  is greater than or equal to -10mV, RXD is logic-high. In the case of a terminated bus with all transmitters disabled, the receiver's differential input voltage is pulled to zero by the termination resistors. Due to the receiver thresholds of the devices, this results in a logic-high at RXD.

#### **Driver Output Protection**

Two mechanisms prevent excessive output current and power dissipation caused by faults or bus contention. The first, a current limit on the output stage, provides immediate protection against short circuits over the entire common-mode voltage range. The second, a thermal-shutdown circuit, forces the driver outputs into a high-impedance state if the die temperature exceeds +160°C (typ).

#### **Thermal Shutdown**

The devices are protected from overtemperature damage by integrated thermal-shutdown circuitry. When the junction temperature (T<sub>J</sub>) exceeds +160°C (typ), the driver outputs go high-impedance. The device resumes normal operation when T<sub>J</sub> falls below +145°C (typ).

### **Applications Information**

#### 128 Transceivers on the Bus

The standard RS-485 receiver input impedance is one unit load. A standard driver can drive up to 32 unit-loads. The MAX14852/MAX14854 transceivers have a 1/4-unit load receiver, which allows up to 128 transceivers, connected in parallel, on one communication line. Connect any combination of these devices, and/or other RS-485 devices, for a maximum of 32 unit-loads to the line.

#### Typical Application

The MAX14852/MAX14854 full-duplex transceivers are designed for bidirectional data communications on multipoint bus transmission lines. Figure 9 and Figure 10 show typical network application circuits. To minimize reflections, the bus should be terminated at both ends in its characteristics impedance, and stub lengths off the main line should be kept as short as possible.



Figure 9. Typical Isolated Full-Duplex RS-485/RS-422 Application



Figure 10. Typical Isolated Point-to-Point Application

## 2.75kV<sub>RMS</sub> Isolated 500kbps/25Mbps Full-Duplex RS-485/RS-422 Transceivers with ±35kV ESD Protection

#### **Layout Considerations**

It is recommended to design an isolation, or "keep-out," channel underneath the isolator that is free from ground and signal planes. Any galvanic or metallic connection between the cable side and UART side will defeat the isolation.

Ensure that the decoupling capacitors between  $V_{DDA}$  and GNDA and between  $V_{LDO}$ ,  $V_{DDB}$ , and GNDB are located as close as possible to the IC to minimize inductance.

Route important signal lines close to the ground plane to minimize possible external influences. On the cable side of the devices, it is good practice to have the bus connectors and termination resistor as close as possible to the A and B pins.

#### **Extended ESD Protection**

ESD protection structures are incorporated on all pins to protect against electrostatic discharge encountered during handling and assembly. The driver outputs and receiver inputs of the devices have extra protection against static electricity to both the UART side and cable side ground references. The ESD structures withstand high-ESD events during normal operation and when powered down. After an ESD event, the devices keep working without latch-up or damage.

Bypass  $V_{DDA}$  to GNDA and bypass  $V_{DDB}$  and  $V_{LDO}$  to GNDB with 0.1µF and 1µF capacitors to ensure maximum ESD protection.

ESD protection can be tested in various ways. The transmitter outputs and receiver inputs of the MAX14852/MAX14854 are characterized for protection to the cable side ground (GNDB) to the following limits:

- ±35kV HBM
- ±18kV using the Air-Gap Discharge method specified in IEC 61000-4-2
- ±8kV using the Contact Discharge method specified in IEC 61000-4-2

#### **ESD Test Conditions**

ESD performance depends on a variety of conditions. Contact Maxim for a reliability report that documents test setup, test methodology, and test results.

#### **Human Body Model (HBM)**

<u>Figure 11</u> shows the HBM test model, while <u>Figure 12</u> shows the current waveform it generates when discharged in a low-impedance state. This model consists of a 100pF capacitor charged to the ESD voltage of interest, which is then discharged into the test device through a 1.5kΩ resistor.

#### IEC 61000-4-2

The IEC 61000-4-2 standard covers ESD testing and performance of finished equipment. However, it does not specifically refer to integrated circuits. The devices help in designing equipment to meet IEC 61000-4-2 without the need for additional ESD protection components.

The major difference between tests done using the HBM and IEC 61000-4-2 is higher peak current in IEC 61000-4-2 because series resistance is lower in the IEC 61000-4-2 model. Hence, the ESD withstand voltage measured to IEC 61000-4-2 is generally lower than that measured using the HBM.

<u>Figure 13</u> shows the IEC 61000-4-2 model and <u>Figure 14</u> shows the current waveform for IEC 61000-4-2 ESD Contact Discharge Test.

# 2.75kV<sub>RMS</sub> Isolated 500kbps/25Mbps Full-Duplex RS-485/RS-422 Transceivers with ±35kV ESD Protection



Figure 11. Human Body ESD Test Model



Figure 12. Human Body Current Waveform



Figure 13. IEC 61000-4-2 ESD Test Model



Figure 14. IEC 61000-4-2 ESD Generator Current Waveform

# **Typical Application Circuit**



### **Ordering Information**

| PART          | TEMP RANGE      | PIN-PACKAGE |  |
|---------------|-----------------|-------------|--|
| MAX14852GWE+  | -40°C to +105°C | 16 SOIC (W) |  |
| MAX14852GWE+T | -40°C to +105°C | 16 SOIC (W) |  |
| MAX14854GWE+  | -40°C to +105°C | 16 SOIC (W) |  |
| MAX14854GWE+T | -40°C to +105°C | 16 SOIC (W) |  |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

### **Chip Information**

PROCESS: BiCMOS

#### **Package Information**

For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE | PACKAGE | OUTLINE | LAND PATTERN |
|---------|---------|---------|--------------|
| TYPE    | CODE    | NO.     | NO.          |
| 16 SOIC | W16M+9  | 21-0042 | 90-0107      |

T = Tape and reel.

# 2.75kV<sub>RMS</sub> Isolated 500kbps/25Mbps Full-Duplex RS-485/RS-422 Transceivers with ±35kV ESD Protection

### **Revision History**

| REVISION | REVISION | DESCRIPTION     | PAGES   |
|----------|----------|-----------------|---------|
| NUMBER   | DATE     |                 | CHANGED |
| 0        | 11/15    | Initial release | _       |

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.