# Complete High Voltage 80V, 4A DC/DC Power Module ## **ISL8216M** The ISL8216M is a simple and easy to use, high voltage DC/DC module and is ideal for a wide variety of applications. It eliminates design and manufacturing risks while dramatically improving time to market. The simplicity is in the "Off-The-Shelf" unassisted implementation. All you need is the ISL8216M, input and output capacitors, and one resistor to program the output voltage and you have a complete high voltage power design ready for the market. The ISL8216M is packaged in a thermally enhanced, compact (15mm×15mm×3.6mm) over-molded High-Density Array (HDA) Package, which permits full load operation without heat sink or fans. The package is suitable for automated assembly by standard surface mount equipment. The small amount of external components reduce the PCB to a component layer and a simple ground layer. ## **Related Literature** • AN1907 "ISL8216MEVAL1Z Evaluation Board User's Guide" ## **Features** - · Complete switch mode power supply in one package - · Wide input voltage range: 10V to 80V - Output current 4A - · Programmable soft-start - Compliant with EN 55022 Class B (see AN1907) - · SYNC and adjustable frequency 200kHz to 600kHz - Single resistor sets V<sub>OUT</sub> +2.5V up to +30V - Setpoint accuracy ±1.5% - · Programmable overcurrent protection - · RoHS compliant with exemption - Small footprint, low profile (15mm×15mm×3.6mm) ## **Applications** - Servers - · 48V telecom and datacom applications - · 12V and 42V automotive and industrial equipment - Distributed power converters and point-of-load (POL) regulation - General purpose step-down DC/DC NOTE: ALL PINS NOT SHOWN ARE FLOATING FIGURE 1. TYPICAL APPLICATION CIRCUIT FIGURE 2. SMALL FOOTPRINT PACKAGE WITH LOW PROFILE (3.6mm) # **Table of Contents** | Internal Block Diagram | | |--------------------------------------------------------------------------------|----------------------| | Ordering Information | 3 | | Pin Configuration | 4 | | Pin Descriptions | 5 | | Absolute Maximum Ratings | 6 | | Thermal Information | 6 | | Recommended Operating Ratings | 6 | | Electrical Specifications | 6 | | Typical Performance Characteristics | 8 | | Efficiency Performance | 8 | | Typical Performance Characteristics | 9 | | Transient Response Performance Start-Up Performance Short Circuit Performance | 10 | | Application Information | 11 | | Programming the Output Voltage | 11<br>12 | | Resistor between BOOT and V <sub>IN</sub> for Charging the Bootstrap Capacitor | 14<br>14<br>15<br>15 | | Typical Application Circuits | | | Power Loss Curves. | | | Derating Curves | | | Layout Guide | | | Package Description | | | PCB Layout Pattern Design | | | Thermal Vias. | | | Stencil Pattern Design. Reflow Parameters | 23 | | Revision History | 24 | | About Intersil | 24 | | Package Outline Drawing | 25 | 2 # **Internal Block Diagram** # **Ordering Information** | PART NUMBER<br>(Notes 1, 2, 3) | PART<br>MARKING | TEMP RANGE<br>(°C) | PACKAGE<br>(RoHS Compliant) | PKG.<br>DWG. # | |--------------------------------|------------------|--------------------|-----------------------------|----------------| | ISL8216MIRZ | ISL8216M | -40 to +85 | 22 Ld HDA | Y22.15x15 | | ISL8216MEVAL1Z | Evaluation Board | | | | ### NOTES: - 1. Add "-T\*" suffix for tape and reel. Please refer to TB347 for details on reel specifications. - 2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and NiPdAu plate e4 termination finish, which is RoHS compliant by EU exemption 7C-I and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020 - 3. For Moisture Sensitivity Level (MSL), please see product information page for ISL8216M. For more information on MSL, please see tech brief TB363 Submit Document Feedback 3 intersil FN8607.2 May 9, 2014 # **Pin Configuration** Submit Document Feedback 4 intersil FN8607.2 May 9, 2014 # **Pin Descriptions** | PIN | PIN | | | |------------|--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NUMBER | NAME | TYPE | | | A1 | SGND | PWR | Control signal ground. All voltage levels are measured with respect to this pin. | | A3, B3 | RTCT | I | Frequency setting pin. This pin sets the frequency of the sawtooth oscillator. The module has a resistor and a capacitor internally, which set the default frequency to 300kHz. Connect an external resistor to VIN and an external capacitor to SGND to change the frequency of the sawtooth oscillator. See "Oscillator and Frequency Synchronization" on page 12. Range: 0V to VIN: | | <b>A</b> 5 | SYNC | I | <b>Signal synchronization</b> . The switching frequency can be synchronized to an external clock through this pin. When the sync function is not used, this pin must be tied to ground. If the sync function is used, the RTCT natural frequency must be set to a frequency lower than the sync input frequency. See <u>"Oscillator and Frequency Synchronization" on page 12</u> . Range: OV to 5V. | | A7 | VDD | PWR | <b>Power connection for the internal controller</b> . Tie to VIN directly. A decoupling ceramic capacitor between this pin and signal ground (SGND) is optional. | | A8 | OCSET | I | <b>Current limit sensing pin</b> . The current limit can be reduced by placing a resistor, R <sub>OCSET_EX</sub> , between this pin and VIN. See "Overcurrent Protection" on page 13. Range: 0V to V <sub>IN</sub> . | | A11, F8 | PGND | PWR | <b>Power ground</b> . These pins provides the power ground to the internal controller IC. Tie these pins to the power ground plane through the lowest impedance connection. These pins are not internally connected to PAD5. | | A12 | PVCC | PWR | Internal linear regulator output. Typical: 11V. | | A14 | UGATE | - | <b>Test pin</b> . This pin must be floating. Avoid routing any trace close to this pin, as voltage on this pin can be as high as 100V. | | B1, C1 | FB | I | <b>Feedback pin</b> . Output voltage is set by an external resistor between FB to SGND. Refer to Equation 1 and Table 1 on page 10. Typical: 1.2V | | C11 | воот | PWR | Floating bootstrap supply pin for the MOSFET gate driver. The module has a bootstrap diode and a bootstrap capacitor internally. This pin can be used to provide an additional current path for charging the internal bootstrap capacitor; the charging current is derived from VIN through a resistor. See Figure 23, on page 14. Range: OV to 92V. | | D1 | COMP | I/0 | <b>Error amplifier output</b> . This pin is connected to the output of the transconductance error amplifier and may be used to compensate the feedback loop. Range: 0V to 12V. | | E1 | PGOOD | 0 | <b>Power good</b> . Provides a power good status. An open drain output is asserted when the voltage at the FB pins is within ±14% of the reference voltage. See <u>"Power-Good" on page 14</u> . Range: OV to 12V. | | E14 | ENSS | 1/0 | <b>Enable and soft-start pin</b> . This pin provides enable/disable functionality and soft-start timing functionality for the PWM output. Connect a capacitor to SGND to set the soft-start time. See <u>"Enable/Soft-Start" on page 11</u> . The module is disabled when this pin is held below 0.5V. To use this pin as an enable control pin, connect to a device with open drain output, or alternatively to an external enable control circuit, as shown in <u>Figure 18</u> . Range: 0V to 5V. | | F1 | PCOMPX | I | <b>Compensation adjustment pin</b> . Short this pin to VOUT if the output capacitors are all ceramic capacitors. Connect a lower than $1k\Omega$ resistor to VOUT if the output capacitors are tantalum capacitors, polymer capacitors, or aluminum electrolytic capacitors. Range: 1.2V to 30V. | | PAD1 | SGND | PWR | <b>Signal ground of the internal controller</b> . All voltage levels are measured with respect to this pad. This pad is electrically isolated. Connect this pad to the signal ground plane using multiple vias for a robust thermal conduction path. | | PAD2 | VIN | PWR | <b>Power input pin.</b> Apply input voltage between VIN and PGND (PAD5). It is recommended to place an input decoupling capacitor directly between VIN pin and PGND. The input capacitor should be placed as closely as possible to the module. Range: 10V to 80V. | | PAD3 | VOUT | PWR | <b>Power output pin</b> . Apply output load between VOUT and PGND (PAD5). Place a high frequency output decoupling capacitor directly between VOUT and PGND (PAD5). The output capacitor should be placed as closely to the module as possible. Range: 1.2V to 30V. | | PAD4 | PHASE | PWR | <b>Phase node</b> . The PHASE pin should be floating. To achieve better thermal performance, the phase planes can also be used for heat removal with thermal vias connected to large inner layers. | | PAD5 | PGND | PWR | <b>Power Ground</b> . Power ground pins for both input and output returns. Connect to power ground plane immediately below the module to maximize heat dissipation and to minimize the effect of switching noise and power loss due to the impedance of the copper traces. | Submit Document Feedback 5 intersil FN8607.2 May 9, 2014 ## **Absolute Maximum Ratings** | Input Voltage (VIN,VDD)100V | |---------------------------------------------------| | BOOT | | ENSS pin 6V | | FB, COMP, SYNC pins | | PHASE ( <u>Note 4</u> ) | | ESD Rating | | Human Body Model (Tested per JESD22-A114E)2kV | | Machine Model (Tested per JESD22-A115-A) 200V | | Charge Device Model (Tested per JESD22-C101C)750V | | Latch Up (Tested per JESD-78B; Class 2, Level A) | ### **Thermal Information** | Thermal Resistance (Typical) | $\theta_{JA}$ (°C/W) | $\theta_{JC}$ (°C/W) | |------------------------------------------------|----------------------|----------------------| | 22 Ld HDA (Notes 5, 6) | 13 | 2.6 | | Storage Temperature Range, (T <sub>STG</sub> ) | 5 | 55°C to +150°C | | Pb-Free Reflow Profile | | see <u>TB493</u> | ## **Recommended Operating Ratings** | Input Supply Voltage (V <sub>IN</sub> ) | . +10V to +80V | |------------------------------------------------|-----------------| | VDD | . +10V or +80V | | Output Voltage (V <sub>OUT</sub> ) | . +2.5V to +30V | | Ambient Temperature Range (T <sub>A</sub> ) | 40°C to +85°C | | Junction Temperature Range, (T <sub>J</sub> )4 | 0°C to +125°C | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. ### NOTES: - 4. V<sub>AC</sub> (Anode to Cathode) specification for internal power diode. - 5. θ<sub>JA</sub> is tested in free air with device mounted on a four-layer FR-4 test board (76.2x76.2x1.6mm) with 80% coverage, 2oz Cu on top and bottom layers, plus two, buried, 1oz Cu layers with coverage across the entire test board area. Multiple vias were used, with via diameter = 0.3mm on 1.2mm pitch. - 6. For $\theta_{\text{JC}}$ , the "case" temperature is measured at the center of the package underside. # **Electrical Specifications** $T_A = +25 \,^{\circ}\text{C}$ . $V_{IN} = 24 \text{V}$ , $V_{OUT} = 12 \text{V}$ , $f_{SW} = 300 \text{kHz}$ , $C_{IN} = 1 \text{x} 100 \mu \text{F}$ ALUM and $2 \text{x} 2.2 \mu \text{F}$ Ceramic, $C_{OUT} = 6 \text{x} 22 \mu \text{F}$ Ceremic, unless otherwise noted. | PARAMETER | SYMBOL | CONDITIONS | MIN<br>( <u>Note 7</u> ) | TYP | MAX<br>(Note 7) | UNITS | |------------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------|-----------------|------------------| | V <sub>DD</sub> SUPPLY | • | | • | | | | | Bias Voltage Range | | | 10 | - | 80 | V | | Bias Supply Current | I <sub>VIN</sub> | V <sub>IN</sub> = V <sub>DD</sub> = 24V, V <sub>OUT</sub> = 12V, I <sub>OUT</sub> = 0A | - | 14 | - | mA | | V <sub>DD</sub> Shutdown Current | I <sub>VIN_SD</sub> | V <sub>IN</sub> = V <sub>DD</sub> = 24V, ENSS = 0V | - | 20 | - | μΑ | | INTERNAL LINEAR REGULATO | OR (PVCC) (Note 9 | 2) | | | | | | Output Voltage | PVCC | V <sub>DD</sub> = 15V to 80V, Load = 3mA to 20mA | - | 10 | - | V | | Maximum Output Current | | | 20 | - | - | mA | | Short Current Protection | | | - | 60 | - | mA | | POWER-ON RESET (Note 9) | | | ' | | | | | Rising V <sub>DD</sub> Threshold | | | 6.8 | 7.8 | 8.5 | V | | Falling V <sub>DD</sub> Threshold | | | - | 220 | - | mV | | OSCILLATOR (Note 9) | | | ' | | | | | Total Variation on Set Frequency | | f <sub>SW</sub> = 300kHz | - | <u>+</u> 10 | - | % | | Frequency Range | | Set by R <sub>T</sub> and C <sub>T</sub> . R <sub>T</sub> range = 20k to 100k,<br>C <sub>T</sub> range = 470pF to 1200pF | 200 | - | 600 | kHz | | SYNC Frequency Range | | above R <sub>T</sub> and C <sub>T</sub> natural frequency | 200 | - | 600 | kHz | | Ramp Amplitude | ΔV <sub>OSC</sub> | V <sub>DD</sub> varied from 9.0V to 75V | - | 0.11*V <sub>IN</sub> | - | V <sub>P-P</sub> | | Min OFF Time | | | - | 190 | 300 | ns | | OUTPUT CHARACTERISTICS | | | | ' | | | | Output Continuous Current<br>Range | IOUT <sub>(DC)</sub> | | 0 | - | 4 | А | | Line Regulation Accuracy | $\Delta V_{OUT}/\Delta V_{IN}$ | V <sub>OUT</sub> = 12V, I <sub>OUT</sub> = 0A, V <sub>IN</sub> = 15V - 75V | - | 0.005 | - | % | | | | V <sub>OUT</sub> = 12V, I <sub>OUT</sub> = 4A, V <sub>IN</sub> = 15V - 75V | - | 0.005 | - | % | | Load Regulation Accuracy | ΔV <sub>OUT</sub> /ΔI <sub>OUT</sub> | $V_{IN}$ = 80V, $C_{IN}$ = 2x100μF ALUM,<br>3x4.7μF ceramic capacitor, $V_{OUT}$ = 12V,<br>$C_{OUT}$ = 2x100μF ALUM, 2x10μF ceramic<br>capacitor, $I_{OUT}$ = 0A to 4A, $f_{SW}$ = 300kHz". | - | - | 0.15 | % | Submit Document Feedback 6 Intersil FN8607.2 May 9, 2014 **Electrical Specifications** $T_A = +25\,^{\circ}\text{C}$ . $V_{IN} = 24\text{V}$ , $V_{OUT} = 12\text{V}$ , $f_{SW} = 300\text{kHz}$ , $C_{IN} = 1x100\mu\text{F}$ ALUM and $2x2.2\mu\text{F}$ Ceramic, $C_{OUT} = 6x22\mu\text{F}$ Ceremic, unless otherwise noted. (Continued) | PARAMETER | SYMBOL | CONDITIONS | MIN<br>(Note 7) | TYP | MAX<br>(Note 7) | UNITS | |------------------------------------------|----------------------|------------------------------------------------------------------------------------------------|-----------------|-------|-----------------|-------------------| | Output Ripple Voltage | ΔV <sub>OUT</sub> | I <sub>OUT</sub> = 4A, V <sub>OUT</sub> = 12V, V <sub>IN</sub> = 24V, f <sub>SW</sub> = 400kHz | - | 40 | - | mV <sub>P-P</sub> | | | | I <sub>OUT</sub> = 0A, V <sub>OUT</sub> = 12V, V <sub>IN</sub> = 24V, f <sub>SW</sub> = 400kHz | - | 10 | - | mV <sub>P-P</sub> | | | | I <sub>OUT</sub> = 4A, V <sub>OUT</sub> = 12V, V <sub>IN</sub> = 80V, f <sub>SW</sub> = 400kHz | - | 60 | - | mV <sub>P-P</sub> | | | | I <sub>OUT</sub> = 0A, V <sub>OUT</sub> = 12V, V <sub>IN</sub> = 80V, f <sub>SW</sub> = 400kHz | - | 20 | - | mV <sub>P-P</sub> | | DYNAMIC CHARACTERISTICS | 1 | | | | 1 | | | Voltage Change For Positive<br>Load Step | ΔV <sub>OUT-DP</sub> | $I_{OUT}$ = 1A to 4A. Current slew rate = 2.5A/µs, $V_{IN}$ = 24V, $V_{OUT}$ = 12V | - | 220 | - | mV <sub>P-P</sub> | | Voltage Change For Negative<br>Load Step | ΔV <sub>OUT-DN</sub> | $I_{OUT}$ = 4A to 1A. Current slew rate = 2.5A/µs, $V_{IN}$ = 24V, $V_{OUT}$ = 12V | - | 180 | - | mV <sub>P-P</sub> | | REFERENCE VOLTAGE (Note 9) | | | | | | | | Feedback Voltage | V <sub>FB</sub> | | - | 1.192 | - | V | | Accuracy | | | -1.0 | - | +1.0 | % | | ENABLE/SS (Note 9) | 1 | | | | | | | Soft-Start Current | I <sub>SS</sub> | VENSS = 0V | - | 2 | - | μΑ | | | | VENSS = 1.3V | 22 | 33 | 43 | μΑ | | Enable Threshold | V <sub>EN</sub> | Voltage level where soft-start current changes from low-to-high | 0.5 | 0.77 | 1.0 | V | | Maximum Disable Voltage | V <sub>DISEN</sub> | | - | - | 0.5 | V | | ERROR AMPLIFIER (Note 9) | | | | | <u>'</u> | | | Transconductance | | | 4.2 | 5.7 | 7.2 | mS | | Gain-Bandwidth Product (Note 10) | GBW | | - | 15 | - | MHz | | Slew Rate (Note 10) | SR | | - | 6 | - | V/µs | | COMP Pin Drive (Note 10) | I <sub>COMP</sub> | | - | ±300 | - | μΑ | | POWER GOOD (OPEN DRAIN) | Note 9) | | | | • | | | Power-Good Lower Threshold | V <sub>PG-</sub> | Percentage of Nominal VFB; ~ 3µs noise filter | 84 | - | 88 | % | | Power-Good Higher Threshold | V <sub>PG+</sub> | Percentage of Nominal VFB; ~ 3μs noise filter | 112 | - | 116 | % | | PGOOD Leakage Current | I <sub>PGLKG</sub> | V <sub>PULLUP</sub> = 5.5V | - | - | 1 | μΑ | | PGOOD Voltage Low | | I <sub>PGOOD</sub> = 4mA | - | - | 0.5 | V | | OVERCURRENT PROTECTION ( | Note 9) | | | | | | | Dynamic Current Limit<br>OFF-time | tocoff | | - | 4 | - | SS cycle | | OCP (OCSET) Current Source | I <sub>OCSET</sub> | | 89 | 104 | 119 | μΑ | ### NOTES: - 7. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design. - 8. Parameters with TYP limits are not production tested unless otherwise specified. - 9. Parameters with MIN and/or MAX limits are 100% tested for internal IC prior to module assembly, unless otherwise specified. Temperature limits established by characterization and are not production tested. - 10. Limits should be considered typical and are not production tested. Submit Document Feedback intersil FN8607.2 # **Typical Performance Characteristics** **Efficiency Performance** $T_A = +25$ °C. The efficiency equation is as follows: $$Efficiency = \frac{Output\ Power}{Input\ Power} = \frac{P_{OUT}}{P_{IN}} = \frac{(V_{OUT}xI_{OUT})}{(V_{IN}xI_{IN})}$$ FIGURE 3. EFFICIENCY vs LOAD CURRENT (5V<sub>OUT</sub> AT 300kHz) FIGURE 4. EFFICIENCY vs LOAD CURRENT (12V<sub>OUT</sub>) FIGURE 5. EFFICIENCY vs LOAD CURRENT (24V<sub>OUT</sub>) # **Typical Performance Characteristics** $\textbf{Transient Response Performance} \quad c_{OUT} = 6x22 \mu \text{F ceramic capacitors, } l_{OUT} = 1 \text{A to 4A, current slew rate} = 2.5 \text{A}/\mu \text{s. T}_{A} = +25 \, ^{\circ}\text{C.}$ FIGURE 6. 5V<sub>OUT</sub> TRANSIENT RESPONSE FIGURE 7. 5V<sub>OUT</sub> TRANSIENT RESPONSE FIGURE 8. 12V<sub>OUT</sub> TRANSIENT RESPONSE FIGURE 9. 12V<sub>OUT</sub> TRANSIENT RESPONSE FIGURE 10. 24V<sub>OUT</sub> TRANSIENT RESPONSE FIGURE 11. 24V<sub>OUT</sub> TRANSIENT RESPONSE Submit Document Feedback 9 intersil FN8607.2 May 9, 2014 $\textbf{Start-Up Performance} \quad \textbf{T}_{A} = +25\,^{\circ}\textbf{C}, \ \textbf{V}_{IN} = 36 \textbf{V}, \ \textbf{V}_{OUT} = \textbf{12} \textbf{V}, \ \textbf{C}_{IN} = \textbf{100} \mu \textbf{F} \ \textbf{ALUM}, \ 4 \textbf{x} 2.2 \mu \textbf{F} \ \text{ceramic capacitors}, \ \textbf{C}_{OUT} = 6 \textbf{x} 22 \mu \textbf{F} \ \text{ceramic capacitors}, \ \textbf{C}_{OUT} = \textbf{00}, \ \textbf{4} \textbf{A}$ FIGURE 12. START-UP AT 0A FIGURE 13. START-UP AT 4A **Short Circuit Performance** $T_A = +25 \,^{\circ} C$ , $V_{IN} = 36 \,^{\circ} V$ , $V_{OUT} = 12 \,^{\circ} V$ , $V_{OUT} = 100 \,^{\circ} V$ ALUM, $4 \times 2.2 \,^{\circ} V$ Ceramic capacitors, $C_{OUT} = 6 \times 22 \,^{\circ} V$ Ceramic capacitors, $I_{OUT} = 0.04 \,^{\circ} V$ FIGURE 14. SHORT CIRCUIT AT 0A FIGURE 15. SHORT CIRCUIT AT 4A # **Application Information** ## **Programming the Output Voltage** The ISL8216M has an internal 1.192V $\pm 1\%$ reference voltage. Programming the output voltage requires a resistor, R<sub>FB</sub>, between FB and SGND. Please note that the output voltage accuracy is also dependent on the resistance accuracy. The customer should select a high accuracy resistor (i.e. 0.5%) in order to achieve the overall output accuracy. The output voltage can be calculated as shown in Equation 1. $$V_{OUT} = \left(1 + \frac{11.3k\Omega}{R_{FB}}\right) \cdot 1.192V \tag{EQ. 1} \label{eq:VOUT}$$ The value of $R_{FB}$ for selecting different typical output voltages is shown in <u>Table 1</u>. TABLE 1. VALUE OF RFB FOR DIFFERENT OUTPUT VOLTAGES | R <sub>FB</sub> (Ω) | TYPICAL V <sub>OUT</sub> (V) | |---------------------|------------------------------| | 3.48k | 5 | | 1.24k | 12 | | 715 | 20 | | 590 | 24 | | 464 | 30 | ### **Enable/Soft-Start** FIGURE 16. TYPICAL SOFT-START DIAGRAM Figure 16 illustrates the start-up scheme of the ISL8216M. The Power-On Reset (POR) function continually monitors the bias voltage at $V_{DD}$ and $V_{IN}$ . When the voltage at $V_{DD}$ and $V_{IN}$ exceed their rising POR thresholds ( $T_0$ ), the ISL8216M initially provides $2\mu A$ to charge the soft-start capacitor, $C_{SS}$ , connected to the ENSS pin. If the voltage at this pin is allowed to rise, it will ramp-up with at a slope determined by the $2\mu A$ current and the value of the soft-start capacitor. When the voltage at ENSS reaches 0.77V (Typ) at $T_1$ , the oscillator circuit is active, causing the voltage at the RTCT pin to drop from $V_{IN}$ and generate a sawtooth waveform. At the same time, the soft-start current is increased to $33\mu A$ ; as a result, the ENSS voltage then ramps up at a faster rate. The UGATE starts switching when the ENSS voltage reaches 1.4V (Typ). The delay from POR ( $t_0$ ) to the time the IC starts switching $(t_2)$ can be approximated by using Equation 2: $$t_{delay, \, switching} = 3.712 \times 10^5 \cdot C_{SS}$$ (EQ. 2) The output voltage soft-start time is determined by the rise time of ENSS voltage from 1.4V to 2.6V $(t_3$ - $t_2)$ . The output voltage ramp time can be calculated from: $$t_{SS} = \frac{1.2}{33 \times 10^{-6}} \cdot C_{SS}$$ (EQ. 3) The soft-start capacitor $C_{SS}$ is continuously charged up linearly and clamped at 5V. Note that any leakage current on the ENSS node will extend the start-up period. Figure 17 shows the typical soft-start waveforms. FIGURE 17. TYPICAL SOFT-START WAVEFORM The module can be enabled by an external signal by using an open-drain output device, or by adding an external circuit, as shown in Figure 18. For such circuit, a bias voltage of approximately 5.1V is recommended, which can be generated from $V_{\text{IN}}$ simply through a resistor in series with a zener diode that has a nominal working voltage of 5.1V. When the external control signal is low, ENSS is pulled to ground. When the external control signal is high, ENSS is released to allow the soft-start function. FIGURE 18. EXTERNAL ENABLE CIRCUIT The selection of the resistor in series with the zener diode can be calculated as: $$R_Z = \frac{V_{IN} - V_Z}{I_Z}$$ (EQ. 4) #### Where - V<sub>Z</sub> is the zener diode's working voltage, nominal 5.1V. - I<sub>Z</sub> is the zener diode's working reverse current, typically about 5mA. Power dissipation rating should be taken into consideration when selecting $R_7$ . ### **Oscillator and Frequency Synchronization** The ISL8216M has an internally set fixed frequency of 300kHz. By adding an external resistor ( $R_{T}$ ) between $V_{IN}$ and RTCT pin and a capacitor ( $C_{T}$ ) between RTCT pin and SGND, the ISL8216M can provide adjustable frequency from 200kHz to 600kHz. The time constant of $R_{T}/C_{T}$ determines the oscillator frequency. The frequency setting curve is shown in Figure 20. Note that any parasitic capacitance present on the RTCT pin adds to the equivalent $C_{T}$ value and thus decreases the switching frequency. FIGURE 19. $R_T$ AND $C_T$ vs SWITCHING FREQUENCY <u>Table 2</u> provides frequency selection for optimum efficiency at typical $V_{IN}$ and $V_{OUT}$ conditions and corresponding $R_T$ and $C_T$ values. TABLE 2. SWITCHING FREQUENCY FOR OPTIMUM EFFICIENCY FOR DIFFERENT INPUT AND OUTPUT VOLTAGES | V <sub>IN</sub> (V) | V <sub>OUT</sub> (V) | SWITCHING<br>FREQUENCY<br>(kHz) | R <sub>T</sub> | C <sub>T</sub> | |---------------------|----------------------|---------------------------------|----------------|----------------| | 24 | 5 | 300 | open | open | | 36 | 5 | 300 | open | open | | 48 | 5 | 300 | open | open | | 24 | 12 | 400 | <b>143</b> kΩ | open | | | | | 54.9kΩ | 220pF | | 36 | 12 | 400 | <b>143</b> kΩ | open | | | | | 54.9kΩ | 220pF | TABLE 2. SWITCHING FREQUENCY FOR OPTIMUM EFFICIENCY FOR DIFFERENT INPUT AND OUTPUT VOLTAGES (Continued) | V <sub>IN</sub> (V) | V <sub>OUT</sub> (V) | SWITCHING<br>FREQUENCY<br>(kHz) | R <sub>T</sub> | C <sub>T</sub> | |---------------------|----------------------|---------------------------------|----------------|----------------| | 48 | 12 | 400 | <b>143</b> kΩ | open | | | | | 54.9kΩ | 220pF | | 64 | 12 | 400 | <b>143</b> kΩ | open | | | | | 54.9kΩ | 220pF | | 80 | 12 | 350 | 267kΩ | open | | | | | 73.2kΩ | 220pF | | 48 | 24 | 450 | 95.3kΩ | open | | | | | 43.2kΩ | 220pF | | 64 | 24 | 400 | <b>143</b> kΩ | open | | | | | 54.9kΩ | 220pF | | 80 | 24 | 350 | 267kΩ | open | | | | | 73.2kΩ | 220pF | Note that when the controller is disabled, the voltage at RTCT pin rises up to the input voltage. Hence, the voltage rating of the $C_T$ capacitor must be sufficient to support the maximum input voltage. The SYNC pin provides the function to synchronize the ISL8216M's switching frequency to an external source. When frequency synchronization is used, the time constant of $R_{T}/C_{T}$ must be set longer than the period of the sync signal. When the external sync feature is not used, the customer should tie the SYNC pin to SGND. FIGURE 20. SYNCHRONIZATION OPERATION ### MINIMUM ON-TIME The ISL8216M requires the internal MOSFET to be turned on to a minimum of 200ns (Typ). This minimum gate pulse width is required to ensure proper samplings of the overcurrent protection circuit. For low duty cycle applications, the switching frequency must be selected to satisfy the condition shown in Equation 5: $$F_{OSC} < \frac{V_{OUT}}{\eta \cdot V_{IN}} \cdot \frac{1}{t_{on(min)}}$$ (EQ. 5) Where $\eta$ is converter efficiency. #### MINIMUM OFF-TIME At the termination of the oscillator's ramp, there is a 190ns time interval before the next ramp starts. This time interval creates the minimum-off time of the PWM. This period ensures that the boot capacitor charge is refreshed. Equation 6 can be used to calculate the switching frequency to meet the condition: $$F_{OSC} < \left(1 - \frac{V_{OUT}}{\eta \cdot V_{IN}}\right) \cdot \frac{1}{t_{off(min)}}$$ (EQ. 6) ### **Overcurrent Protection** The overcurrent protection function protects the module from overcurrent conditions by monitoring the current flowing through the MOSFET. OCP (Overcurrent protection) is implemented via a resistor ( $R_{OCSET}$ ) and a capacitor ( $C_{OCSET}$ ) connected between the OCSET pin and the drain of the MOSFET. An internal 104 $\mu$ A current source develops a voltage across ROCSET, which is then compared with the drain-to-source voltage developed across the MOSFET measured with regard to the PHASE node. When the drain-to-source voltage across the MOSFET exceeds the voltage drop across the resistor ROCSET, an OCP event occurs. COCSET is placed in parallel with ROCSET to smooth the voltage across R<sub>OCSET</sub> in the presence of switching noise on the input bus. The module has an internal resistor of $2k\Omega$ ; an external $R_{OCSET}$ EX can be added in between OCSET and VIN, and thus in parallel with the internal $2k\Omega$ , to further reduce the overcurrent limit. A 200ns blanking period is used to reduce the current sampling error due to leading-edge switching noise. The OCP trip point varies mainly due to MOSFET r<sub>DS(ON)</sub> variations and layout noise concerns. To avoid overcurrent tripping in the normal operating load range, find the R<sub>OCSET EX</sub> resistor from the Equation 7 with: - 1. The maximum $r_{\mbox{DS}(\mbox{ON})}$ at the highest junction temperature. - 2. The minimum I<sub>OCSET</sub>, 89μA. Determine the overcurrent limit greater than the inductor peak current at the maximum output continuous current. $$\begin{split} R_{OCSET} &= \frac{R_{OCSET-EX} \cdot 2k\Omega}{R_{OCSET-EX} + 2k\Omega} = \frac{\left(I_{OC} + \frac{\Delta I_L}{2}\right) \cdot r_{DS(ON)}}{I_{OCSET}} \\ \Delta I_L &= \left(\frac{V_{IN} \cdot V_{OUT}}{f_{SW} \cdot L} \cdot \frac{V_{OUT}}{V_{IN}}\right) \end{split} \tag{EQ. 7}$$ Where: - R<sub>OCSET</sub> EX is the external resistor between OCSET and V<sub>IN</sub> - · f<sub>SW</sub> is the switching frequency - Internal inductor L = 5.6µH nominal If overcurrent is detected, the output immediately shuts off, it cycles the soft-start function in a hiccup mode (4 dummy soft-start time-outs, then up to one real one) to provide fault protection. If the shorted condition is not removed, this cycle will continue indefinitely. Figures 21 and 22 illustrate typical waveforms during overcurrent protection. FIGURE 21. TYPICAL OVERCURRENT PROTECTION FIGURE 22. TYPICAL HICCUP RECOVER FN8607.2 Submit Document Feedback 13 intersil # Resistor Between BOOT and $V_{IN}$ for Charging The Bootstrap Capacitor The internal bootstrap diode connected to the PVCC pin provides charge for the internal bootstrap capacitor. For above $12V_{OUT}$ applications, a resistor connecting between BOOT pin and VIN pin is recommended for certain conditions. Refer to $\underline{\text{Table 3}}$ . This resistor provides additional bootstrap charge introduced from $V_{IN}$ , which can ensure the gate drive circuit functions properly at very light load. See $\underline{\text{Figure 23}}$ for the recommended external resistor values at $20V_{OUT},\,24V_{OUT},\,27V_{OUT},\,$ and $30V_{OUT}$ conditions. A minimum 0.25W power rating is recommended for this resistor. FIGURE 23. RECOMMENDED EXTERNAL RESISTOR VALUE FROM BOOT TO PVIN If such a resistor is used while an external control signal is used to enable the module, an external circuit is required to pull ENSS and $V_{OUT}$ to ground when the external control signal is low, as shown in Figure 24. The bias voltage in this circuit can be the same bias voltage as shown in Figure 18. Without such a circuit, a residual voltage can be generated on $V_{OUT}$ through the path of $V_{IN}$ , resistor, bootstrap diode, bootstrap capacitor, inductor and $V_{OUT}$ . FIGURE 24. EXTERNAL ENABLE CIRCUIT WHILE V<sub>IN</sub>-BOOT RESISTOR IS USED ### **Power-Good** The PGOOD comparator monitors the voltage on the FB pin. PGOOD is asserted (open drain) when the FB pin voltage is within 14% of the reference voltage. The turn-on response of the PGOOD circuit has a typical 3µs delay. The PGOOD is de-asserted under disable, overcurrent event, or over-temperature event. For >12V<sub>OUT</sub> applications where V<sub>IN</sub> power-up/down (module self enable/disable) is required and PGOOD signal is utilized, a PGOOD delay circuit and a $1k\Omega$ , 1W rating dummy load resistor are recommended. The PGOOD delay circuit is shown in Figure 25. Note when the dummy load resistor is used, the resistor between V<sub>IN</sub> and BOOT (Figure 23) is no longer required. During V<sub>IN</sub> power-up (module self enable) for >12V<sub>OUT</sub> applications at very light load current, without such a delay circuit, V<sub>OUT</sub> may have a drop after initially reaching the target due to the lack of bootstrap charge. With such a delay circuit, the PGOOD signal can be delayed for 250ms. For applications of $\leq$ 12V<sub>OUT</sub>, the PGOOD delay circuit is not required. FIGURE 25. PGOOD DELAY CIRCUIT ### **Output Capacitor Selection** An output capacitor is required to filter the output and supply the load transient current. The output capacitor can be a low ESR tantalum capacitor, a low ESR polymer capacitor, a low ESR aluminum electrolytic capacitor, or all ceramic capacitors. Internally optimized loop compensation provides sufficient stability margins for applications using different types of capacitors. A minimum total output capacitance of 120µF with low ESR is recommended to meet the output voltage ripple and load transient requirements. Use only specialized low-ESR capacitors intended for switching regulator applications for the bulk capacitors. The bulk capacitor's ESR will determine the output ripple voltage and the initial voltage drop after a high slew-rate transient. An aluminum electrolytic capacitor's ESR value is related to the case size with lower ESR available in larger case sizes. However, the equivalent series inductance (ESL) of these capacitors increases with case size and can reduce the usefulness of the capacitor to high slew-rate transient loading. In most cases, multiple electrolytic capacitors of small case size perform better than a single large case capacitor. A high frequency ceramic decoupling capacitor can be placed between module's $V_{OUT}$ and PGND, as close to the module as possible, in order to decouple high frequency switching noise. High frequency ceramic decoupling capacitors should also be placed as close to the power pins of the load as possible. Be careful not to add inductance in the circuit board wiring that could cancel the usefulness of these low inductance components. Consult with the manufacturer of the load on specific decoupling requirements. ## **Input Capacitor Selection** A combination of bulk capacitors and low Equivalent Series Resistance (ESR) ceramic capacitors are recommended as input capacitors. A bulk input capacitor(s) is needed to supply the current during output load transient conditions. The minimum required input bulk capacitance can be calculated as shown in Equation 8. $$C_{MIN(BULK)} = \frac{1.21 \bullet \Delta I_{IN}^2 \bullet L_{TRACE}}{\Delta V_{DROP}}$$ (EQ. 8) $$\Delta I_{IN} = \frac{V_{OUT}}{\eta \bullet V_{IN}} \bullet \Delta I_{O}$$ #### Where: - ΔV<sub>DROP</sub> is the maximum allowable drop on the input voltage during output peak load transient. - C<sub>MIN(BULK)</sub> is the minimum required bulk capacitance (μF). - ΔI<sub>IN</sub> is the input transient current reflected from the output load transient current (A). - L<sub>TRACE</sub> is the parasitic inductance of the trace connected to input supply due to PCB layout. Typically 50nH. - ΔIO is the output load transient current (A). - $\eta$ is the efficiency of the converter (%). Other important parameters for the bulk input capacitor are the voltage rating and the RMS current rating. The capacitor voltage rating should be at least 1.25x greater than the maximum input voltage. A voltage rating of 1.5x greater is a conservative guideline. The RMS current rating requirement for the total input capacitance is calculated approximately as shown in Equation 9. $$I_{CIN(RMS)} = I_{O}\sqrt{D(1-D)} \qquad \qquad D = \frac{V_{O}}{V_{IN}}$$ (EQ. 9) In addition to the bulk capacitance, low ESR ceramic capacitance is recommended in order to reduce input voltage ripple and decouple between the VIN and GND of the module. This capacitance reduces voltage ringing created by the switching current across parasitic circuit elements. The ceramic capacitors should be placed as closely as possible to the module pins. The minimum required input ceramic capacitors can be calculated as shown in Equation 10. $$C_{MIN(CER)} = \frac{I_O \bullet D(1-D)}{f_{SW} \bullet V_{IN(P-P)}}$$ (EQ. 10) ### Where - $C_{MIN(CER)}$ is the minimum required ceramic capacitance (µF) - Io is the output current (A) - D is the duty cycle, D = V<sub>OUT</sub>/V<sub>IN</sub> - · fSW is the switching frequency (kHz) - V<sub>IN(P-P)</sub> is the allowable peak-to-peak input voltage ripple (V) The higher the ceramic capacitance, the less RMS current the bulk capacitance is subject to, since the bulk capacitance typically has much higher ESR than the ceramic capacitance. By increasing the ceramic capacitance, the RMS current requirement for the bulk input capacitors can be reduced. A typical 4x2.2µF ceramic capacitance is recommended. For a through-hole design, several electrolytic capacitors in parallel may be needed. For surface mount designs, solid tantalum capacitors can be used, but caution must be exercised with regard to the capacitor surge current rating. These capacitors must be capable of handling the surge-current at power-up. ### **Thermal Protection** If the ISL8216M's junction temperature reaches a nominal temperature of $+150\,^{\circ}$ C, the controller will be disabled. The ISL8216M will not be re-enabled until the junction temperature drops below $+110\,^{\circ}$ C. ### **Thermal Considerations and Current Derating** Experimental power loss curves (Figures 30 through 32), along with $\theta_{JA}$ from thermal modeling analysis, can be used as a guide for thermal consideration for the module. The derating curves (Figures 33 through 42) are derived from the maximum power allowed while maintaining temperature below the maximum junction temperature of +115 $^{\circ}$ C. The maximum +115 $^{\circ}$ C junction temperature is considered for the module to load the current consistently and it provides 10 $^{\circ}$ C margin of safety from the rated junction temperature of +125 $^{\circ}$ C. If necessary, customers can adjust the margin of safety according to the real applications. In the actual application, other heat sources and design margins should be considered. Submit Document Feedback 15 intersil FN8607.2 May 9, 2014 # **Typical Application Circuits** TABLE 3. EXTERNAL CIRCUITS REQUIREMENT BASED ON APPLICATION CONDITIONS | | CONDITIO | NS | EXTERN | FIGURES | | | |------------------|------------------|------------------------------------|---------------------|----------------------------|--------------------------------|-------------------| | V <sub>OUT</sub> | Use PGOOD Signal | Enable Method | PGOOD Delay Circuit | 1kΩ Dummy Load<br>Resistor | V <sub>IN</sub> -BOOT Resistor | - | | ≤12V | No | Self or External Enable<br>Control | No | No | No | Figures 26 and 27 | | ≤12V | Yes | Self or External Enable<br>Control | No | No | No | Figures 26 and 27 | | >12V | No | Self or External Enable<br>Control | No | No | Yes | Figure 28 | | >12V | Yes | External Enable Control | No | No | Yes | Figure 28 | | >12V | Yes | Self Enable | Yes | Yes | No | Figure 29 | ### NOTE: • If module is to be enabled by an external signal, an open drain device or an external enable circuit is required. Refer to "Enable/Soft-Start" on page 11. FIGURE 26. $24V_{IN}$ TO $48_{VIN}$ $5V_{OUT}$ , 4A, 300kHz 16 intersil #### NOTES: - · If module is to be enabled by an external signal, an open drain device or an external enable circuit is required. Refer to "Enable/Soft-Start" on page 11. - Refer to Figure 19 and Table 2 for optimum switching frequency and $R_T$ and/or $C_T$ values. FIGURE 27. 24<sub>VIN</sub> TO 80<sub>VIN</sub>, 12V<sub>OUT.</sub> 4A ### NOTES: - · If module is to be enabled by an external signal, an open drain device or an external enable circuit is required. Refer to "Enable/Soft-Start" on page 11. - Refer to Figure 19 and Table 2 for optimum switching frequency and R<sub>T</sub> and/or C<sub>T</sub> values. - Refer to Figure 23 for VIN-BOOT resistor (RBOOT) value. FIGURE 28. 36<sub>VIN</sub> TO 64<sub>VIN</sub>, 24V<sub>OUT</sub>, 4A, 400kHz FN8607.2 17 intersil May 9, 2014 ### NOTES: - For this condition (module self-enable, >12VOUT, using PGOOD), a PGOOD delay circuit, a $1k\Omega$ , 1W rating dummy load resistor, as well as a soft-start capacitor of at least 0.1µF are required. Refer to "Power-Good" on page 14. The V<sub>IN</sub>-BOOT resistor (R<sub>BOOT</sub>) is not required when $\mathbf{1}k\Omega$ dummy load resistor is present. - Refer to "Overcurrent Protection" on page 13 for the external OCSET resistor selection. - Refer to Figure 19 and Table 2 for optimum switching frequency and R<sub>T</sub> and/or C<sub>T</sub> values. FIGURE 29. 80V<sub>IN</sub> 24V<sub>OUT</sub>, 3A, 350kHz, SELF ENABLE, USING PGOOD SIGNAL 18 intersil ## **Power Loss Curves** FIGURE 30. POWER LOSS vs LOAD CURRENT (5V $_{ m OUT}$ ) FOR VARIOUS INPUT VOLTAGES FIGURE 31. POWER LOSS vs LOAD CURRENT (12 ${ m V}_{ m OUT}$ ) FOR VARIOUS INPUT VOLTAGE FIGURE 32. POWER LOSS vs LOAD CURRENT (24V<sub>OUT</sub>) FOR VARIOUS INPUT VOLTAGE Submit Document Feedback 19 intersil FN8607.2 May 9, 2014 # **Derating Curves** FIGURE 33. DERATING CURVE $24V_{IN}$ TO $5V_{OUT}$ FIGURE 34. DERATING CURVE $36V_{\text{IN}}$ TO $5V_{\text{OUT}}$ FIGURE 35. DERATING CURVE $24V_{\mbox{\scriptsize IN}}$ TO $12V_{\mbox{\scriptsize OUT}}$ FIGURE 36. DERATING CURVE $36V_{\mbox{\scriptsize IN}}$ TO $12V_{\mbox{\scriptsize OUT}}$ FIGURE 37. DERATING CURVE $48V_{IN}$ TO $12V_{OUT}$ FIGURE 38. DERATING CURVE $64V_{\mbox{\scriptsize IN}}$ TO $12V_{\mbox{\scriptsize OUT}}$ Submit Document Feedback 20 intersil FN8607.2 May 9, 2014 # **Derating Curves (Continued)** FIGURE 39. DERATING CURVE 80VIN TO 12VOUT FIGURE 40. DERATING CURVE 48VIN TO 24VOUT FIGURE 41. DERATING CURVE 64VIN TO 24VOUT FIGURE 42. DERATING CURVE $80V_{\mbox{\scriptsize IN}}$ TO $24V_{\mbox{\scriptsize OUT}}$ Submit Document Feedback 21 intersil FN8607.2 May 9, 2014 ## **Layout Guide** To achieve stable operation, low losses and good thermal performance, some layout considerations are necessary. - VOUT, VIN, PHASE, and GND should have large copper areas for power path to minimize conduction loss and thermal stress. Place enough thermal vias to connect the power planes in different layers under or around the module. - Establish a separate ground plane for SGND (pin A1 and PAD 1) and PGND (pin F8, A11, and PAD 5) and connect them at a single point as shown in Figure 43. This will help block the high frequency noise from entering the controller via SGND. - Place at least one high frequency ceramic capacitor between (1) VIN and PGND. (2) VOUT and PGND. and (3) PVCC and GND. as closely to the module as possible in order to minimize high-frequency noise. - · Avoid routing any sensitive signal traces, such as VOUT and FB near the PHASE pad. - PHASE pad is a switching node that generates switching noise. Keep the pad under the module. For noise-sensitive applications, it is recommended to keep phase pad only on the top and inner layers of the PCB. Also, do not place phase pads exposed to the outside on the bottom layer of the PCB. FIGURE 43. RECOMMENDED LAYOUT ## **Package Description** The structure of ISL8216M belongs to the High Density Array (HDA) package. This kind of package has advantages, such as good thermal and electrical conductivity, low weight and small size. The HDA package is applicable for surface mounting technology. The ISL8216M contains several types of devices, including resistors, capacitors, inductors and control ICs. The ISL8216M is a copper lead-frame based package with exposed copper thermal pads, which have good electrical and thermal conductivity. The copper lead frame and multi-component assembly is over-molded with polymer mold compound to protect these devices. The package outline, typical PCB layout pattern design, and typical stencil pattern design are shown in the "Package Outline Drawing" on page 25. The module has a small size of 15mmx15mmx3.6mm. Figure 44 shows typical reflow profile parameters. These guidelines are general design rules. Users can modify parameters according to their application. ## **PCB Layout Pattern Design** The bottom of the ISL8216M is a lead-frame footprint, which is attached to the PCB by surface mounting process. The PCB layout pattern is shown in the Package Outline Drawing on page 29. The PCB layout pattern is essentially 1:1 with the HDA exposed pad and I/O termination dimensions. The thermal lands on the PCB layout should match 1:1 with the package exposed die pads. ### **Thermal Vias** A grid of 1.0mm to 1.2mm pitch thermal vias, which drops down and connects to buried copper plane(s), should be placed under the thermal land. The vias should be about 0.3mm to 0.33mm in diameter with the barrel plated to about 1.0 ounce copper. Although adding more vias (by decreasing via pitch) will improve the thermal performance, diminishing returns will be seen as more and more vias are added. Simply use as many vias as practical for the thermal land size and your board design rules allow. ### **Stencil Pattern Design** Reflowed solder joints on the perimeter I/O lands should have about a 50µm to 75µm (2mils to 3mils) standoff height. The solder paste stencil design is the first step in developing optimized, reliable solder joints. Stencil aperture size to land size ratio should typically be 1:1. The aperture width may be reduced slightly to help prevent solder bridging between adjacent I/O lands. To reduce solder paste volume on the larger thermal lands, it is recommended that an array of smaller apertures be used instead of one large aperture. It is recommended that the stencil printing area cover 50% to 80% of the PCB layout pattern. A typical solder stencil pattern is shown in the Package Outline Drawing on page 28. The gap width between pad to pad is 0.6mm. The user should consider the symmetry of the whole stencil pattern when designing its pads. A laser cut, stainless steel stencil with electropolished trapezoidal walls is recommended. Electropolishing "smooths" the aperture walls resulting in reduced surface friction and better paste release which reduces voids. Using a trapezoidal section aperture (TSA) also promotes paste release and forms a "brick like" paste deposit that assists in firm component placement. A 0.1mm to 0.15mm stencil thickness is recommended for this large pitch (1.3mm) HDA. FN8607.2 Submit Document Feedback 22 intersil May 9, 2014 ### **Reflow Parameters** Due to the low mount height of the HDA, "No Clean" Type 3 solder paste per ANSI/J-STD-005 is recommended. Nitrogen purge is also recommended during reflow. A system board reflow profile depends on the thermal mass of the entire populated board, so it is not practical to define a specific soldering profile just for the HDA. The profile given in <a href="Figure 44">Figure 44</a> is provided as a guideline, to be customized for varying manufacturing practices and applications. FIGURE 44. TYPICAL REFLOW PROFILE # **Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision. | DATE | REVISION | CHANGE | |-------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | May 9, 2014 | FN8607.2 | Page 1: Added "Compliant with "EN55022 Class B (see AN1907)" bullet to Features section. Page 3: Removed redundant line that was on the "Internal Block Diagram". | | March 14, 2014 | FN8607.1 | Updated the following in the "Electrical Specifications" on page 6, OSCILLATOR section: Frequency Range, MIN from 100 to 200 SYNC Frequency Range, MIN from 100 to 200 | | February 10, 2014 | FN8607.0 | Initial Release | ## **About Intersil** Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets. For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at www.intersil.com. You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask. Reliability reports are also available from our website at www.intersil.com/support For additional products, see www.intersil.com/en/products.html Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at www.intersil.com/en/support/gualandreliability.html Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com 24 intersil # **Package Outline Drawing** Y22.15x15 22 I/O 15mmx15mmx3.6mm CUSTOM HDA MODULE Rev 2, 9/13 ### NOTES: - 1. All dimensions are in millimeters. - 2. All tolerances ± 0.10mm, unless otherwise noted. - 3. Represents the basic land grid pitch. The total number of smaller I/O pads is 17. All 17 I/O's are centered in a fixed row and column matrix at 1.0mm pitch BSC. - 5. Dimensioning and tolerancing per ASME Y14.5M-1994. - 6. Tolerance for exposed DAP edge location dimension. CENTERLINE POSITION DETAILS FOR THE 5 EXPOSED DAPS BOTTOM VIEW DIMENSIONAL DETAILS FOR THE 5 EXPOSED PADS BOTTOM VIEW TERMINAL AND PAD EDGE DETAILS BOTTOM VIEW SUGGESTED STENCIL OPENING CENTER POSITION TOP VIEW SUGGESTED STENCIL OPENING EDGE POSITION TOP VIEW