FEBRUARY 15, 2001

## FEATURES

- 12-Bit, 100 MWPS digital-to-analog converter
- ECL compatibility
- Low power: 600 mW
- 1/2 LSB DNL
- 40 MHz multiplying bandwidth
- Industrial temperature range
- Superior performance over AD9712
- Improved settling time of 13 ns
- Improved glitch energy 15 pV -s
- Master-slave latches


## GENERAL DESCRIPTION

The SPT9712 is a 12-bit, 100 MWPS digital-to-analog converter designed for direct digital synthesis, high resolution imaging, and arbitrary waveform generation applications.

This device is pin-for-pin compatible with the AD9712 with significantly improved performance. The only difference between the SPT9712 and the AD9712 is that the Latch Enable (LE, pin 26) for the SPT9712 is rising-edge trig-

## APPLICATIONS

- Fast frequency hopping spread spectrum radios
- Direct sequence spread spectrum radios
- Microwave and satellite modems
- Test \& measurement instrumentation


## BLOCK DIAGRAM

gered (see figure 1), whereas the Latch Enable (LE, pin 26) for the AD9712 functions in the transparent mode.

The SPT9712 is an ECL-compatible device. It features a fast settling time of 13 ns and low glitch impulse energy of 15 pV -s, which results in excellent spurious-free dynamic range characteristics.

The SPT9712 is available in a 28-lead PLCC package in the industrial temperature range $\left(-40\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$.


## Signal Processing Technologies, Inc.

4755 Forge Road, Colorado Springs, Colorado 80907, USA
Phone: 719-528-2300 Fax: 719-528-2370 Web Site: http://www.spt.com e-mail: sales@spt.com

## ABSOLUTE MAXIMUM RATINGS (Beyond which damage may occur) $\mathbf{1 ~}_{25}{ }^{\circ} \mathrm{C}$

Supply Voltages
Negative Supply Voltage (VEE) ............................ -7 V
A/D Ground Voltage Differential ..................... 0.5 V
Input Voltages
Digital Input Voltage
(D1-D12, Latch Enable).............................. 0 V to $\mathrm{V}_{\mathrm{EE}}$
Control Amp Input Voltage Range ............ 0 V to -4 V
Reference Input Voltage Range (VREF) ...... 0 V to $\mathrm{V}_{\mathrm{EE}}$

Output Currents
Internal Reference Output Current .................... $500 \mu \mathrm{~A}$
Control Amplifier Output Current ..................... $\pm 2.5 \mathrm{~mA}$
Temperature
Operating Temperature ........................... -40 to $+85^{\circ} \mathrm{C}$
Junction Temperature ..................................... $+150^{\circ} \mathrm{C}$
Lead, Soldering ( 10 seconds) ........................ $+300^{\circ} \mathrm{C}$
Storage .............................................. 65 to $+150^{\circ} \mathrm{C}$
Note: 1. Operation at any Absolute Maximum Rating is not implied. See Electrical Specifications for proper nominal applied conditions in typical applications.

## ELECTRICAL SPECIFICATIONS

$\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}-\mathrm{T}_{\mathrm{MAX}}, \mathrm{V}_{\mathrm{EE}}=-5.2 \mathrm{~V}, \mathrm{R}_{\mathrm{Set}}=7.5 \mathrm{k} \Omega$, Control Amp $\mathrm{In}=$ Ref Out, $\mathrm{V}_{\mathrm{OUT}}=0 \mathrm{~V}$, unless otherwise specified.

| PARAMETERS | TEST CONDITIONS | TEST <br> LEVEL | SPT9712A |  |  | SPT9712B |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| DC Performance |  |  |  |  |  |  |  |  |  |
| Resolution |  |  |  | 12 |  |  | 12 |  | Bits |
| Differential Linearity |  | I |  | $\pm 0.5$ | $\pm 0.75$ |  | $\pm 1.0$ | $\pm 1.25$ | LSB |
| Differential Linearity | Max at Full Temp. | VI |  |  | $\pm 1.5$ |  |  | $\pm 2.0$ | LSB |
| Integral Linearity | Best Fit | 1 |  | $\pm 0.75$ | $\pm 1.0$ |  | $\pm 1.0$ | $\pm 1.5$ | LSB |
| Integral Linearity | Max at Full Temp. | VI |  |  | $\pm 1.75$ |  |  | $\pm 2.0$ | LSB |
| Output Capacitance | $+25^{\circ} \mathrm{C}$ | V |  | 10 |  |  | 10 |  | pF |
| Gain Error1 | $+25^{\circ} \mathrm{C}$ | 1 |  | 1.0 | 5.0 |  | 1.0 | 5.0 | \% FS |
|  | Full Temp. | VI |  |  | 8.0 |  |  | 8.0 | \% FS |
| Gain Error Tempco | Full Temp. | V |  | 150 |  |  | 150 |  | PPM/ ${ }^{\circ} \mathrm{C}$ |
| Zero-Scale Offset Error | $+25^{\circ} \mathrm{C}$ | 1 |  | 0.5 | 2.5 |  | 0.5 | 2.5 | $\mu \mathrm{A}$ |
|  | Full Temp. | VI |  |  | 5.0 |  |  | 5.0 | $\mu \mathrm{A}$ |
| Offset Drift Coefficient | Full Temp. | V |  | 0.01 |  |  | 0.01 |  | $\mu \mathrm{A} /{ }^{\circ} \mathrm{C}$ |
| Output Compliance Voltage | $+25^{\circ} \mathrm{C}$ | IV | -1.2 |  | +2.0 | -1.2 |  | +2.0 | V |
| Equivalent Output Resistance | $+25^{\circ} \mathrm{C}$ | IV | 0.8 | 1.0 | 1.2 | 0.8 | 1.0 | 1.2 | k $\Omega$ |
| Dynamic Performance |  |  |  |  |  |  |  |  |  |
| Conversion Rate | $+25^{\circ} \mathrm{C}$ | IV | 100 |  |  | 100 |  |  | MWPS |
| Settling Time $\mathrm{tst}^{\text {S }}{ }^{2}$ | $+25^{\circ} \mathrm{C}$ | V |  | 13 |  |  | 13 |  |  |
| Output Propagation Delay $\mathrm{t}^{3}$ | $+25^{\circ} \mathrm{C}$ | V |  | 1 |  |  | 1 |  | ns |
| Glitch Energy ${ }^{4}$ | $+25^{\circ} \mathrm{C}$ | V |  | 15 |  |  | 15 |  | pV -s |
| Full Scale Output Current5 | $+25^{\circ} \mathrm{C}$ | V |  | 20.48 |  |  | 20.48 |  | mA |
| Spurious-Free Dynamic Range6 | $+25^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |  |
| 1.23 MHz ; 10 MWPS | 2 MHz Span | V |  | 70 |  |  | 70 |  | dBc |
| 5.055 MHz; 20 MWPS | 2 MHz Span | V |  | 68 |  |  | 68 |  | dBc |
| 10.1 MHz; 50 MWPS | 2 MHz Span | V |  | 68 |  |  | 68 |  | dBc |
| 16 MHz ; 40 MWPS | 10 MHz Span | V |  | 68 |  |  | 68 |  | dBc |
| Rise Time / Fall Time | $\mathrm{R}_{\mathrm{L}}=50 \Omega$ | V |  | 2 |  |  | 2 |  | ns |
| Power Supply Requirements |  |  |  |  |  |  |  |  |  |
| Negative Supply Voltage |  | IV | -5.46 | -5.2 | -4.94 | -5.46 | -5.2 | -4.94 | V |
| Negative Supply Current (-5.2 V) | $+25^{\circ} \mathrm{C}$ | I |  | 115 | 140 |  | 115 | 140 | mA |
|  | Full Temp | VI |  |  | 148 |  |  | 148 | mA |
| Nominal Power Dissipation |  | V |  | 600 |  |  | 600 |  | mW |
| Power Supply Rejection Ratio | $\begin{aligned} & \pm 5 \% \text { of } \mathrm{V}_{\mathrm{EE}} \\ & \text { External Ref, }+25^{\circ} \mathrm{C} \end{aligned}$ | , |  | 30 | 100 |  | 30 | 100 | $\mu \mathrm{A} / \mathrm{V}$ |

${ }^{1}$ Gain is measured as a ratio of the full-scale current to $I_{\text {Set }}$. The ratio is nominally 128.
2Measured as voltage at mid-scale transition to $\pm 0.024 \% ; R_{L}=50 \Omega$.
3Measured from the rising edge of Latch Enable to where the output signal has left a 1 LSB error band.
4Glitch is measured as the largest single transient.
${ }_{5}$ Calculated using $\mathrm{I}_{\mathrm{FS}}=128 \times$ (Control Amp In / R $\mathrm{R}_{\text {Set }}$ )
6 SFDR is defined as the difference in signal energy between the fundamental and worst case spurious frequencies in the output spectrum window, which is centered at the fundamental frequency and covers the indicated span.

## ELECTRICAL SPECIFICATIONS

$\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}-\mathrm{T}_{\mathrm{MAX}}, \mathrm{V}_{\mathrm{EE}}=-5.2 \mathrm{~V}, \mathrm{R}_{\mathrm{SET}}=7.5 \mathrm{k} \Omega$, Control Amp In = Ref Out, $\mathrm{V}_{\mathrm{OUT}}=0 \mathrm{~V}$, unless otherwise specified.

| PARAMETERS | TEST CONDITIONS | $\begin{array}{\|c\|c\|} \hline \text { TEST } \\ \text { LEVEL } \end{array}$ | SPT9712A |  |  | SPT9712B |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Voltage Input and Control |  |  |  |  |  |  |  |  |  |
| Reference Input Impedance | $+25^{\circ} \mathrm{C}$ | V |  | 3 |  |  | 3 |  | k $\Omega$ |
| Ref. Multiplying Bandwidth | $+25^{\circ} \mathrm{C}$ | V |  | 40 |  |  | 40 |  | MHz |
| Internal Reference Voltage |  | VI | -1.15 | -1.20 | -1.25 | -1.15 | -1.20 | -1.25 | V |
| Internal Reference Voltage Drift |  | V |  | 50 |  |  | 50 |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Amplifier Input Impedance | $+25^{\circ} \mathrm{C}$ | V |  | 3 |  |  | 3 |  | M $\Omega$ |
| Amplifier Input Bandwidth | $+25^{\circ} \mathrm{C}$ | V |  | 1 |  |  | 1 |  | MHz |
| Digital Inputs |  |  |  |  |  |  |  |  |  |
| Logic 1 Voltage | Full Temp. | VI | -1.0 | -0.8 |  | -1.0 | -0.8 |  | V |
| Logic 0 Voltage | Full Temp. | VI |  | -1.7 | -1.5 |  | -1.7 | -1.5 | V |
| Logic 1 Current | Full Temp. | VI |  |  | 20 |  |  | 20 | $\mu \mathrm{A}$ |
| Logic 0 Current | Full Temp. | VI |  |  | 10 |  |  | 10 | $\mu \mathrm{A}$ |
| Input Capacitance | $+25^{\circ} \mathrm{C}$ | V |  | 3 |  |  | 3 |  | pF |
| Input Setup Time - ts | $+25^{\circ} \mathrm{C}$ | IV | 3 | 2 |  | 3 | 2 |  | ns |
| Input Setup Time - ts | Full Temp. | IV | 3.5 |  |  | 3.5 |  |  | ns |
| Input Hold Time - $\mathrm{t}_{\mathrm{H}}$ | $+25^{\circ} \mathrm{C}$ | IV | 0.5 | 0 |  | 0.5 | 0 |  | ns |
| Input Hold Time - $\mathrm{t}_{\text {H }}$ | Full Temp. | IV | 0.5 |  |  | 0.5 |  |  | ns |
| Latch Pulse Width - tpwL ${ }^{\text {, }}$ tPWH | $+25^{\circ} \mathrm{C}$ | IV | 5.0 | 4.0 |  | 5.0 | 4.0 |  | ns |

## TEST LEVEL CODES

All electrical characteristics are subject to the following conditions:

All parameters having min/max specifications are guaranteed. The Test Level column indicates the specific device testing actually performed during production and Quality Assurance inspection. Any blank section in the data column indicates that the specification is not tested at the specified condition.

## LEVEL TEST PROCEDURE

I $100 \%$ production tested at the specified temperature.
II $100 \%$ production tested at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, and sample tested at the specified temperatures.
III QA sample tested only at the specified temperatures.
IV Parameter is guaranteed (but not tested) by design and characterization data.
V Parameter is a typical value for information purposes only.
VI $100 \%$ production tested at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$. Parameter is guaranteed over specified temperature range.

## THEORY OF OPERATION

The SPT9712 uses a segmented architecture incorporating most significant bit (MSB) decoding. The four MSBs (D1-D4) are decoded to thermometer code lines to drive 15 discrete current sinks. For the eight least significant bits (LSBs), D5 and D6 are binary weighted and D7-D12 are applied to the R-2R network. The 12-bit decoded data is input to internal master/slave latches. The latched data is input to the switching network and is presented on the output pins as complementary current outputs.

## TYPICAL INTERFACE CIRCUIT

The SPT9712 requires few external components to achieve the stated operation and performance. Figure 2 shows the typical interface requirements when using the SPT9712 in normal circuit operation. The following sections provide descriptions of the pin functions and outline critical performance criteria to consider for achieving optimal device performance.

## POWER SUPPLIES AND GROUNDING

The SPT9712 requires the use of a single -5.2 V supply. All supplies should be treated as analog supply sources. This means the ground returns of the device should be connected to the analog ground plane. All supply pins should be bypassed with $.01 \mu \mathrm{~F}$ and $10 \mu \mathrm{~F}$ decoupling capacitors as close to the device as possible.
The two grounds available on the SPT9712 are DGND and AGND. These grounds are not tied together internal to the device. The use of ground planes is recommended to achieve the best performance of the SPT9712. All ground, reference and analog output pins should be tied directly to the DAC ground plane. The DAC and system ground planes should be separate from each other and only connected at a single point through a ferrite bead to reduce ground noise pickup.

## DIGITAL INPUTS AND TIMING

The SPT9712 uses single-ended, 10K ECL-compatible inputs for data inputs D1-D12 and Latch Enable. It also employs master/slave latches to simplify digital interface timing requirements and reduce glitch energy by synchronizing the current switches. This is an improvement over the AD9712, which typically requires external latches for digital input synchronization.
Referring to figure 1, data is latched into the DAC on the rising edge of the latch enable clock with the associated setup and hold times. The output transition occurs after a typical 1 ns propagation delay and settles to within $\pm 1$ LSB in typically 13 ns . Because of the SPT9712's rising-edge triggering, no timing changes are required when replacing an AD9712 operating in the transparent mode.

## VOLTAGE REFERENCE

When using the internal reference, Ref Out should be connected to Control Amp In and decoupled with a $0.1 \mu \mathrm{~F}$ capacitor. Control Amp Out should be connected to Ref In and decoupled to the analog supply. (See figure 2.)

Full-scale output current is determined by Control Amp In and $\mathrm{R}_{\text {Set }}$ using the following formula:

$$
\text { lout }(\text { FS })=(\text { Control Amp In / RSet }) \times 128
$$

(Current Out is a constant 128 factor of the reference current)
The internal reference is typically -1.20 V with a tolerance of $\pm 0.05 \mathrm{~V}$ and a typical drift of $50 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. If greater accuracy or temperature stability is required, an external reference can be utilized.

## OUTPUTS

The output of the SPT9712 is comprised of complementary current sinks, lout and lout. The output current levels at either lout or lout are based upon the digital input code. The sum of the two is always equal to the full-scale output current minus one LSB.

By terminating the output current through a resistive load to ground, an associated voltage develops. The effective resistive load ( $\mathrm{R}_{\text {Eff }}$ ) is the output resistance of the device ( $R_{\text {Out }}$ ) in parallel with the resistive load ( $R_{\mathrm{L}}$ ). The voltage which develops can be determined using the following formulas:

$$
\begin{aligned}
& \text { Control Amp Out }=-1.2 \mathrm{~V} \text {, and } \mathrm{R}_{\text {Set }}=7.5 \mathrm{k} \Omega \\
& l_{\text {lut }}(F S)=(-1.2 \mathrm{~V} / 7.5 \mathrm{k} \Omega) \times 128=-20.48 \mathrm{~mA} \\
& R_{L}=51 \Omega \\
& R_{\text {Out }}=1.0 \mathrm{k} \Omega \\
& \mathrm{R}_{\mathrm{Eff}}=51 \Omega| | 1.0 \mathrm{k} \Omega=48.52 \Omega \\
& V_{\text {Out }}=R_{\text {Eff }} \times l_{\text {Out }}(F S)=48.52 \Omega \times-20.48 \mathrm{~mA} \\
& =-0.994 \mathrm{~V}
\end{aligned}
$$

The resistive load of the SPT9712 can be modified to incorporate a wide variety of signal levels. However, optimal device performance is achieved when the outputs are equivalently loaded.

Figure 1 - Timing Diagram


Figure 2 - Typical Interface Circuit


## PACKAGE OUTLINE

## 28-Lead PLCC



|  | INCHES |  | MILLIMETERS |  |
| :---: | :---: | :---: | :---: | :---: |
| SYMBOL | MIN | MAX | MIN | MAX |
| A | 0.452 | 0.456 | 11.48 | 11.58 |
| B | 0.485 | 0.495 | 12.32 | 12.57 |
| C | $30^{\circ}$ |  |  | $30^{\circ}$ |
| D | 0.170 | 0.179 | 4.32 | 4.55 |
| E | 0.020 | 0.025 | 0.51 | 0.64 |
| F | 0.031 | 0.035 | 0.79 | 0.89 |
| G | 0.013 | 0.021 | 0.33 | 0.53 |
| H | 0.048 | 0.052 | 1.22 | 1.32 |
| I | 0.410 | 0.430 | 10.41 | 10.92 |

## PIN ASSIGNMENTS



## PIN FUNCTIONS

| Name | Function |
| :--- | :--- |
| Out + | Analog Current Output |
| Out- | Complementary Analog Current Output |
| D1-D12 | Digital Input Bits (D12 is the LSB) |
| Latch Enable | Latch Control Line |
| Ref In | Voltage Reference Input |
| Ref Out | Internal Voltage Reference Output <br> Normally Connected to Control Amp In |
| Ref GND | Ground Return For Internal Voltage <br> Reference and Amplifier |
| Control Amp In | Normally Connected to Ref Out If Not <br> Connected to External Reference |
| Control Amp Out | Output of Internal Control Amplifier |
|  | Normally Connected to Ref In |

## ORDERING INFORMATION

| PART NUMBER | DNL/INL | TEMPERATURE RANGE | PACKAGE |
| :--- | :--- | :---: | :--- |
| SPT9712AIP | $\pm 0.75 / \pm 1.0$ | -40 to $+85^{\circ} \mathrm{C}$ | 28 L PLCC |
| SPT9712BIP | $\pm 1.25 / \pm 1.5$ | -40 to $+85^{\circ} \mathrm{C}$ | 28 L PLCC |

Signal Processing Technologies, Inc. reserves the right to change products and specifications without notice. Permission is hereby expressly granted to copy this literature for informational purposes only. Copying this material for any other use is strictly prohibited. WARNING - LIFE SUPPORT APPLICATIONS POLICY - SPT products should not be used within Life Support Systems without the specific written consent of SPT. A Life Support System is a product or system intended to support or sustain life which, if it fails, can be reasonably expected to result in significant personal injury or death.
Signal Processing Technologies believes that ultrasonic cleaning of its products may damage the wire bonding, leading to device failure. It is therefore not recommended, and exposure of a device to such a process will void the product warranty.

