# HD6301X0, HD63A01X0, HD63B01X0 CMOS MCU (Microcomputer Unit) The HD6301X0 is a CMOS single-chip microcomputer unit (MCU) which includes a CPU compatible with the HD6301V1, 4k bytes of ROM, 192 bytes of RAM, 53 parallel I/O pins, a Serial Communication Interface (SCI) and two timers on chip. #### ■ FEATURES - Instruction Set Compatible with the HD6301V1 - Abundant On-chip Functions 4k Bytes of ROM, 192 Bytes of RAM 53 Parallel I/O Ports 16-Bit Programmable Timer 8-Bit Reloadable Timer Serial Communication Interface Memory Ready Halt Error-Detection (Address Trap, Op Code Trap) - Interrupts . . . 3 External, 7 Internal - Operation Mode Mode 2 Expanded (Internal ROM Inhibited) Mode 2 . . . Expanded (Internal ROM Valid) Mode 3 . . . Single-chip Mode Low Power Dissipation Mode Sleep Standby Wide Range of Operation $$\begin{split} V_{CC} &= 3 \simeq 6V \quad \text{(f = 0.1 $\sim 0.5$MHz)}. \\ V_{CC} &= 5V \pm 10\% \left( \begin{array}{c} f = 0.1 \simeq 1.0 \text{MHz}; \text{HD6301X0} \\ f = 0.1 \simeq 1.5 \text{MHz}; \text{HD63A01X0} \\ f = 0.1 \simeq 2.0 \text{MHz}; \text{HD63B01X0} \end{array} \right) \end{split}$$ #### PROGRAM DEVELOPMENT SUPPORT TOOLS - Cross assembler and C compiler software for IBM PCs and compatibles - In circuit emulator for use with IBM PCs and compatibles - PIN ARRANGEMENT - HD6301X0P, HD63A01X0P, HD63B01X0P HD6301X0F, HD63A01X0F, HD63B01X0F (Top View) HD6301X0CP, HD63A01X0CP, HD63B01X0CP #### **BLOCK DIAGRAM** #### ■ ABSOLUTE MAXIMUM RATINGS | ltem | Symbol | Value | Unit | |-----------------------|------------------|-----------------------------|------| | Supply Voltage | V <sub>cc</sub> | -0.3 ~ +7.0 | V | | Input Voltage | V <sub>in</sub> | -0.3 ~ V <sub>CC</sub> +0.3 | V | | Operating Temperature | Topr | 0~+70 | °C | | Storage Temperature | T <sub>stg</sub> | -55 ∼ +150 | °C | (NOTE) This product has protection circuits in input terminal from high static electricity voltage and high electric field. But be careful not to apply overvoltage more than maximum ratings to these high input impedance protection circuits. To assure the normal operation, we recommend $V_{in}$ , $V_{out}$ : $V_{SS} \leqq (V_{in} \text{ or } V_{out}) \leqq V_{CC}$ . #### **ELECTRICAL CHARACTERISTICS** • DC CHARACTERISTICS ( $V_{CC}$ = 5.0V±10%, $V_{SS}$ = 0V, Ta = 0 $\sim$ +70°C, unless otherwise noted.) | ltem | | Symbol | Test Condition | min | typ | max | Unit | |--------------------------------------------|---------------------------------------------------------------|------------------|--------------------------------------------------------|----------------------|------|-----------------|------| | | RES, STBY | | | V <sub>CC</sub> -0.5 | _ | V <sub>cc</sub> | | | Input "High" Voltage | EXTAL | V <sub>IH</sub> | | V <sub>CC</sub> x0.7 | _ | +0.3 | V | | | Other Inputs | | | 2.0 | | | | | Input "Low" Voltage | All Inputs | VIL | | -0.3 | | 8.0 | ٧ | | Input Leakage Current | NMI, RES, STBY,<br>MP <sub>0</sub> , MP <sub>1</sub> , Port 5 | I <sub>in</sub> | $V_{in} = 0.5 \sim V_{CC} - 0.5V$ | <del>-</del> | _ | 1.0 | μΑ | | Three State (off-state)<br>Leakage Current | Ports 1, 2, 3, 4, 6, 7 | I <sub>TSI</sub> | $V_{in} = 0.5 \sim V_{CC} - 0.5V$ | - | - | 1.0 | μΑ | | 6 | <b>A</b> II <b>O</b> | ., | I <sub>OH</sub> = -200μA | 2.4 | _ | _ | ٧ | | Output "High" Voltage | All Outputs | V <sub>OH</sub> | I <sub>OH</sub> = -10μA | V <sub>CC</sub> -0.7 | _ | _ | ٧ | | Output "Low" Voltage | All Outputs | VoL | I <sub>OL</sub> = 1.6mA | - | _ | 0.4 | ٧ | | Darlington Drive<br>Current | Ports 2, 6 | -1он | Vout = 1.5V | 1.0 | _ | 10.0 | μА | | Input Capacitance | All Inputs | C <sub>in</sub> | V <sub>in</sub> = 0V, f = 1MHz,<br>Ta = 25°C | | _ | 12.5 | рF | | | | | $V_{IH} (\overline{STBY}) = 0 \sim 0.6V$ | | | | | | Standby Current | Non Operation | I <sub>STB</sub> | $V_{IH} (\overline{RES}) = V_{CC} - 0.5 \sim V_{CC} V$ | _ | 3.0 | 15.0 | mA | | • | · | | V <sub>IL</sub> ( <del>RES</del> ) = 0 ~ 0.6V | | | | | | | <u> </u> | | Sleeping (f = 1MHz**) | | 1.5 | 3.0 | mA | | | | ISLP | Sleeping (f = 1.5MHz**) | - | 2.3 | 4.5 | mΑ | | | | | Steeping (f = 2MHz**) | | 3.0 | 6.0 | mA | | Current Dissipation* | | | Operating (f = 1MHz**) | - | 7.0 | 10.0 | mA | | | | Icc | Operating (f = 1.5MHz**) | _ | 10.5 | 15.0 | mA | | | | | Operating (f = 2MHz**) | _ | 14.0 | 20.0 | mA | | RAM Standby Voltage | | VRAM | | 2.0 | _ | _ | V | <sup>\*</sup>V<sub>IH</sub> min = V<sub>CC</sub>-1.0V, V<sub>IL</sub> max = 0.8V (All output terminals are at no load.) typ. value $(f = x \text{ MHz}) = \text{typ. value} \quad (f = 1 \text{ MHz}) \times x$ max. value $(f = x \text{ MHz}) = \text{max. value} \quad (f = 1 \text{ MHz}) \times x$ (both the sleeping and operating) <sup>\*\*</sup> Current Dissipation of the operating or sleeping condition is proportional to the operating frequency. So the typ. or max. values about Current Dissipations at x MHz operation are decided according to the following formula; ## • AC CHARACTERISTICS ( $V_{CC} = 5.0V \pm 10\%$ , $V_{SS} = 0V$ , $T_a = 0 \sim +70^{\circ}C$ , unless otherwise noted.) ## **BUS TIMING** | ltem | | Symbol | Test | H | D6301 | (0 | HC | 63A01 | X0 | н | 63B01 | X0 | Unit | |--------------------------|------------|------------------|-------------------|-----|-------|-----|-------|-------|-----|-----|-------|-----|------------------| | item | | Symbol | Condition | min | typ | max | min | typ | max | min | typ | max | Unit | | Cycle Time | | t <sub>cyc</sub> | | 1 | _ | 10 | 0.666 | - | 10 | 0.5 | _ | 10 | μs | | Enable Rise Time | | ter | | _ | | 25 | - | 1 | 25 | - | - | 25 | ns | | Enable Fall Time | | t <sub>Ef</sub> | | _ | _ | 25 | _ | - | 25 | _ | - | 25 | ns | | Enable Pulse Width "Hi | gh" Level* | PWEH | | 450 | _ | _ | 300 | _ | _ | 220 | _ | - | ns | | Enable Pulse Width "Lo | w" Level* | PWEL | | 450 | _ | _ | 300 | | - | 220 | - | - | ns | | Address, R/W Delay Tir | ne* | t <sub>AD</sub> | | - | _ | 250 | | _ | 190 | _ | _ | 160 | ns | | Data Delay Time | Write | t <sub>DDW</sub> | | 1 | _ | 200 | _ | _ | 160 | - | _ | 120 | ns | | Data Set-up Time | Read | tosa | Fig. 1 | 80 | - | _ | 70 | 1 | _ | 70 | - | | ns | | Address, R/W Hold Tim | e* | t <sub>AH</sub> | rig. i | 80 | | _ | 50 | - | _ | 35 | - | | ns | | Data Hold Time | Write* | t <sub>HW</sub> | | 80 | | - | 50 | _ | _ | 40 | _ | _ | ns | | Data Hold Time | Read | t <sub>HR</sub> | | 0 | | _ | 0 | - | | 0 | | _ | ns | | RD, WR Pulse Width* | | PWRW | | 450 | _ | - | 300 | _ | - | 220 | _ | - | ns | | RD, WR Delay Time | | t <sub>RWD</sub> | | _ | | 40 | _ | - | 40 | _ | _ | 40 | ns | | RD, WR Hold Time | | t <sub>HRW</sub> | | _ | _ | 30 | _ | | 30 | _ | - | 25 | ns | | LIR Delay Time | | tolR | | _ | _ | 200 | _ | - | 160 | - | _ | 120 | ns | | LIR Hold Time | | tHLR | | 10 | _ | _ | 10 | 1 | - | 10 | _ | - | ns | | MR Set-up Time* | | tsma | | 400 | _ | _ | 280 | _ | _ | 230 | _ | _ | ns | | MR Hold Time* | | t <sub>HMR</sub> | Fig. 2 | _ | | 90 | | _ | 40 | _ | _ | 0 | ns | | E Clock Pulse Width at | MR | PWEMR | | _ | - | 9 | _ | _ | 9 | _ | _ | 9 | μs | | Processor Control Set-u | p Time | t <sub>PCS</sub> | Fig. 3,<br>10, 11 | 200 | _ | | 200 | - | _ | 200 | _ | _ | ns | | Processor Control Rise | Time | t <sub>PCr</sub> | F: 0.0 | | _ | 100 | _ | | 100 | - | - | 100 | ns | | Processor Control Fall 1 | ime | t <sub>PCf</sub> | Fig. 2, 3 | _ | | 100 | - | | 100 | | - | 100 | ns | | BA Delay Time | . , | t <sub>BA</sub> | Fig. 3 | - | _ | 250 | _ | | 190 | _ | _ | 160 | ns | | Oscillator Stabilization | Time | tRC | Fig. 11 | 20 | _ | _ | 20 | | _ | 20 | _ | _ | ms | | Reset Pulse Width | | PWest | | 3 | - | _ | 3 | _ | - | 3 | _ | - | t <sub>cyc</sub> | These timings change in approximate proportion to t<sub>CYC</sub>. The figures in this characteristics represent those when t<sub>CYC</sub> is minimum (= in the highest speed operation). #### PERIPHERAL PORT TIMING | | em | | Symbol | Test | Н | D6301) | <b>(</b> 0 | НС | 63A01 | X0 | нс | 63B01 | Χ0 | Unit | |--------------------------------------------------------------|---------|---------------------------|-------------------|-----------|-----|--------|------------|-----|--------------|-----|-----|-------|-----|------| | 100 | 5181 | | Зүлівоі | Condition | min | typ | max | min | typ | max | min | typ | max | Unit | | Peripheral Data<br>Set-up Time | Ports 2 | 2, 3, 5, 6 | t <sub>POSU</sub> | Fig. 5 | 200 | _ | - | 200 | _ | _ | 200 | - | - | ns | | Peripheral Data<br>Hold Time | Ports 2 | 2, 3, 5, 6 | t <sub>PDH</sub> | Fig. 5 | 200 | _ | _ | 200 | - | - | 200 | - | _ | ns | | Delay Time (Enal<br>Negative Transition<br>Peripheral Data V | on to 📙 | Ports 1, 2,<br>3, 4, 6, 7 | t <sub>PWD</sub> | Fig. 6 | _ | - | 300 | _ | <del>-</del> | 300 | - | - | 300 | ns | #### TIMER, SCI TIMING | | <u> </u> | | Test | l HI | D6301) | (0 | нс | 63A01 | X0 | нс | 63B01 | X0 | Unit | |-------------------------------|---------------------------------|--------------------|-----------|------|--------|-----|-----|-------|-----|-----|-------|-----|-------------------| | l: | tem | Symbol | Condition | min | typ | max | min | typ | max | min | typ | max | Unit | | Timer 1 Input | t Pulse Width | tpwT | Fig. 8 | 2.0 | _ | _ | 2.0 | - | - | 2.0 | | | t <sub>cyc</sub> | | | nable Positive<br>Timer Output) | t <sub>TOD</sub> | Fig. 7 | | _ | 400 | _ | | 400 | 1 | _ | 400 | ns | | SCI Input | Async. Mode | | Fig. 8 | 1.0 | | _ | 1.0 | _ | _ | 1.0 | _ | _ | t <sub>cyc</sub> | | Clock Cycle | Clock Sync. | t <sub>Scyc</sub> | Fig. 4, 8 | 2.0 | _ | - | 2.0 | _ | - | 2.0 | _ | _ | t <sub>cyc</sub> | | SCI Transmit<br>Time (Clock S | | t <sub>TXD</sub> | | - | - | 200 | _ | _ | 200 | | _ | 200 | ns | | SCI Receive D | | t <sub>SRX</sub> | Fig. 4 | 290 | - | _ | 290 | _ | _ | 290 | _ | _ | ns | | SCI Receive D<br>(Clock Sync. | Data Hold Time<br>Mode) | t <sub>HRX</sub> | | 100 | | _ | 100 | _ | _ | 100 | | _ | ns | | SCI Input Clo | ock Pulse Width | t <sub>PWSCK</sub> | | 0.4 | _ | 0.6 | 0.4 | _ | 0.6 | 0.4 | _ | 0.6 | t <sub>Scyc</sub> | | Timer 2 Input | t Clock Cycle | t <sub>tcyc</sub> | 1 | 2.0 | | _ | 2.0 | _ | _ | 2.0 | _ | | t <sub>cyc</sub> | | Timer 2 Inpu<br>Width | t Clock Pulse | t <sub>PWTCK</sub> | Fig. 8 | 200 | _ | _ | 200 | _ | _ | 200 | _ | _ | ns | | Timer 1-2, SO<br>Rise Time | CI Input Clock | t <sub>CKr</sub> | ] | _ | - | 100 | - | | 100 | | _ | 100 | ns | | Timer 1-2, SO | CI Input Clock | tcKf | | _ | _ | 100 | _ | _ | 100 | _ | - | 100 | ns | Figure 1 Mode 1, Mode 2 Bus Timing Figure 2 Memory Ready and E Clock Timing Figure 3 HALT and BA Timing Figure 4 SCI Clocked Synchronous Timing Figure 5 Port Data Set-up and Hold Times (MCU Read) Figure 6 Port Data Delay Times (MCU Write) (a) Timer 1 Output Timing (b) Timer 2 Output Timing Figure 7 Timer Output Timing Figure 8 Timer 1-2, SCI Input Clock Timing C=90pF for Port 1, Port 3, Port 4, E =30pF for Port 2, Port 6, Port 7 R=12kQ for Port 1~Port 4, Port 6, Port 7, E Figure 9 Bus Timing Test Loads (TTL Load) Figure 10 Interrupt Sequence Figure 11 Reset Timing #### **FUNCTIONAL PIN DESCRIPTION** #### V<sub>CC</sub>, V<sub>SS</sub> $V_{CC}$ and $V_{SS}$ provide power to the MCU with $5V\pm10\%$ supply. In the case of low speed operation (fmax = 500kHz), the MCU can operate with three through six volts. Two $V_{SS}$ pins should be tied to ground. #### XTAL, EXTAL These two pins interface with an AT-cut parallel resonant crystal. Divide-by-four circuit is on chip, so if 4MHz crystal oscillator is used, the system clock is 1MHz for example. EXTAL pin can be drived by the external clock of 45 to 55% duty, and one fourth frequency of the external clock is produced in the LSI. The external clock frequency should be less than ## AT Cut Parallel Resonant Crystal Oscillator Figure 12 Crystal Interface four times of the maximum operable frequency. When using the external clock, XTAL pin should be open. Fig. 12 shows an example of the crystal interface. The crystal and $C_{L1}$ , $C_{L2}$ should be mounted as close as possible to XTAL and EXTAL pins. Any line must not cross the line between the crystal oscillator and XTAL, EXTAL. #### • STBY This pin makes the MCU standby mode. In "Low" level, the oscillation stops and the internal clock is stabilized to make reset condition. To retain the contents of RAM at standby mode, "0" should be written into RAM enable bit (RAME). RAME is the bit 6 of the RAM/port 5 control register at \$0014. RAM is disabled by this operation and its contents is sustained. Refer to "LOW POWER DISSIPATION MODE" for the standby mode. #### ● Reset (RES) This pin resets the MCU from power OFF state and provides a startup procedure. During power-on, RES pin must be held "Low" level for at least 20 ms. The CPU registers (accumulator, index register, stack pointer, condition code register except for interrupt mask bit), RAM and the data register of a port are not initialized during reset, so their contents are unknown in this procedure. To reset the MCU during operation, RES should be held "Low" for at least 3 system-clock cycles. At the 3rd cycle during "Low" level, all the address buses become "High". When RES remains "Low", the address buses keep "High". If RES becomes "High", the MCU starts the next operation. - (1) Latch the value of the mode program pins; MPo and MP1. - (2) Initialize each internal register (Refer to Table 5). - (3) Set the interrupt mask bit. For the CPU to recognize the maskable interrupts $\overline{IRQ_1}$ , $\overline{IRQ_2}$ and $IRQ_3$ , this bit should be cleared in advance. - (4) Put the contents (= start address) of the last two addresses (\$FFFE, \$FFFF) into the program counter and start the program from this address. (Refer to Table 1). \* The MCU is unable to accept a reset input until the clock becomes normal oscillation after power on (max. 20ms). During this transient time, the MCU and I/O pins are undefined. Please be aware of this for system designing. #### Enable (E) This pin provides a TTL-compatible system clock to external circuits. Its frequency is one fourth that of the crystal oscillator or external clock. This pin can drive one TTL load and 90pF capacitance. #### Non-Maskable Interrupt (NMI) When the falling edge of the input signal is detected at this pin, the CPU begins non-maskable interrupt sequence internally. As well as the IRQ mentioned below, the instruction being executed at NMI signal detection will proceed to its completion. The interrupt mask bit of the condition code register doesn't affect non-maskable interrupt at all. When starting the acknowledge to the NMI, the contents of the program counter, index register, accumulators and condition code register will be saved onto the stack. Upon completion of this sequence, a vector is fetched from \$FFFC and \$FFFD to transfer their contents into the program counter and branch to the non-maskable interrupt service routine. (Note) After reset start, the stack pointer should be initialized on an appropreate memory area and then the falling edge be input to NMI pin. #### Interrupt Request (IRQ<sub>1</sub>, IRQ<sub>2</sub>) These are level-sensitive pins which request an internal interrupt sequence to the CPU. At interrupt request, the CPU will complete the current instruction before its request acknowledgement. Unless the interrupt mask in the condition code register is set, the CPU starts an interrupt sequence; if set, the interrupt request will be ignored. When the sequence starts, the contents of the program counter, index register, accumulators and condition code register will be saved onto the stack, then the CPU sets the interrupt mask bit and will not acknowledge the maskable request. During the last cycle, the CPU fetches vectors depicted in Table 1 and transfers their contents to the program counter and branches to the service routine. The CPU uses the external interrupt pins, $\overline{IRQ_1}$ and $\overline{IRQ_2}$ , also as port pins $P_{50}$ and $P_{51}$ , so it provides an enable bit to Bit 0 and 1 of the RAM port 5 control register at \$0014. Refer to "RAM/PORT 5 CONTROL REGISTER" for the details. When one of the internal interrupts, ICI, OCI, TOI, CMI or SIO is generated, the CPU produces internal interrupt signal (IRQ<sub>3</sub>). IRQ<sub>3</sub> functions just the same as $\overline{IRQ_1}$ or $\overline{IRQ_2}$ except for its vector address. Fig. 13 shows the block diagram of the interrupt circuit. | Dul Inc. | Ved | ctor | Interrupt | |----------|------|------|-----------------------------------| | Priority | MSB | LSB | interrupt | | Highest | FFFE | FFFF | RES | | <b>†</b> | FFEE | FFEF | TRAP | | | FFFC | FFFD | NMI | | | FFFA | FFFB | SWI (Software Interrupt) | | | FFF8 | FFF9 | ĪRQ <sub>1</sub> | | | FFF6 | FFF7 | ICI (Timer 1 Input Capture) | | | FFF4 | FFF5 | OCI (Timer 1 Output Compare 1, 2) | | | FFF2 | FFF3 | TOI (Timer 1 Overflow) | | | FFEC | FFED | CMI (Timer 2 Counter Match) | | 1 | FFEA | FFEB | IRQ <sub>2</sub> | | Lowest | FFF0 | FFF1 | SIO (RDRF+ORFE+TDRE) | Table 1 Interrupt Vector Memory Map Figure 13 Interrupt Circuit Block Diagram #### Mode Program (MP<sub>0</sub>, MP<sub>1</sub>) These two pins decide the operation mode. Refer to "MODE SELECTION" for mode details. The following signal descriptions are applicable only for the expanded mode. #### Read/Write (R/W; P₂₂) This signal, usually be in read state ("High"), shows whether the CPU is in read ("High") or write ("Low") state to the peripheral or memory devices. This can drive one TTL load and 30pF capacitance. ## • RD, WR (P70, P71) These signals show active low outputs when the CPU is reading/writing to the peripherals or memories. This enables the CPU easy to access the peripheral LSI with $\overline{RD}$ and $\overline{WR}$ input pins. These pins can drive one TTL load and 30pF capacitance. #### Load Instruction Register (LIR; P<sub>73</sub>) This signal shows the instruction opecode being on data bus (active low). This pin can drive one TTL load and 30pF capacitance. #### Memory Ready (MR; P<sub>52</sub>) This is the input control signal which stretches the system clock's "High" period to access low-speed memories. During this signal is in "High", the system clock operates in normal sequence. But this signal in "Low", the "ligh" period of the system clock will be stretched depending on its "Low" level duration in integral multiples of the cycle time. This allows the CPU to interface with low-speed memories (See Fig. 2). Up to 9µs can be stretched. During internal address space access or nonvalid memory access, MR is prohibited internally to prevent decrease of operation speed. Even in the halt state, MR can also stretch "High" period of system clock to allow peripheral devices to access low-speed memories. As this signal is used also as P52, an enable bit is provided at bit 2 of the RAM/port 5 control register at \$0014. Refer to "RAM/PORT 5 CONTROL REGISTER" for more details. #### Halt (HALT; P<sub>53</sub>) This is an input control signal to stop instruction execution and to release buses. When this signal switches to "Low", the CPU stops to enter into the halt state after having executed the present instruction. When entering into the halt state, it makes BA (P24) "High" and also an address bus, data bus, RD, WR, R/W high impedance. When an interrupt is generated in the halt state, the CPU uses the interrupt handler after the halt is cancelled. Please don't switch the HALT signal to "Low" when the CPU executes the WAI instruction and is in the interrupt wait state to avoid the trouble of the CPU's operation after the halt When power is supplied with condition that HALF is low, MCU cannot sometimes release the reset-condition, even if RESET becomes high. HALT should be low before RESET signal rises up. #### Bus Available (BA; P<sub>74</sub>) This is an output control signal which is normally "Low" but "High" when the CPU accepts HALT and releases the buses. The HD6800 and HD6802 make BA "High" and release the buses at WAI execution, while the HD6301X0 doesn't make BA "High" under the same condition. But if the HALT becomes "Low" when the CPU is in the interrupt wait state after having executed the WAI, the CPU makes BA "High" and releases the buses. And when the HALT becomes "High", the CPU returns to the interrupt wait state. #### PORT The HD6301X0 provides seven I/O ports (six 8-bit ports and a 5-bit port). Table 2 gives the address of ports and the data direction register and Fig. 14 the block diagrams of each port. Table 2 Port and Data Direction Register Address | Port | Port Address | Data Direction Register | |--------|--------------|-------------------------| | Port 1 | \$0002 | _ | | Port 2 | \$0003 | \$0001 | | Port 3 | \$0006 | \$0004 | | Port 4 | \$0007 | _ | | Port 5 | \$0015 | _ | | Port 6 | \$0017 | \$0016 | | Port 7 | \$0018 | _ | #### Port 1 An 8-bit port for output only. In mode 3, port 1 goes to high impedance during reset and keeps the state even after accepting reset cancellation. It continues till a write operation is made to port 1. When a write operation is made to port 1, the high impedance state shifts to the output state and the written data will be output. Once port 1 gets in the output state, it operates as an output till reset occurs. The CPU can also read the value of the Port 1 data register, thus enables the CPU to use bit manipulation. In mode 1 and 2, port 1 acts as lower address buses. This port can drive one TTL load and 90pF capacitance. #### Port 2 An 8-bit input/output port. The data direction register (DDR) of port 2 controls the I/O state. It provides two bits; bit 0 decides the I/O direction of $P_{20}$ and bit 1 the I/O direction of $P_{21}$ to $P_{27}$ ("0" for input, "1" for output). Port 2 is also used as an I/O pin for the timers and the SCI. When used as an I/O pin for the timers and the SCI, port 2 except $P_{20}$ automatically becomes an input or an output depending on their functions regardless of the data direction register's value. Port 2 Data Direction Register Port 1, Port 4, Port 7 Port Write Signal Port Output Enable Timer, SCI Output Enable Trinstate Control Timer 1, 2, SCI Input Port 2 Figure 14 Port Block Diagram A reset clears the DDR of port 2 and configures port 2 as an input port. This port can drive one TTL and 30pF capacitance. In addition, it can produce 1mA current when Vout = 1.5V to drive directly the base of Darlington transistors. #### Port 3 An 8-bit I/O port. The DDR of port 3 controls the I/O state. It provides only one bit which decides I/O state by the byte ("0" for input and "1" for output). It is cleared during reset. Port 3 can drive one TTL load and 90pF capacitance. #### Port 3 Data Direction Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |---|---|---|---|---|---|---|---------------|--------| | | _ | | | | - | | Port 3<br>DDR | \$0004 | #### Port 4 An 8-bit port for output only like Port 1. In mode 1 and 2, "High" address will be produced. #### • Port 5 An 8-bit port for input only. The lower four bits are also usable as input pins for interrupt, MR and $\overline{HALT}$ . #### Port 6 An 8-bit I/O port. This port provides an 8-bit DDR corresponding to each bit and can specify input or output by the bit ("0" for input, "1" for output). This port can drive one TTL load and 30pF capacitance. A reset clears the DDR of port 6. In addition, it can produce ImA current when Vout = 1.5V to drive directly the base of Darlington transistors. #### Port 7 A 5-bit port for output only. In mode 3, port 7 goes to high impedance during reset and keeps the state even after accepting reset cancellation. It continues till a write operation is made to port 7. When a write operation is made to port 7, the high impedance state shifts to the output state and the written data will be output. Once port 7 gets in the output state, it operates as an output till reset occurs. Port 7 can also read the value of the data register, thus enables the CPU to use the bit manipulation instruction. In this case b $7 \sim bs$ are "1". In mode 1 and 2, port 7 acts as outputs for control signals $(\overline{RD}, \overline{WR}, R/\overline{W}, \overline{LIR})$ and BA). This port can drive one TTL load and 30pF capacitance. #### ■ RAM/PORT 5 CONTROL REGISTER The control register located at \$0014 controls on-chip RAM and port 5. #### **RAM/Port 5 Control Register** | 7 | 6 | 5 | 4 | 3 | 2 | Ť | 0 | _ | |-------------|------|---|---|------|-----|-----------|------|--------| | STBY<br>PWR | RAME | _ | | HLTE | MRE | IRQ₂<br>E | IRQ. | \$0014 | Bit 0, Bit 1 IRQ1, IRQ2 Enable Bit (IRQ1E, IRQ2E) When using $P_{50}$ and $P_{51}$ as interrupt pins, write "1" in these bits. When "0", the CPU doesn't accept an external interrupt or a sleep cancellation by the external interrupt. These bits become "0" during reset. #### Bit 2 Memory Ready Enable Bit (MRE) When using $P_{52}$ as an input for Memory Ready signal, write "1" in this bit. When "0", the memory ready function is prohibited. In mode 3, the memory ready function is prohibited regardless of the value of this bit and $P_{52}$ can be used as the I/O port. This bit becomes "1" during reset. #### Bit 3 Halt Enable bit (HLTE) When using $P_{53}$ as an input for Halt signal, write "1" in this bit. When "0", the halt function is prohibited. In mode 3, the halt function is prohibited regardless of the value of this bit and $P_{53}$ can be used as the I/O port. This bit becomes "1" during reset. #### (Note) When using $P_{52}$ and $P_{53}$ as the input ports in mode 1 and 2, MRE and HLTE bit should be cleared just after the reset. Notice that memory ready and halt function is enable till MRE and HLTE bit is cleared. #### Bit 4, Bit 5 Not Used. #### Bit 6 RAM Enable (RAME) On-chip RAM can be disabled by this control bit. By resetting the MCU, "1" is set to this bit, and on-chip RAM is enabled. This bit can be written "1" or "0" by software. When RAM is in disable condition (=logic "0"), on-chip RAM is invalid and the CPU can read data from external memory. This bit should be "0" before getting into the standby mode to protect on-chip RAM data. #### Bit 7 Standby Power Bit (STBY PWR) When $V_{CC}$ is not provided in standby mode, this bit is cleared. This is a flag for both read/write by software. If this bit is set before standby mode, and remains set even after returning from standby mode, $V_{CC}$ voltage is provided during standby mode and the on-chip RAM data is valid. #### ■ MODE SELECTION Mode program pins, $MP_0$ and $MP_1$ determine the operation mode of the HD6301X0 as Table 3 gives. #### Mode 1 (Expanded Mode) In this mode, port 3 is data bus and port 1 lower address bus and port 4 upper address bus to interface directly with the HMCS6800 buses. A control signal such as $R/\overline{W}$ is produced at port 7. In mode 1, on-chip ROM is disabled and 65k bytes of address space are externally expandable (refer to Fig. 15). #### Mode 2 (Expanded Mode) This mode is also expandable as well as mode 1. But in this mode, on-chip ROM is enabled and the expandable address space is 61k bytes (refer to Fig. 16). #### Mode 3 (Single-chip Mode) In this mode, all ports are available (refer to Fig. 17). Table 3 Mode Selection | Mode | MP <sub>1</sub> | MPo | ROM | RAM | Interrupt<br>Vector | Operation Mode | |------|-----------------|-----|-----|-----|---------------------|------------------| | 1 | "L" | "H" | E | ۱* | E | Expanded Mode | | 2 | "H" | "L" | ı | 1* | ı | Expanded Mode | | 3 | "H" | "H" | 1 | ı | 1 | Single-chip Mode | <sup>&</sup>quot;L" = Logic "0", "H" = Logic "1", I; Internal, E; External. The addressing RAM area can be external by clearing RAME bit at \$0014. MP1 MP0 RES STBY HD6301X0 BA WCU Port 3 8 Data Bus Port 5 8 Input Lines IRQ1, IRQ2 MR, HALT Port 6 8 I/O Lines Vss Vss Port 4 8 Address Bus Figure 16 Mode 2 Figure 17 Mode 3 #### Mode and Port Table 4 shows MCU signals in each mode. Table 4 MCU Signals in Each Mode | Mode | Mode 1 | Mode 2 | Mode 3 | |--------|------------------------------------------------|------------------------------------------------|-------------| | Port 1 | Address Bus (A <sub>0</sub> ~A <sub>7</sub> ) | Address Bus (A <sub>0</sub> ~A <sub>7</sub> ) | Output Port | | Port 2 | I/O Port | I/O Port | I/O Port | | Port 3 | Data Bus (D <sub>0</sub> ~D <sub>7</sub> ) | Data Bus (D <sub>0</sub> ∼D <sub>7</sub> ) | 1/O Port | | Port 4 | Address Bus (A <sub>8</sub> ~A <sub>15</sub> ) | Address Bus (A <sub>8</sub> ~A <sub>15</sub> ) | Output Port | | Port 5 | Input Port | Input Port | Input Port | | Port 6 | I/O Port | I/O Port | I/O Port | | Port 7 | RD, WR, R/W, LIR, BA | RD, WR, R/W, LIR, BA | Output Port | #### ■ MEMORY MAP The MCU can address up to 65k bytes depending on its operation mode. Fig. 18 gives memory maps in each operation mode. 32 internal registers use addresses from "00" as shown in Table 5. Table 5 Internal Register | Address | Registers | R/W*** | Initialize at RESET | |------------|------------------------------------|--------|---------------------| | 00 | _ | | - | | 01 | Port 2 Data Direction Register | W | \$FC | | 02* | Port 1 | R/W | Undefined | | 03 | Port 2 | R/W | Undefined | | 04* | Port 3 Data Direction Register | W | \$FE | | <b>0</b> 5 | _ | | | | 06* | Port 3 | R/W | Undefined | | 07* | Port 4 | R/W | Undefined | | 08 | Timer Control/Status Register 1 | R/W | \$00 | | 09 | Free Running Counter ("High") | R/W | \$00 | | 0A | Free Running Counter ("Low") | R/W | \$00 | | OB | Output Compare Register 1 ("High") | R/W | \$FF | | 0C | Output Compare Register 1 ("Low") | R/W | \$FF | | <b>0</b> D | Input Capture Register ("High") | R | \$00 | | 0E | Input Capture Register ("Low") | R | \$00 | | 0F | Timer Control/Status Register 2 | R/W | \$10 | | 10 | Rate, Mode Control Register | R/W | \$00 | | 11 | Tx/Rx Control Status Register | R/W | \$20 | | 12 | Receive Data Register | R | \$00 | | 13 | Transmit Data Register | W | \$00 | | 14 | RAM/Port 5 Control Register | R/W | \$7C or \$FC | | 15 | Port 5 | R | _ | | 16 | Port 6 Data Direction Register | w | \$00 | | 17 | Port 6 | R/W | Undefined | | 18* | Port 7 | R/W | Undefined | | 19 | Output Compare Register 2 ("High") | R/W | \$FF | | 1A | Output Compare Register 2 ("Low") | R/W | \$FF | | 1B | Timer Control/Status Register 3 | R/W | \$20 | | 1C | Time Constant Register | w | \$FF | | 1D | Timer 2 Up Counter | R/W | \$00 | | 1E | | _ | | | 1F** | Test Register | _ | _ | <sup>\*</sup> External Address in Mode 1, 2. Test Register. Do not access to this register. Read Only Register W: Write Only Register R/W: Read/Write Register Figure 18 HD6301X0 Memory Map #### TIMER 1 The HD6301X0 provides a 16-bit programmable timer which can simultaneously measure an input waveform and generate two independent output waveforms. The pulse widths of both input/output waveforms vary from microseconds to seconds. Timer 1 is configurated as follows (refer to Fig. 20). - Control/Status Register 1 (8 bit) - Control/Status Register 2 (7 bit) - · Free Running Counter (16 bit) - Output Compare Register 1 (16 bit) - Output Compare Register 2 (16 bit) - Input Capture Register (16 bit) #### • Free-Running Counter (FRC) (\$0009 : 000A) The key timer element is a 16-bit free-running counter driven and incremented by system clock. The counter value is readable by software without affecting the counter. The counter is cleared by reset. When writing to the upper byte (\$09), the CPU writes the preset value (\$FFF8) into the counter (address \$09, \$0A) regardless of the write data value. But when writing to the lower byte (\$0A) after the upper byte writing, the CPU writes not only the lower byte data into lower 8 bit, but also the upper byte data into higher 8 bit of the FRC. The counter will be as follows when the CPU writes to it by double store instructions (STD, STX etc.). In the case of the CPU write (\$5AF3) to the FRC Figure 19 Counter Write Timing #### Output Compare Register (OCR) (\$000B, \$000C; OCR1) (\$0019, \$001A; OCR2) The output compare register is a 16-bit read/write register which can control an output waveform. The data of OCR is always compared with the FRC. When the data matches, output compare flag (OCF) in the timer control/status register (TCSR) is set. If an output enable bit (OE) in the TCSR2 is "1", an output level bit (OLVL) in the TCSR will be output to bit 1 (Tout 1) and bit 5 (Tout 2) of port 2. To control the output level again by the next compare, the value of OCR and OLVL should be changed. The OCR is set to \$FFFF at reset. The compare function is inhibited for a cycle just after a write to the OCR or to the upper byte of the FRC. This is to begin the comparison after setting the 16-bit value valid in the register and to inhibit the compare function at this cycle, because the CPU writes the upper byte to the FRC, and at the next cycle the counter is set to \$FFF8. For data write to the FRC or the OCR, 2-byte transfer instruction (such as STX etc.) should be used. #### • Input Capture Register (ICR) (\$000D : 000E) The input capture register is a 16-bit read only register which stores the FRC's value when external input signal transition generates an input capture pulse. Such transition is controlled by input edge bit (IEDG) in the TCSR1. In order to input the external input signal to the edge detecter, a bit of the DDR corresponding to bit 0 of port 2 should be cleared ("0"). When an input capture pulse occurs by the external input signal transition at the next cycle of CPU's high-byte read of the ICR, the input capture pulse will be delayed by one cycle. In order to ensure the input capture operation, a CPU read of the ICR needs 2-byte transfer instruction. The input pulse width should be at least 2 system cycles. This register is cleared (\$0000) during reset. #### • Timer Control/Status Register 1 (TCSR1) (\$0008) The timer control/status register 1 is an 8-bit register. All bits are readable and the lower 5 bits are also writable. The upper 3 bits are read-only which indicate the following timer status. - Bit 5 The counter value reached to \$0000 as a result of counting-up (TOF). - Bit 6 A match has occured between the FRC and the OCR 1 (OCF1). - Bit 7 Defined transition of the timer input signal causes the counter to transfer its data to the ICR (ICF). The followings are each bit descriptions. #### Timer Control/Status Register 1 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----|------|-----|------|-------|------|------|-------|--------| | ICF | OCF1 | TOF | EICI | EOCI1 | ETOI | IEDG | OLVL1 | \$0008 | #### Bit 0 OLVL1 Output Level 1 OLVL1 is transferred to port 2, bit 1 when a match occurs between the counter and the OCR1. If bit 0 of the TCSR2 (OE1) is set to "1", OLVL1 will appear at bit 1 of port 2. #### Bit 1 IEDG Input Edge This bit determines which edge, rising or falling of input signal of port 2, bit 0 will trigger data transfer from the counter to the ICR. For this function, the DDR corresponding to port 2, bit 0 should be cleared beforehand. IEDG=0, triggered on a falling edge ("High" to "Low") IEDG=1, triggered on a rising edge ("Low" to "High") #### Bit 2 ETOI Enable Timer Overflow Interrupt When this bit is set, an internal interrupt (IRQ3) by TOI interrupt is enabled. When cleared, the interrupt is inhibited. #### Bit 3 EOCI1 Enable Output Compare Interrupt 1 When this bit is set, an internal interrupt (IRQ3) by OCI1 interrupt is enabled. When cleared, the interrupt is inhibited. #### Bit 4 EICI Enable Input Capture Interrupt When this bit is set, an internal interrupt (IRQ3) by ICI interrupt is enabled. When cleared, the interrupt is inhibited. #### Bit 5 TOF Timer Overflow Flag This read-only bit is set when the counter increments from SFFFF by 1. Cleared when the counter's the upper byte (S0009) is read by the CPU after the TCSR1 read. #### Bit 6 OCF1 Output Compare Flag 1 This read-only bit is set when a match occurs between the OCR1 and the FRC. Cleared when writing to the OCR1 (S000B or S000C) after the TCSR1 or TCSR2 read. #### Bit 7 ICF Input Capture Flag This read-only bit is set when an input signal of port 2, bit 0 makes a transition as defined by IEDG and the FRC is transferred to the ICR. Cleared when reading the upper byte (S000D) of the ICR after the TCSR1 or TCSR2 read. ## • Timer Control/Status Register 2 (TCSR2) (\$000F) The timer control/status register 2 is a 7-bit register. All bits are readable and the lower 4 bits are also writable. But the upper 3 bits are read-only which indicate the following timer status. - Bit 5 A match has occured between the FRC and the OCR2 (OCF2). - Bit 6 The same status flag as the OCF1 flag of the TCSR1, bit 6 - Bit 7 The same status flag as the ICF flag of the TCSR1, bit 7. The followings are the each bit descriptions. #### Timer Control/Status Register 2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----|------|------|---|-------|--------|-----|-----|--------| | ICF | OCF1 | OCF2 | _ | EOC12 | OLVL 2 | OE2 | OE1 | \$000F | #### Bit 0 OE1 Output Enable 1 This bit enables the OLVL1 to appear at port 2, bit 1 when a match has occurred between the counter and the output compare register 1. When this bit is cleared, bit 1 of port 2 will be an I/O port. When set, it will be an output of OLVL1 automatically. #### Bit 1 OE2 Output Enable 2 This bit enables the OLVL2 to appear at port 2, bit 5 when a match has occurred between the counter and the output compare register 2. When this bit is cleared, port 2, bit 5 will be an 1/O port. When set, it will be an output of OLVL2 automatically. #### Bit 2 OLVL2 Output Level 2 OLVL2 is transferred to port 2, bit 5 when a match has occurred between the counter and the OCR2. If bit 5 of the TCSR2 (OE2) is set to "1", OLVL2 will appear at port 2, bit 5. #### Bit 3 EOCI2 Enable Output Compare Interrupt 2 When this bit is set, an internal interrupt (IRQ3) by OCI2 interrupt is enabled. When cleared, the interrupt is inhibited. #### Bit 4 Not Used #### Bit 5 OCF2 Output Compare Flag 2 This read-only bit is set when a match has occurred between the counter and the OCR2. Cleared when writing to the OCR2 (S0019 or S001A) after the TCSR2 read. ## Bit 6 OCF1 Output Compare Flag 1 #### Bit 7 ICF Input Capture Flag OCF1 and ICF addresses are partially decoded. The CPU read of the TCSR1/TCSR2 makes it possible to read OCF1 and ICF into bit 6 and bit 7. Both the TCSR1 and TCSR2 will be cleared during reset. (Note) If OE1 or OE2 is set to "1" before the first output compare match occurs after reset restart, bit 1 or bit 5 of port 2 will produce "0" respectively. Figure 20 Timer 1 Block Diagram #### TIMER 2 In addition to the timer 1, the HD6301X0 provides an 8-bit reloadable timer, which is capable of counting the external event. This timer 2 contains a timer output, so the MCU can generate three independent waveforms. (Refer to Fig. 21.) The timer 2 is configured as follows: Control/Status Register 3 (7 bit) 8-bit Up Counter Time Constant Register (8 bit) ## • Timer 2 Up Counter (T2CNT) (\$001D) This is an 8-bit up counter which operates with the clock decided by CKSO and CKS1 of the TCSR3. The CPU can read the value of the counter without affecting the counter. In addition, any value can be written to the counter by software even during counting. The counter is cleared when a match occurs between the counter and the TCONR or during reset. If a write operation is made by software to the counter at the cycle of counter clear, it does not reset the counter but put the write data to the counter. #### Time Constant Register (TCONR) (\$001C) The time constant register is an 8-bit write only register. It is always compared with the counter. When a match has occurred, counter match flag (CMF) of the timer control status register 3 (TCSR3) is set and the value selected by TOSO and TOS1 of the TCSR3 will appear at port 2, bit 6. When CMF is set, the counter will be cleared simultaneously and then start counting from \$00. This enables regular interrupts and waveform outputs without any software support. The TCONR is set to "\$FF" during reset. ## • Timer Control/Status Register 3 (TCSR3) (\$001B) The timer control/status register 3 is a 7-bit register. All bits are readable and 6 bits except for CMF can be written. The followings are each pin descriptions. Figure 21 Timer 2 Block Diagram Bit 0 CKS0 Input Clock Select 0 Bit 1 CKS1 Input Clock Select 1 Input clock to the counter is selected as shown in Table 6 depending on these two bits. When an external clock is selected, bit 7 of port 2 will be a clock input automatically. Timer 2 detects the rising edge of the external clock and increments the counter. The external clock is countable up to half the frequency of the system clock. Table 6 Input Clock Select | CKS1 | CKS0 | Input Clock to the Counter | |------|------|----------------------------| | 0 | 0 | E clock | | 0 | 1 | E clock/8* | | 1 | 0 | E clock/128* | | 1 | 1 | External clock | \* These clocks come from the FRC of the timer 1. If one of these clocks is selected as an input clock to the up counter, the CPU should not write to the FRC of the timer 1. Bit 2 TOS0 Timer Output Select 0 Bit 3 TOS1 Timer Output Select 1 When a match occurs between the counter and the TCONR timer 2 outputs shown in Table 7 will appear at port 2, bit 6 depending on these two bits. When both TOSO and TOS1 are "0", bit 6 of port 2 will be an I/O port. Table 7 Timer 2 Output Select | TOS1 | TOS0 | Timer Output | |------|------|------------------------| | 0 | 0 | Timer Output Inhibited | | 0 | 1 | Toggle Output* | | 1 | 0 | Output "0" | | 1 | 1 | Output "1" | <sup>\*</sup> When a match occurs between the counter and the TCONR, timer 2 output level is reversed. This leads to production of a square wave with 50% duty to the external without any software support. Bit 4 T2E Timer 2 Enable Bit When this bit is cleared, a clock input to the up counter is prohibited and the up counter stops. When set to "1", a clock selected by CKS1 and CKS0 (Table 6) is input to the up counter. (Note) P<sub>26</sub> outputs "0" when T2E bit cleared and timer 2 set in output enable condition by TOS1 or TOS0. It also outputs "0" when T2E bit set "1" and timer 2 set in output enable condition before the first counter match occurs. Bit 5 Not Used Bit 6 ECMI Enable Counter Match Interrupt When this bit is set, an internal interrupt (IRQ3) by CMI is enabled. When cleared, the interrupt is inhibited. Bit 7 CMF Counter Match Flag This read-only bit is set when a match occurs between the up counter and the TCONR. Cleared by writing "0" by software (unable to write "1" by software). Each bit of the TCSR3 is cleared during reset. #### ■ SERIAL COMMUNICATION INTERFACE (SCI) The HD6301X0 SCI contains two operation modes; one is an asynchronous mode by the NRZ format and the other is a clocked synchronous mode which transfers data synchronizing with the serial clock. The SCI consists of the following registers as shown in Fig. 22 Block Diagram: - · Control/Status Register (TRCSR) - Rate/Mode Control Register (RMCR) - · Receive Data Register (RDR) - Receive Data Shift Register (RDSR) - · Transmit Data Register (TDR) - Transmit Data Shift Register (TDSR) The serial I/O hardware requires an initialization by software for operation. The procedure is usually as follows: - Write a desirable operation mode into each corresponding control bit of the RMCR. - Write a desirable operation mode into each corresponding control bit of the TRCSR. When using bit 3 and 4 of port 2 for serial I/O only, there is no problem even if TE and RE bit are set. But when setting the baud rate and operation mode, TE and RE should be "0". When clearing TE and RE bit and setting them again, more than 1 bit cycle of the current baud rate is necessary. If set in less than 1 bit cycle, there may be a case that the internal transmit/receive initialization fails. #### Asynchronous Mode An asynchronous mode contains the following two data formats: 1 Start Bit + 8 Bit Data + 1 Stop Bit 1 Start Bit + 9 Bit Data + 1 Stop Bit In addition, if the 9th bit is set to "1" when making 9 bit data format, the format of 1 Start bit + 8 Bit Data + 2 Stop Bit is also transferred. Data transmission is enabled by setting TE bit of the TRCSR, then port 2, bit 4 will become a serial output independently of the corresponding DDR. For data transmit, both the RMCR and TRCSR should be set under the desirable operating conditions. When TE bit is set during this process, 10 bit preamble will be sent in 8-bit data format and 11 bit in 9-bit data format. When the preamble is produced, the internal synchronization will become stable and the transmitter is ready to act. The conditions at this stage are as follows. If the TDR is empty (TDRE=1), consecutive 1's are produced to indicate the idle state. 2) If the TDR contains data (TDRE=0), data is sent to the transmit data shift register and data transmit starts. During data transmit, a start bit of "0" is transmitted first. Then 8-bit or 9-bit data (starts from bit 0) and a stop bit "1" are transmitted. When the TDR is "empty", hardware sets TDRE flag bit. If the CPU doesn't respond to the flag in proper timing (the TDRE is in set condition till the next normal data transfer starts from the transmit data register to the transmit sift register), "1" is transferred instead of the start bit "0" and continues to be transferred till data is provided to the data register. While the TDRE is "1", "0" is not transferred Data receive is possible by setting RE bit. This makes port 2, bit 3 a serial input. The operation mode of data receive is decided by the contents of the TRCSR and RMCR. The first "0" (space) synchronizes the receive bit flow. Each bit of the following data will be strobed in the middle. If a stop bit is not "1", a framing error assumed and ORFE is set. When a framing error occurs, receive data is transferred to the receive data register and the CPU can read error-generating data. This makes it possible to detect a line break. If the stop bit is "1", data is transferred to the receive data register and an interrupt flag RDRF is set. If RDRF is still set when receiving the stop bit of the next data, ORFE is set to indicate overrun generation. When the CPU read the receive data register as a response to RDRF flag or ORFE flag after having read TRCS, RDRF or ORFE is cleared. (Note) Clock Source in Asynchronous Mode If CC1: CC0 = 10, the internal bit rate clock is provided at $P_{22}$ regardless of the values for TE or RE. Maximum clock rate is $E \div 16$ . If both CC1 and CC0 are set, an external TTL compatible clock must be connected to $P_{22}$ at sixteen times (16x) the desired bit rate, but not greater than E. #### Clocked Synchronous Mode In the clocked synchronous mode, data transmit is synchronized with the clock pulse. The HD6301X0 SCI provides functionally independent transmitter and receiver which makes full duplex operation possible in the asynchronous mode. But in the clocked synchronous mode an SCI clock I/O pin is only $P_{22}$ , so the simultaneous receive and transmit operation is not available. In this mode, TE and RE should not be in set condition ("1") simultaneously. Fig. 23 gives a synchronous clock and a data format in the clocked synchronous mode. Figure 22 Serial Communication Interface Block Diagram Data transmit is realized by setting TE bit in the TRCSR. Port 2, bit 4 becomes an output unconditionally independent of the value of the corresponding DDR. Both the RMCR and TRCSR should be set in the desirable operating condition for data transmit. When an external clock input is selected, data transmit is performed under the TDRE flag "0" from port 2, bit 4, synchronizing with 8 clock pulses input from external to port 2, bit 2. Data is transmitted from bit 0 and the TDRE is set when the transmit data shift register is "empty". More than 9th clock pulse of external are ignored. - Transmit data is produced from a falling edge of a synchronous clock to the next falling edge. - · Receive data is latched at the rising edge. Figure 23 Clocked Synchronous Mode Format When data transmit is selected to the clock output, the MCU produces transmit data and synchronous clock at TDRE flag clear. Data receive is enabled by setting RE bit. Port 2, bit 3 will be a serial input. The operating mode of data receive is decided by the TRCSR and the RMCR. If the external clock input is selected, RE bit should be set when P22 is "High". Then 8 external clock pulses and the synchronized receive data are input to port 2, bit 2 and bit 3 respectively. The MCU put receive data into the receive data shift register by this clock and set the RDRF flag at the termination of 8 bit data receive. More than 9th clock pulse of external input are ignored. When RDRF is cleared by reading the receive data register, the MCU starts receiving the next data. So RDRF should be cleared with P22 "High" When data receive is selected to the clock output, 8 synchronous clocks are output to the external by setting RE bit. So receive data should be input from external, synchronously with this clock. When the first byte data is received, the RDRF flag is set. After the second byte, receive operation is performed and output the synchronous clock to the external by clearing the RDRF bit. #### • Transmit/Receive Control Status Register (TRCSR) (\$0011) The TRCSR is composed of 8 bits which are all readable. Bits 0 to 4 are also writable. This register is initialized to \$20 during reset. Each bit functions as follows. #### Transmit/Receive Control Status Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |------|------|------|-----|----|-----|----|----|--------| | RDRF | ORFE | TDRE | RIE | RE | TIE | TE | wu | \$0011 | #### Bit 0 WU Wake-up In a typical multi-processor configuration, the software protocol provides the destination address at the first byte of the message. In order to make uninterested MCU ignore the remaining message, a wake-up function is available. By this, uninterested MCU can inhibit all further receive processing till the next message starts. Then wake-up function is triggered by consecutive 1's with 1 frame length (10 bits for 8-bit data, 11 for 9-bit). The software protocol should provide the idle time between messages. By setting this bit, the MCU stops data receive till the next message. The receive of consecutive "1" with one frame length wakes up and clears this bit and then the MCU restarts receive operation. However, the RE flag should be already set before setting this bit. In the clocked synchronous mode WU is not available, so this bit should not be set. #### Bit 1 TE Transmit Enable When this bit is set, transmit data will appear at port 2, bit 4 after one frame preamble in asynchronous mode, while in clocked synchronous mode it appears immediately. This is executed regardless of the value of the corresponding DDR. When TE is cleared, the serial I/O doesn't affect port 2, bit 4. #### Bit 2 TIE Transmit Interrupt Enable When this bit is set, an internal interrupt (IRQ3) is enabled when TDRE (bit 5) is set. When cleared, the interrupt is inhibited. #### Bit 3 RE Receive Enable When set, a signal is input to the receiver from port 2, bit 3 regardless of the value of the DDR. When RE is cleared, the serial I/O doesn't affect port 2, bit 3. #### Bit 4 RIE Receive Interrupt Enable When this bit is set, an internal interrupt, IRQ3 is enabled when RDRF (bit 7) or ORFE (bit 6) is set. When cleared, the interrupt is inhibited. #### Bit 5 TDRE Transmit Data Register Empty TDRE is set when the TDR is transferred to the transmit data shift register in the asynchronous mode, while in clocked synchronous mode when the TDSR is "empty". This bit is reset by reading the TRCSR and writing new transmit data to the transmit data register. TDRE is set to "1" during reset. #### (Note) TDRE should be cleared in the transmittable state after the TE set. #### Bit 6 ORFE Overrun Framing Error ORFE is set by hardware when an overrun or a framing error is generated (during data-receive only). An overrun error occurs when new receive data is ready to be transferred to the RDR during RDRF still being set. A framing error occurs when a stop bit is "0". But in clocked synchronous mode, this bit is not affected. This bit is cleared when reading the TRCSR, then the RDR, or during reset. #### Bit 7 RDRF Receive Data Register Full RDRF is set by hardware when the RDSR is transferred to the RDR. Cleared when reading the TRCSR, then the RDR, or during reset. (Note) When a few bits are set between bit 5 to bit 7 in the TRCSR, a read of the TRCSR is sufficient for clearing those bits. It is not necessary to read the TRCSR everytime to clear each bit. #### • Transmit Rate/Mode Control Register (RMCR) The RMCR controls the following serial I/O: - Baud Rate - · Data Format - · Clock Source - Port 2, Bit 2 Function In addition, if 9-bit data format is set in the asynchronous mode, the 9th bit is put in this register. All bits are readable and writable except bit 7 (read only). This register is set to \$00 during reset. #### Transfer Rate/Mode Control Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----|-----|-----|-----|-----|-----|-----|-----|--------| | RD8 | 1D8 | SS2 | CC2 | CC1 | ссо | SS1 | SSO | \$0010 | | Bit 0 | SS0 ] | | |-------|-------|--------------| | Bit 1 | SS1 | Speed Select | | Rit 5 | SS2 | | These bits control the baud rate used for the SCI. Table 8 lists the available baud rates. The timer 1 FRC (SS2=0) and the timer 2 up counter (SS2=1) provide the internal clock to the SCI. When selecting the timer 2 as a baud rate source, it functions as a baud rate generator. The timer 2 generates the baud rate listed in Table 9 depending on the value of the TCONR. (Note) When operating the SCI with internal clock, do not perform write operation to the timer/counter which is the clock source of the SCI. | Bit 2 | CC0 ] | | |-------|-------|------------------------------| | Bit 3 | CC1 } | Clock Control/Format Select* | | Bit 4 | CC2 | | These bits control the data format and the clock source (refer to Table 10). \* CCO, CC1 and CC2 are cleared during reset and the MCU goes to the clocked synchronous mode of the external clock operation. Then the MCU sets port 2, bit 2 into the clock input state. When using port 2, bit 2 as an output port, the DDR of port 2 should be set to "1" and CC1 and CC0 to "0" and "1" respectively. Table 8 SCI Bit Times and Transfer Rates #### (1) Asynchronous Mode | | | | XTAL | 2.4576MHz | 4.0MHz | 4.9152MHz | |-----|-----|-----|--------|-----------------|-------------------|-------------------| | SS2 | SS1 | SS0 | E | 614.4kHz | 1.0MHz | 1.2288MHz | | 0 | 0 | 0 | E÷16 | 26 µs/38400Baud | 16µs/62500Baud | 13 µs/76800Baud | | 0 | 0 | 1 | E÷128 | 208 µs/4800Baud | 128µs/7812.5Baud | 104.2 µs/9600Baud | | 0 | 1 | 0 | E÷1024 | 1.67ms; 600Baud | 1.024ms/976.6Baud | 833.3 µs/1200Baud | | 0 | 1 | 1 | E÷4096 | 6.67ms/150Baud | 4.096ms/244.1Baud | 3.333ms/300Baud | | 1 | | | _ | * | * | * | <sup>\*</sup>When SS2 is "1", Timer 2 provides SCI clocks. The baud rate is shown as follows with the TCONR as N. Baud Rate = $$\frac{f}{32 \text{ (N+1)}}$$ $\left(\begin{array}{c} f: \text{ input clock frequency to the} \\ \text{timer 2 counter} \\ \text{N} = 0 \sim 255 \end{array}\right)$ #### (2) Clocked Synchronous Mode \* | | | | XTAL | 4.0MHz | 6.0MHz | 8.0MHz | |-----|-----|-----|-------|--------------------|------------|-----------| | SS2 | SS1 | SS0 | E | 1.0MHz | 1.5MHz | 2.0MHz | | 0 | 0 | 0 | E÷2 | 2μs ∕bit | 1.33μs/bit | 1μs/bit | | 0 | 0 | 1 | E÷16 | 16µs/bit | 10.7μs/bit | 8μs/bit | | 0 | 1 | 0 | E÷128 | 128µs∘bit | 85.3μs/bit | 64μs/bit | | 0 | 1 | 1 | E÷512 | 512 <i>µ</i> s/bit | 341 µs/bit | 256μs/bit | | 1 | | | _ | ** | ** | ** | <sup>\*</sup> Bit rates in the case of internal clock operation. In the case of external clock operation, the external clock is operatable up to $DC \sim 1/2$ system clock. Bit Rate ( $$\mu$$ s/bit) = $\frac{4 (N+1)}{f}$ $\begin{pmatrix} f: \text{ input clock frequency to the} \\ \text{timer 2 counter} \\ N = 0 \sim 255 \end{pmatrix}$ Table 9 Baud Rate and Time Constant Register Example | Baud Rate (Baud) | 2.4576MHz | 3.6864MHz | 4.OMHz | 4.9152MHz | 8.0MHz | |------------------|-----------|-----------|--------------|-----------|--------| | 110 | 21' | 32. | 35* | 43* | 70° | | 150 | 127 | 191 | 207 | 255 | 51* | | 300 | 63 | 95 | 103 | 127 | 207 | | 600 | 31 | 47 | 51 | 63 | 103 | | 1200 | 15 | 23 | 25 | 31 | 51 | | 2400 | 7 | 11 | 12 | 15 | 25 | | 4800 | 3 | 5 | <del>-</del> | 7 | 12 | | 9600 | 1 | 2 | - | 3 | | | 19200 | 0 | | - | 1 1 | | | 38400 | - | _ | | 0 | _ | <sup>\*</sup> E/8 clock is input to the timer 2 up counter and E clock otherwise. <sup>\*\*</sup> The bit rate is shown as follows with the TCONR as N. | CC2 | CC1 | CCO | Format | Mode | Clock Source | Port 2, Bit 2 | Port 2, Bit 3 | Port 2, Bit 4 | | |-----|-----|-----|------------|---------------------|--------------|---------------|----------------------------------------|---------------------------|--| | 0 | 0 | 0 | 8-bit data | Clocked Synchronous | External | Input | <u> </u> | | | | 0 | 0 | 1 | 8-bit data | Asynchronous | Internal | Not Used** | Lui de TROCR | D DE NA 12 // 17 // | | | 0 | 1 | 0 | 8-bit data | Asynchronous | Internal | Output* | When the TRCSR<br>bit 3 is used as a s | • | | | 0 | 1 | 1 | 8-bit data | Asynchronous | External | Input | Dit 3 is used as a s | s used as a serior riput. | | | 1 | 0 | 0 | 8-bit data | Clocked Synchronous | Internal | Output | | | | | 1 | 0 | 1 | 9-bit data | Asynchronous | Internal | Not Used** | | | | | 1 | 1 | 0 | 9-bit data | Asynchronous | Internal | Output* | When the TRCSR bit 4 is used as a s | • | | | 1 | 1 | 1 | 9-bit data | Asynchronous | External | Input | DIC 4 IS USEC 45 4 3 | eriai output. | | Table 10 SCI Format and Clock Source Control #### Bit 6 TD8 Transmit Data Bit 8 When selecting 9-bit data format in the asynchronous mode, this bit is transmitted as the 9th data. In transmitting 9-bit data, write the 9th data into this bit then write data to the receive data register. #### Bit 7 RD8 Receive Data Bit 8 When selecting 9-bit data format in the asynchronous mode, this bit stores the 9th bit data. In receiving 9-bit data, read this bit then the receive data register. #### **■ PRECAUTION 1** In the synchronous clocked receive operation with clock-output, there are three cases for clock pulse timing after RDRF clear as shown below Please consider above in designing system, since transmitting receiving time is not uniform. The clock-output of case 1 or case 2 is determined by "1" or "0" of SCI internal operation clock of RDRF clearing cycle. In addition, in the case of low voltage operation ( $V_{\rm CC} < 4.5 \rm V$ ), the clock-output of case 1 may transfer to case 3. #### **■ PRECAUTION 2** When transmitting through clock-synchronous serial communication interface, TE bit should not be cleared with TDRE of TRCSR (\$11) is "0". The TDRE set and clear conditions of SCI are shown as follows. | | Set condition | Clear condition | |------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------| | TDRE | <ol> <li>TDR → transmit shift register (asynchronous)</li> <li>Transmit shift register is empty. (clock-synchronous)</li> <li>RES = 0</li> </ol> | When writing to TDR after TRSCR read, with TDRE = 1, TDRE is cleared. | If transmit data is written to TDR, and then TE bit is cleared with TDRE = 0 to stop transmitting, TDRE remains "0". In this case, even if TE bit is set and transmit data is written again, the TDR data is not transmitted. Please note that TE bit must be cleared after the last data has been transmitted. (This caution is not applied to asynchronous serial communication interface.) Precaution 1 Diagram <sup>\*</sup> Clock output regardless of the TRCSR, bit RE and TE. <sup>\*\*</sup> Not used for the SCI. #### **■ TIMER, SCI STATUS FLAG** Table 11 shows the set and reset conditions of each status flag in the timer 1, timer 2 and SCI. As for Timer 1 and Timer 2 status flag, if the set and reset condition occur simultaneously, the set condition is prior to the reset condition. But in case of SCI control status flag, the reset condition has priority. Especially as for OCF1 and OCF2 of Timer 1, the set signal is generated periodically whenever FRC matches OCR after the set, and which can cause the unclear of the flag. To clear surely, the method is necessary to avoid the occurence of the set signal between TCSR read and OCR write. For example, match the OCR value to FRC first, and next read TCSR, and then write OCR at once. Table 11 Timer 1, Timer 2 and SCI Status Flag | | | Set Condition | Reset Condition | |------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------| | | ICF | FRC → ICR by edge input to P <sub>20</sub> . | Read the TCSR1 or TCSR2 then ICRH, when ICF = 1 | | | İ | | 2. RES=0 | | | OCF1 | OCR1=FRC | 1. Read the TCSR1 or TCSR2 then write to the OCR1H or OCR1L, when OCF1=1 2. RES=0 | | Timer<br>1 | OCF2 | OCR2=FRC | 1. Read the TCSR2 then write to the OCR2H or OCR2L, when OCF2=1 2. RES=0 | | | TOF | FRC=\$FFFF+1 cycle | 1. Read the TCSR1 then FRCH, when TOF = 1 2. RES=0 | | Timer<br>2 | CMF | T2CNT=TCONR | 1. Write "0" to CMF, when CMF=1 2. RES=0 | | | RDRF | Receive Shift Register → RDR | <ol> <li>Read the TRCSR then RDR, when RDRF=1</li> <li>RES=0</li> </ol> | | SCI | ORFE | <ol> <li>Framing Error (Asynchronous Mode) Stop Bit = 0</li> <li>Overrun Error (Asynchronous Mode) Receive Shift Register → RDR when RDRF=1</li> </ol> | Read the TRCSR then RDR, when ORFE=1 RES=0 | | | TDRE | <ol> <li>Asynchronous Mode TDR → Transmit Shift Register</li> <li>Clocked Synchronous Mode Transmit Shift Register is "empty"</li> <li>RES=0</li> </ol> | Read the TRCSR then write to the TDR, when TDRE=1 (Note) TDRE should be reset after the TE set. | (Note) 1. →; transfer 2. For example; "ICRH" means High byte of ICR. #### ■ LOW POWER DISSIPATION MODE The HD6301X0 provides two low power dissipation modes; sleep and standby. #### Sleep Mode The MCU goes to the skep mode by SLP instruction execution. In the skep mode, the CPU stops its operation, while the registers' contents are retained. In this mode, the peripherals except the CPU such as timers, SCI etc. continue their functions. The power dissipation of sleep-condition is one fifth that of operating condition. The MCU returns from this mode by an interrupt, RES or STBY; it goes to the reset state by RES and the standby mode by STBY. When the CPU acknowledges an interrupt request, it cancels the sleep mode, returns to the operation mode and branches to the interrupt routine. When the CPU masks this interrupt, it cancels the sleep mode and executes the next instruction. However, for example if the timer 1 or 2 prohibits a timer interrupt, the CPU doesn't cancel the sleep mode because of no interrupt request. This sleep mode is effective to reduce the power dissipation for a system with no need of the HD6301X0's consecutive operation. #### Standby Mode The HD6301X0 stops all the clocks and goes to the reset state with STBY "low. In this mode, the power dissipation is reduced conspicuously. All pins except for the power supply, the STBY and XTAL are detached from the MCU internally and go to the high impedance state. In this mode the power is supplied to the HD6301X0, so the contents of RAM is retained. The MCU returns from this mode during reset. The followings are typical usage of this mode. Save the CPU information and SP contents on RAM by NMI. Then disable the RAME bit of the RAM control register and set the STBY PWR bit to go to the standby mode. If the STBY PWR bit is still set at reset start, that indicates the power is supplied to the MCU and RAM contents are retained properly. So system can restore itself by returning their pre-standby informations to the SP and the CPU. Fig. 24 depicts the timing at each pin with this example. Figure 24 Standby Mode Timing #### **■ TRAP FUNCTION** The CPU generates an interrupt with the highest priority (TRAP) when fetching an undefined instruction or an instruction from non-memory space. The TRAP prevents the systemburst caused by noise or a program error. #### Op Code Error When fetching an undefined op code, the CPU saves CPU registers as well as a normal interrupt and branches to the TRAP (\$FFEE, \$FFEF). This has the priority next to reset. #### Address Error When an instruction fetch is made excluding internal ROM, RAM and external memory area, the MCU generates an interrupt as well as an op code error. But on the system with no memory in its external memory area, this function is not applicable if an instruction fetch is made from the external non- memory area. Table 12 provides addresses where an address error occurs to each mode. This function is available only for an instruction fetch and is not applicable to the access of normal data read/write. Table 12 Addresses Applicable to Address Errors | Mode | 1 | 2 | 3 | |---------|-----------------------|--------|--------| | Address | \$0000<br>}<br>\$001F | \$0000 | \$0000 | (Note) The TRAP interrupt provides a retry function differently from other interrupts. This is a program flow return to the address where the TRAP occurs when a sequence returns to a main routine from the TRAP interrupt routine by RTI. The retry can prevent the system burst caused by noise etc. However, if another TRAP occurs, the program repeats the TRAP interrupt forever, so the consideration is necessary in programming. #### ■ INSTRUCTION SET The HD6301X0 provides object code upward compatible with the HD6801 to utilize all instruction set of the HMCS6800. It also reduces the execution times of key instructions for throughput improvement. Bit manipulation instruction, change instruction of the index register and accumulator and sleep instruction are also added. The followings are explained here. - CPU Programming Model (refer to Fig. 25) - · Addressing Mode - Accumulator and Memory Manipulation Instruction (refer to Table 13) - · New Instruction - Index Register and Stack Manipulation Instruction (refer to Table 14) - Jump and Branch Instruction (refer to Table 15) - Condition Code Register Manipulation (refer to Table 16) - Op Code Map (refer to Table 17) #### Programming Model Fig. 25 depicts the HD6301X0 programming model. The double accumulator D consists of accumulator A and B, so when using the accumulator D, the contents of A and B are destroyed. Figure 25 CPU Programming Model #### CPU Addressing Mode The HD6301X0 provides 7 addressing modes. The addressing mode is decided by an instruction type and code. Table 13 through 17 show addressing modes of each instruction with the execution times counted by the machine cycle. When the clock frequency is 4 MHz, the machine cycle time becomes microseconds directly. #### Accumulator (ACCX) Addressing Only an accumulator is addressed and the accumulator A or B is selected. This is a one-byte instruction. #### Immediate Addressing This addressing locates a data in the second byte of an instruction. However, LDS and LDX locate a data in the second and third byte exceptionally. This addressing is a 2 or 3-byte instruction. #### **Direct Addressing** In this addressing mode, the second byte of an instruction shows the address where a data is stored. 256 bytes (\$0 through \$255) can be addressed directly. Execution times can be reduced by storing data in this area so it is recommended to make it RAM for users' data area in configurating a system. This is a 2-byte instruction, while 3-byte with regard to AIM, OIM, EIM and TIM. #### Extended Addressing In this mode, the second byte shows the upper 8 bit of the data stored address and the third byte the lower 8 bit. This indicates the absolute address of 3-byte instruction in the memory. #### Indexed Addressing The second byte of an instruction and the lower 8 bit of the index register are added in this mode. As for AIM, OIM, EIM and TIM, the third byte of an instruction and the lower 8 bits of the index register are added. This carry is added to the upper 8 bit of the index register and the result is used for addressing the memory. The modified address is retained in the temporary address register, so the contents of the index register doesn't change. This is a 2-byte instruction except AIM, OIM, EIM and TIM (3-byte instruction). #### Implied Addressing An instruction itself specifies the address. That is, the instruction addresses a stack pointer, index register etc. This is a one-byte instruction. #### Relative Addressing The second byte of an instruction and the lower 8 bits of the program counter are added. The carry or borrow is added to the upper 8 bit. So addressing from -126 to +129 byte of the current instruction is enabled. This is a 2-byte instruction. (Note) CLI, SEI Instructions and Interrupt Operation When accepting the IRQ at a preset timing with the CLI and SEI instructions, more than 2 cycles are necessary between the CLI and SEI instructions. For example, the following program (a) (b) don't accept the IRQ but (c) accepts it. The same thing can be said to the TAP instruction instead of the CLI and SEI instructions. Table 13 Accumulator, Memory Manipulation Instructions | | | | | | | | Add | iressi | ng f | Mod | es | | | | | | | C | | | on C<br>iste | | : | |----------------------------|----------|--------------|----------------|--------------|--------------|--------------|--------------|----------|-----------------------------------------|----------|------------|--------------|----|--------------|------------------|--------------|---------------------------------------|----|-------------|----|--------------|----|------------| | Operations | Mnemonic | IMI | MEI | | DIF | EFC | т | IN | DE: | <u> </u> | EX | CEN | n | IME | 21 IE | 0 | Boolean/ | 5 | 4 | 3 | 2 | 1 | 0 | | | | OP | ~ | # | <b>O</b> P | ~ | # | OP | ~ | # | OP | ~ | # | OP | ~ | # | Arithmetic Operation | н | ı | N | z | ٧ | С | | Add | ADDA | 88 | 2 | 2 | 98 | 3 | 2 | AB | 4 | 2 | 88 | 4 | 3 | | | | A+M→ A | ţ | • | : | ‡ | + | ‡ | | | ADDB | СВ | 2 | 2 | DB | 3 | 2 | EB | 4 | 2 | FB | 4 | 3 | | | | B + M - + B | 1 | • | 1 | 1 | 1 | 1 | | Add Double | ADDD | СЗ | 3 | 3 | DЗ | 4 | 2 | E3 | 5 | 2 | F3 | 5 | 3 | | | | A:B+M:M+1→A:B | • | • | ‡ | ‡ | : | : | | Add Accumulators | ABA | | T | T - | | | | | 1 | | | 1 | | 18 | 1 | 1 | A + B → A | 1 | • | 1 | ‡ | ‡ | ŧ | | Add With Carry | ADCA | 89 | 2 | 2 | 99 | 3 | 2 | Α9 | 4 | 2 | В9 | 4 | 3 | | Ĺ | | A + M + C → A | ţ | • | : | ‡ | ‡ | ; | | | ADCB | C9 | 2 | 2 | D9 | 3 | 2 | E9 | 4 | 2 | F9 | 4 | 3 | I | T<br> | Ĺ | B + M + C → B | 1 | • | ţ | 1 | : | 1 | | AND | ANDA | 84 | 2 | 2 | 94 | 3 | 2 | A4 | 4 | 2 | B4 | 4 | 3 | i | ĺ | | A·M → A | • | • | ŧ | : | R | • | | | ANDB | C4 | 2 | 2 | D4 | 3 | 2 | E4 | 4 | 2 | F4 | 4 | 3 | | l | | B·M → B | • | • | ; | ; | R | • | | Bit Test | BITA | 85 | 2 | 2 | 95 | 3 | 2 | Α5 | 4 | 2 | В5 | 4 | 3 | Ĺ | L | <u> </u> | A·M | • | • | 1 | 1 | R | • | | | BIT 8 | C5 | 2 | 2 | D5 | 3 | 2 | E5 | 4 | 2 | F5 | 4 | 3 | I | Ţ | , | B-M | • | • | 1 | ‡ | R | • | | Clear | CLR | 1 | T | 1 | | | 1 | 6F | 5 | 2 | 7F | 5 | 3 | T | | T<br>I | 00 → M | • | • | R | \$ | R | R | | | CLRA | 1 | 1 | 1 | | | + | | Ī | | * | | | 4F | 1 | 1 | 00 → A | • | • | R | s | R | R | | | CLRB | 1 | Ţ | Τ | T | ] | Ī | İ | I | | | | L | 5F | <u></u> 1 | 1 | 00 - B | • | • | R | s | R | R | | Compare | CMPA | 81 | 2 | 2 | 91 | 3 | 2 | Α1 | 4 | 2 | B1 | 4 | 3 | <br>L = | | Ĺ | A - M | • | • | 1 | 1 | : | 1 | | | СМРВ | C1 | 2 | 2 | D1 | 3 | 2 | E 1 | 4 | 2 | F1 | 4 | 3 | | T | 1 | B - M | • | • | 1 | 1 | 1 | 1 | | Compare | CBA | + | † | † | 1 | | 1 | | 1 | | | ÷·· | | 11 | 1 | 1 | A - B | • | • | 1 | : | 1 | 1 | | Accumulators | | 4 | ! . | ļ | ļ | ├- | ļ | -:- | + | <u> </u> | + | - | +_ | <del>-</del> | +- | <del> </del> | M ⋅ M | | | 1 | 1 | R | s | | Complement, 1's | COM | <del>+</del> | ļ | + | <b>-</b> - | ļ | ļ | 63 | 6 | 2 | 73 | 6 | 3 | + | ٠. | +; | A - A | • | • | : | 1 | R | s | | | COMA | + | + . | + - | <u> </u> | ₽ | ļ | | + | ; | <b>├</b> — | <b>-</b> | + | 43<br>53 | 1 | 1 | B → B | | - | 1: | : | R | S | | | COMB | ∔ | + | <u> </u> | ļ | ļ | - | | + | ļ | ļ | 1 | 3 | 53 | +- | ∤'- | 00 - M → M | • | • | 1 | : | 0 | 0 | | Complement, 2's | NEG | <del>-</del> | +- | ↓_ | | <b></b> | +- | 60 | 6 | 2 | 70 | 6 | 3 | 40 | 1 | 1 | 00 - A → A | - | • | 1 | ; | 6 | 0 | | (Negate) | NEGA | + | ╅ | + | <del> </del> | <del> </del> | + | | <del> </del> | ┼- | +- | +- | ╁ | 40<br>50 | 1 | +;- | 00 - B - B | | | † | : | ŏ | _ | | <del></del> | NEGB | + | + | +- | <del> </del> | Ļ | <del>}</del> | | ╀ | ╁ | ļ | <del> </del> | į. | 50 | <del> '</del> - | +'- | Converts binary add of BCD | + | ╁╌ | + | † | † | 1 | | Decimal Adjust, A | DAA | 1 | ļ | ļ., | ļ | Ļ. | + | Ĺ. | Ĺ. | L. | ;<br>+ | Ļ. | L | 19 | 2 | 1 | characters into BCD format | | • | 1 | 1 | ; | 0 | | Decrement | DEC | | ↓. | į. | 1 | ļ | ↓_ | 6A | 6 | 2 | 7A | 6 | 3 | <del> </del> | ∔- | L | M - 1 → M | • | • | 1 | 1 | 0 | | | | DECA | | ┸ | 1 | ↓ | ↓ | ↓ | | 1 | ļ | ↓ | 1 | ↓_ | 4A | 1 | 1 | A - 1 → A | • | • | ļ: | 1 | 0 | + | | | DECB | 1 | ┖ | 1 | ↓ | ــ. | $\perp$ | ↓ | ـــــــــــــــــــــــــــــــــــــــ | ļ. | ļ | ╁. | 1 | 5A | 1 | 1 | 8 - 1 → 8 | • | • | ļ; | 1 | 0 | <b>+</b> - | | Exclusive OR | EORA | 88 | 2 | | 98 | + | 2 | AB | + | 2 | 88 | 4 | 3 | ↓ | ↓ | ļ | A ⊕ M → A | • | • | 1: | 1 | R | • | | | EORB | C8 | 2 | 2 | DB | 3 | 12 | EB | 4 | 2_ | FB | 4 | 3 | <u> </u> | ļ | 1 | B ⊕ M→ B | • | <b> •</b> . | 1 | 1 | ¦R | • | | Increment | INC | <u> </u> | . <del> </del> | 1 | ļ | ļ | ╙ | 6C | 6 | 2 | 7C | 6 | 3 | | ↓ | ļ | M + 1 → M | • | • | 1 | 1 | 0 | • | | | INCA | <u> </u> | 1_ | 1 | <u> </u> | ļ | 1_ | ļ | <u> </u> | ـــ | ↓_ | $\perp$ | ⇂ | 4C | + | 1 | A+1 -A | ·- | • | 1 | 1 | 0 | • | | | INCB | <u> </u> | $\perp$ | $\downarrow$ | ļ | 1 | ↓ | <u> </u> | ↓ | | ↓_ | 1 | Ļ_ | 5C | 1 | 1 | 8 + 1 → 8 | • | • | ţ | 1 | 3 | + | | Load | LDAA | 86 | 2 | 2 | 96 | 3 | 2 | Α6 | 4 | 2 | B6 | 4 | 3 | <b>.</b> | ↓_ | ↓. | M → A | • | • | 1 | 1 | A | • | | Accumulator | LDAB | C6 | 2 | 2 | D6 | 3 | 2 | E6 | 4 | 2 | F6 | 4 | 13 | 1_ | i. | Ļ. | M → B | • | • | 1: | : | A | | | Load Double<br>Accumulator | LDD | cc | 3 | 3 | DC | 4 | 2 | EC | ;<br>5 | 2 | FC | 5 | 3 | | | i<br>L | M + 1 → B, M → A | • | ٠ | 1 | 1 | R | ŀ | | Multiply Unsigned | MUL | | Τ | Τ | Ī | Ι | T | | I | Γ | 1 | <u> </u> | 1 | 3D | 7 | 1 | A x B - A : B | • | • | • | • | • | o | | OR, Inclusive | ORAA | 88 | 2 | 2 | 9A | 3 | 2 | AA | 4 | 2 | ВА | 4 | 3 | i | | , | A + M → A | • | • | 1 | ‡ | ĪR | • | | | ORAB | CA | 2 | 2 | DA | . 3 | 2 | EA | 4 | 2 | FA | 4 | 3 | 1 | 1 | : | B + M - B | • | • | 1 | Ī | R | • | | Push Data | PSHA | | $\top$ | T | Ť | 1 | T | i | T | Γ | 1 | 1 | | 36 | 4 | 1 | A → Msp, SP – 1 → SP | • | • | • | ] • | • | • | | | PSHB | 1 | Ι | 1 | | I | Ι | | | I | 1 | | - | 37 | 4 | 1 | B → Msp, SP - 1 → SP | • | • | 1. | • | • | • | | Pull Data | PULA | | Γ | $\Gamma$ | | Γ | | | | | - | <u> </u> | Ĺ | 32 | + | 1 | SP + 1 → SP, Msp → A | • | • | • | • | • | • | | | PULB | | | I | | | L | | L | Į. | 1 | 1 | Ļ | 33 | 3 | Į | SP + 1 → SP, Msp → B | • | • | • | | • | • | | Rotate Left | ROL | | Ī | I | | | | 69 | 6 | 2 | 79 | 6 | 3 | | Ĺ | | | • | • | 1 | ↓_ | 0 | | | | ROLA | | Τ | | T | T | | | | | | | | 49 | 1 | 1 | | • | • | 1 | | 6 | .⊥ | | | ROLB | 1 | T | 1 | 1 | 1 | T | | | T | 1 | | | 59 | 1 | 1 | B C 67 60 | • | • | 1 | | 6 | _ | | Rotate Right | ROR | 1 | T | 1 | T | $\top$ | Ī | 66 | 6 | 2 | 76 | 6 | 3 | L | L | Ι | M | • | • | 1 | 4 | 6 | _ | | | RORA | | I | | Γ | | Ι | Γ | Ι | Ι | | | Γ | 46 | 1 | 1 | ····································· | • | • | 1 | +- | • | - | | | RORB | | 7- | T | T | | 1 | T | 1 | Ť- | Ī | | T | 56 | 1 | 1 | ] B , | • | • | ]1 | 1 | 0 | 1 | (Note) Condition Code Register will be explained in Note of Table 16. **Condition Code** Addressing Modes Operations Boolean/ IMMED DIRECT INDEX EXTEND IMPLIED 5 4 3 2 1 0 Arithmetic Operation N Z V ~ # OP # OP OР ~ | # OP 6 2 78 6 3 Shift Left ASL ASLA 48 • • I I 6 I 58 1 1 • • : : 6 **ASLB** Double Shift Left, Arithmetic ACC A/ ACC B 4-0 **ASLD** 05 Shift Right 67 6 2 77 6 3 47 1 1 • • **: : 6** : ASRA 57 1 1 Shift Right 6 2 74 6 3 • • R 1 6 1 LSR Logical • R 1 6 1 LSRA • • R 1 6 1 54 1 1 LSRB ACC A/ ACC 8 + C Double Shift Right Logical • • R : 6 : LSRD STAA 97 3 2 A7 4 2 B7 4 3 • • t t R • Accumulator STAB D7 3 2 E7 4 2 F7 4 3 B → M • 1 1 R • Store Double DD 4 2 ED 5 2 FD 5 3 | • | 1 | 1 | R | STD Accumulator B → M + 1 3 2 A0 4 2 B0 • • 1 1 1 1 SUBA 2 2 90 4 3 $A - M \rightarrow A$ CO 2 2 DO 3 2 EO 4 2 FO 4 3 B - M → B • • 1 1 1 1 SUBB Double Subtract 3 3 93 4 2 A3 5 2 83 5 3 A:B-M:M+1-A:B - 1 1 1 1 SUBD Subtract • | • | ; | ; | ; A - B → A SBA Accumulators A - M - C → A SBCA 2 2 92 3 2 A2 4 2 B2 4 3 • • : : : : Subtract With Carry C2 2 2 D2 3 2 E2 4 2 F2 4 3 • • 1 1 1 1 B - M - C - B SBCB • • 1 1 R • Transfer TAB A → B Accumulators 1 1 B - A • | • | 1 | R | • TBA 17 6D 4 2 7D • | • | t | R | R Test Zero or TST 1 1 • • ‡ ‡ R R TSTA 4D A - 00• • 1 1 R R TSTB 1 1 8 - 00 71 6 3 61 7 3 And Immediate AIM $\textbf{M} \! \cdot \! \textbf{IMM} \! \cdot \! \textbf{M}$ • • 1 1 R • 72 6 3 62 7 3 75 6 3 65 7 3 • • I I R • **OR Immediate** OIM M+IMM -M EIM **EOR** Immediate M+MMH+M Test Immediate TIM 7B 4 3 6B 5 3 M-IMM Table 13 Accumulator, Memory Manipulation Instructions (Note) Condition Code Register will be explained in Note of Table 16. #### Additional Instruction In addition to the HD6801 instruction set, the HD6301X0 prepares the following new instructions. AIM ..... $$(M) \cdot (IMM) \rightarrow (M)$$ Executes "AND" operation to immediate data and the memory contents and stores its result in the memory. $$OIM \ldots (M) + (IMM) \rightarrow (M)$$ Executes "OR" operation to immediate data and the memory contents and stores its result in the memory. $$EIM \dots (M) \oplus (IMM) \rightarrow (M)$$ Executes "EOR" operation to immediate data and the memory contents and stores its result in the memory. Executes "AND" operation to immediate data and changes the relative flag of the condition code register. These area 3-byte instructions; the first byte is op code, the second immediate data and the third address modifier. $$XGDX \dots (ACCD) \leftrightarrow (IX)$$ Exchanges the contents of accumulator and the index register. #### SLP Goes to the sleep mode. Refer to "LOW POWER DIS-SIPATION MODE" for more details of the sleep mode. Table 14 Index Register, Stack Manipulation Instructions | | <u>, , , , , , , , , , , , , , , , , , , </u> | | | | | | Ade | iress | ing | Mod | des | | | | | | Boolean/ | 0 | | ditic<br>Tegi | | | , | |------------------------|-----------------------------------------------|----|----------|------------|----------|-----|-----|-------|-----|-----|-----|-----|---|-----|-----|---|----------------------------------------------------------------------------------------------------------|---|----------|---------------|---|---|----| | Pointer Operations | Mnemonic | IM | MEI | <b>o</b> . | DII | REC | т; | iN | DE: | X | EXT | ΓEΝ | D | IMP | LIE | D | Arithmetic Operation | 5 | 4 | 3 | 2 | - | 0 | | | | OP | ~ | # | OP | ~ | # | OP | ~ | # | ОP | ~ | # | OP | ~ | # | | Н | 1 | z | Z | ٧ | c | | Compare Index Reg | CPX | 8C | 3 | 3 | 9C | 4 | 2 | AC | 5 | 2 | BC | 5 | 3 | | | | X-M:M+1 | • | • | 1 | : | 1 | \$ | | Decrement Index Reg | DEX | | 1 | | | | Ī | | | | | | | 09 | 1 | 1 | X – 1 → X | • | • | • | 1 | • | • | | Decrement Stack Potr | DES | | | | | Π | | | | | L | | | 34 | 1 | 1 | SP - 1 → SP | • | • | • | • | • | • | | ncrement Index Reg | INX | | Г | | | | | | Г | Γ | Γ | I | | 08 | 1 | 1 | X + 1 → X | • | • | • | : | ٠ | • | | ncrement Stack Potr | INS | | | | | | | | | | L | | | 31 | 1 | 1 | SP + 1 → SP | • | ٠ | • | • | • | • | | oed Index Reg | LDX | CE | 3 | 3 | DE | 4 | 2 | EE | 5 | 2 | FE | 5 | 3 | | | | $M \rightarrow X_H$ , $(M+1) \rightarrow X_L$ | _ | • | 0 | : | R | • | | oed Stack Potr | LDS | 8E | 3 | 3 | 9E | 4 | 2 | ΑE | 5 | 2 | BE | 5 | 3 | Ľ., | | | M → SPH. (M+1) → SPL | • | $\vdash$ | Ø | 1 | R | • | | Store Index Reg | STX | | | | DF | 4 | 2 | EF | 5 | 2 | FF | 5 | 3 | | | 1 | $X_H \rightarrow M, X_L \rightarrow (M+1)$ | • | • | Ø | 1 | R | • | | Store Stack Potr | STS | T | | | 9F | 4 | 2 | AF | 5 | 2 | BF | 5 | 3 | | I | | $SP_H \rightarrow M, SP_L \rightarrow (M+1)$ | • | • | Ø | 1 | R | • | | ndex Reg Stack Potr | TXS | 1 | 1 | Γ | <u> </u> | T | T | | | | | Γ | Ī | 35 | 1 | 1 | X - 1 → SP | Ŀ | • | • | • | • | ٠ | | Stack Pntr → Index Reg | TSX | 1 | Τ- | 1 | | 1 | 1 | | | | | | Γ | 30 | 1 | i | SP + 1 → X | • | • | • | • | • | ٠ | | Add | ABX | 1 | Ī | | | Ī | | | Ι | | Ι. | | | 3A | 1 | 1 | 8 + X → X | • | • | • | • | • | • | | Push Data | PSHX | | | | | | | | | | | | | 3C | 5 | 1 | $X_L \rightarrow M_{ND}$ , $SP = 1 \rightarrow SP$<br>$X_H \rightarrow M_{ND}$ , $SP = 1 \rightarrow SP$ | • | • | • | • | • | • | | Pull Data | PULX | | <u> </u> | 1 | | | | | | | | | Ī | 38 | 4 | 1 | $SP + 1 \rightarrow SP, M_{ap} \rightarrow X_H$<br>$SP + 1 \rightarrow SP, M_{ap} \rightarrow X_L$ | • | • | • | • | • | • | | Exchange | XGDX | + | T | t | T | † | 1- | | T | T | 1 | T | T | 18 | 2 | 1 | ACCDIX | • | • | • | • | • | • | (Note) Condition Code Register will be explained in Note of Table 16. Table 15 Jump, Branch Instruction | | | | | | | | Ad | dress | ing | Mod | des | | | | | | | ( | moć<br>I | ditio<br>Reg | | | e | |-----------------------------|----------|-----|-----|----|-----|---------|----|-----------|----------|----------|-----|----------|---------|----------|-----|----|------------------------------|----|----------|--------------|----------|-----------|----| | Operations | Mnemonic | REL | ATI | VE | DIF | REC | т | INI | )E) | <b>(</b> | EXT | EN | D | IMP | LIE | D | Branch Test | 5 | 4 | 3 | 2 | 1 | 0 | | | | OP | ~ | # | OP | ~ | * | ОР | ~ | * | OP | ~ | # | OP | ~ | # | | Н | | N | Z | V | C | | Branch Always | BRA | 20 | 3 | 2 | | | | | | | | | | | | | None | • | • | • | • | • | ٠ | | Branch Never | BRN | 21 | 3 | 2 | | | | | | | | | | | | | None | • | • | • | • | • | • | | Branch If Carry Clear | BCC | 24 | 3 | 2 | | | | | | | | | | | | | C = 0 | • | • | • | • | • | • | | Branch If Carry Set | BCS | 25 | 3 | 2 | | | | | | | | | | | | | C = 1 | • | • | • | • | • | · | | Branch If = Zero | BEQ | 27 | 3 | 2 | | | | | | | | | | | | | Z * 1 | • | • | • | • | • | • | | Branch If > Zero | BGE | 2C | 3 | 2 | | | | | | | | L_ | | | | | N ⊕ V = 0 | • | • | • | • | • | • | | Branch If > Zero | BGT | 2E | 3 | 2 | | | | | | | | | Ľ | | | | Z + (N + V) = 0 | • | • | • | • | • | • | | Branch If Higher | BHI | 22 | 3 | 2 | | | | | | | | | | | | | C + Z = 0 | • | • | • | • | • | • | | Branch If ≤ Zero | BLE | 2F | 3 | 2 | | | | | | | | | | | | | Z + (N (+) V) = 1 | • | • | • | • | · | • | | Branch If Lower Or<br>Same | BLS | 23 | 3 | 2 | | | | | | | | | | | | | C + Z = 1 | • | • | • | • | • | • | | Branch If < Zero | BLT | 2D | 3 | 2 | | | | | | | | | | | | | N ⊕ V = 1 | • | • | • | • | • | Ŀ | | Branch If Minus | BMI | 2B | 3 | 2 | 1 | | 1 | | | | | | L | | | | N = 1 | • | • | • | • | • | • | | Brench If Not Equal<br>Zero | BNE | 26 | 3 | 2 | | | | | | | | | | | | | 2 = 0 | • | • | • | • | • | • | | Branch If Overflow<br>Clear | BVC | 28 | 3 | 2 | | | | | | | | | | | | | v-0 | • | • | • | • | • | • | | Branch If Overflow Set | BVS | 29 | 3 | 2 | I | | | Ι | | | | _ | 1_ | L | L | L | V = 1 | • | • | • | | <u> •</u> | ļ٠ | | Branch If Plus | BPL | 2A | 3 | 2 | | | | I | <u> </u> | | | <u> </u> | | <u> </u> | | | N = 0 | • | • | • | • | • | ŀ | | Branch To Subroutine | BSR | 80 | 5 | 2 | T | | | T | | 1 | Γ | | | | | | | • | • | • | • | • | Ŀ | | Jump | JMP | _ | 1 | 1 | 1 | | | 6E | ā | 2 | 7E | 3 | 3 | Ι | | | ] | • | • | • | • | • | Ŀ | | Jump To Subroutine | JSR | T | 1 | 1 | 9D | 5 | 2 | AD | 5 | 2 | BD | 6 | 3 | Ι_ | | | ] | • | • | • | • | • | ŀ | | No Operation | NOP | | | | | | | | | | | | | 01 | 1 | 1 | Advances Prog. Cntr.<br>Only | • | • | • | • | • | • | | Return From Interrupt | RTI | | Ι | Ī | | | | | | | | | L | 38 | 10 | 1 | 1 | _ | | - 1 | <b>③</b> | _ | _ | | Return From<br>Subroutine | RTS | | | | | | | | | | | | | 39 | 5 | 1 | ] | • | • | • | • | • | 1 | | Software Interrupt | SWI | I | Ί. | L | | $\prod$ | L | | L | L | ┖ | L | $\perp$ | 3F | 12 | 1 | _ | • | \$ | • | • | | ľ | | Wait for Interrupt* | WAI | | | | | | L | <u> L</u> | L | | | L | L | 3E | 9 | 1 | | • | 3 | • | • | • | ľ | | Sleep | SLP | | T | 1 | T | T | Т | | Ī | Г | | | T | 1A | 4 | TT | 1 | 1. | • | • | • | • | ŀ | (Note) \*WAI puts R/W̄ high; Address Bus goes to FFFF; Data Bus goes to the three state. Condition Code Register will be explained in Note of Table 16. Table 16 Condition Code Register Manipulation Instructions | | | Addre | ssingf | Modes | | С | ondit | ion C | ode l | Regist | ter | |----------------------|----------|------------|--------|-------|--------------------------|---|-------|-------|------------|--------|-----| | Operations | Mnemonic | IM | PLIE | D | <b>Boolean Operation</b> | 5 | 4 | 3 | 2 | 1 | 0 | | | | OP | ~ | # | | H | 1 | N | Z | V | C | | Clear Carry | CLC | OC. | 1 | 1 | 0 → C | • | • | • | • | • | A | | Clear Interrupt Mask | CLI | 0E | 1 | 1 | 0 → 1 | • | R | • | • | • | Ⅰ• | | Clear Overflow | CLV- | DA | 1 | ī | 0 → V | • | • | • | • | R | • | | Set Cerry | SEC | <b>0</b> D | 1 | 1 | 1 → C | • | • | • | • | • | S | | Set Interrupt Mask | SEI | OF | 1 | 1 | 1 → 1 | • | S | • | • | • | • | | Set Overflow | SEV | OB | 1 | 1 | 1 → V | • | • | • | • | S | • | | Accumulator A → CCR | TAP | 06 | 1 | 1 | A→ CCR | | | _ 0 | <b>0</b> — | | _ | | CCR → Accumulator A | TPA | 07 | 1 | 1 | CCR → A | • | ٠ | • | • | • | • | #### LEGEND - OP Operation Code (Hexadecimal) - ~ Number of MCU Cycles MSP Contents of memory location pointed to by Stack Pointer - # Number of Program Bytes - + Arithmetic Plus - Arithmetic Minus - Boolean AND - + Boolean Inclusive OR - ⊕ Boolean Exclusive OR - M Complement of M - → Transfer into - 0 Bit = Zero - 00 Byte = Zero #### CONDITION CODE SYMBOLS - H Half-carry from bit 3 to bit 4 - I Interrupt mask - N Negative (sign bit) - Z Zero (byte) - V Overflow, 2's complement - C Carry/Borrow from/to bit 7 - R Reset Always - S Set Always - \$ Set if true after test or clear - Not Affected (Note) Condition Code Register Notes: (Bit set if test is true and cleared otherwise) - (1) (Bit V) Test: Result = 10000000? - ② (Bit C) Test: Result ¥ 00000000? - (3) (Bit C) Test: BCD Character of high-order byte greater than 10? (Not cleared if previously set) - (Bit V) Test: Operand = 10000000 prior to execution? - (Bit V) Test: Operand = 01111111 prior to execution? - (6) (Bit V) Test: Set equal to N⊕ C = 1 after the execution of instructions - (Bit N) Test: Result less than zero? (Bit 15=1) - (8) (All Bit) Load Condition Code Register from Stack. - (9) (Bit 1) Set when interrupt occurs. If previously set, a Non-Maskable Interrupt is required to exit the wait state. - (Mail Bit) Set according to the contents of Accumulator A. - (Bit C) Result of Multiplication Bit 7=1? (ACCB) Table 17 OP-Code Map | OF | | | | | | ACC | ACC | IND | EXT | | ACCA | or SP | | | ACCE | or X | | ٦ | |---------------|-------------|------|------|------|------|------|------|------|------|------|------|-------|------|------|------|------|------|---| | COL | Æ | | | | | A | В | INED | DIR" | IMM | DIR | IND | EXT | IMM | DIR | IND | EXT | | | $\overline{}$ | II. | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | 1111 | | | LO È | $\setminus$ | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | 8 | С | D | E | F | | | 0000 | 0 | | SBA | BRA | TSX | | N | EG | | | | | S | UB | | | | _ | | 0001 | 1 | NOP | CBA | BRN | INS | | | A | IM | | | | CI | MP | | | | _ | | 0010 | 2 | | | BHI | PULA | | | 0 | IM | | | | S | ВС | | | | | | 0011 | 3 | | | BLS | PULB | | C | MC | | | SU | BD | | l | AD | DD | | | | 0100 | 4 | LSRD | | BCC | DES | | LSR | | | | | | Al | ND | | | | | | 0101 | 5 | ASLD | | BCS | TXS | | EIM | | | | | | В | iT. | | | | | | 0110 | 6 | TAP | TAB | BNE | PSHA | | ROR | | | | | | LI | DA | | | | | | 0111 | 7 | TPA | TBA | BEQ | PSHB | | A | SR | | | | STA | | | | STA | | | | 1000 | 8 | INX | XGDX | BVC | PULX | | A | SL | | | | | E | OR . | | | | | | 1001 | 9 | DEX | DAA | BV\$ | RTS | | R | OL | | | | | A | DC | | | | _ | | 1010 | A | CLV | SLP | BPL | ABX | | Q | EC | | | | | 0 | RA | | | | | | 1011 | 8 | SEV | ABA | BMI | RTI | | | T | M | | | | Al | DD | | | | | | 1100 | С | CLC | | BGE | PSHX | | 17 | NC . | | | C | PX | | | LC | 90 | | | | 1101 | D | SEC | | BLT | MUL | | T | ST | | BSR | | JSR | | | | STD | | | | 1110 | E | CLI | | BGT | WAI | | | JI. | MP | | LI | DS | | | L | )X | | | | 1111 | F | SEI | | BLE | SWI | | С | LR | | | | STS | | | | STX | | | | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | В | С | D | E | F | | UNDEFINED OP CODE <sup>\*</sup> Only each instructions of AIM, OIM, EIM, TIM #### ■ CPU OPERATION #### • CPU Instruction Flow When operating, the CPU fetches an instruction from a memory and executes the required function. This sequence starts with $\overline{RES}$ cancel and repeats itself limitlessly if not affected by a special instruction or a control signal. SWI, RTI, WAI and SLP instructions change this operation, while $\overline{NMI}$ , $\overline{IRQ_1}$ , $\overline{IRQ_2}$ , $IRQ_3$ , $\overline{HALT}$ and $\overline{STBY}$ control it. Fig. 26 gives the CPU mode transition and Fig. 27 the CPU system flow chart. Table 18 shows CPU operating states and port states. #### Operation at Each Instruction Cycle Table 19 shows the operation at each instruction cycle. By the pipeline control of the HD6301X0, MULT, PUL, DAA and XGDX instructions etc. prefetch the next instruction. So attention is necessary to the counting of the instruction cycles because it is different from the usual one ---- op code fetch to the next instruction of code. HALT\*\*\* Sleep Reset STBY\*\*\* Port Mode Mode 1, 2 н T н Port 1 Ŧ (A0 ~ A7) Mode 3 Ŧ Keep Mode 1, 2 Keep Port 2 т Т Keep Mode 3 Т Mode 1, 2 Т Port 3 Т Τ $(D_0 \sim D_7)$ Mode 3 Keep Mode 1, 2 н Ŧ Н Port 4 Т (Aa ~ A15) Mode 3 T Keep Mode 1, 2 Port 5 T Т T Mode 3 Кеер Mode 1, 2 Ŧ Port 6 Keep Mode 3 Table 18 CPU Operation State and Port State Mode 1, 2 Mode 3 Port 7 Figure 26 CPU Operation Mode Transition Keep H; High, L; Low, T; High Impedance <sup>\*</sup> RD, WR, R/W, LIR = H, BA = L <sup>\*\*</sup> RD, WR, R/W=T, LIR, BA=H <sup>\*\*\*</sup> HALT is unacceptable in mode 3. <sup>\*\*\*\*</sup> E pin goes to high impedance state. Figure 27 HD6301X0 System Flow Chart Table 19 Cycle-by-Cycle Operation | Address Mode<br>Instructions | Cycles | Cycle<br># | Address Bus | R/W | RD | WR | LIR | Data Bus | |------------------------------|--------------------------------------------------|------------------|-------------------------|-----|----|----|-----|--------------------------| | MMEDIATE | | | | | | | | | | ADC ADD | | 1 | Op Code Address + 1 | 1 | 0 | 1 | 1 | Operand Data | | AND BIT | | 2 | Op Code Address + 2 | 1 1 | 0 | 1 | 0 | Next Op Code | | CMP EOR | 2 | | | | | ' | _ | | | LDA ORA | | | | | | | | | | SBC SUB | i i | | | | | | | | | ADDD CPX | | 1 | Op Code Address + 1 | 1 1 | 0 | 1 | 1 | Operand Data (MSB) | | LDD LDS | 3 | 2 | Op Code Address + 2 | 1 1 | 0 | 1 | 1 | Operand Data (LSB) | | LDX SUBC | <u> </u> | 3 | Op Code Address+3 | , | ō | i | ò | Next Op Code | | HRECT | | | | | | | | | | ADC ADD | | T 1 | Op Code Address + 1 | 1 1 | | | | F | | AND BIT | 1 | 2 | Address of Operand | 1 1 | 0 | 1 | 1 | Address of Operand (LSB | | CMP EOR | 3 | 3 | Op Code Address + 2 | 1 1 | 0 | 1 | 1 | Operand Data | | LDA ORA | 3 | 3 | Op Code Address + 2 | 1 | 0 | 1 | 0 | Next Op Code | | SBC SUB | ŀ | | | 1 : | i | | | | | STA 308 | + | <del>- 1</del> - | 0- 0-1- 111 | + | | | _ | | | J.A | 3 | 2 | Op Code Address + 1 | 1 | 0 | 1 | 1 | Destination Address | | | 1 3 | 3 | Destination Address | 0 | 1 | 0 | 1 | Accumulator Data | | ADDD CPX | | 1 | Op Code Address + 2 | 1 | 0 | 1 | 0 | Next Op Code | | LDD LDS | | 1 ' 1 | Op Code Address + 1 | 1 | Ö | 1 | 1 | Address of Operand (LSE | | LDX SUBD | 4 | 2 | Address of Operand | 1 1 | 0 | 1 | 1 | Operand Data (MSB) | | LDA 3080 | ) | 3 4 | Address of Operand + 1 | 1 | 0 | 1 | 1 | Operand Data (LSB) | | STD STS | <del>- </del> | 1 | Op Code Address + 2 | 1 | 0 | 1 | 0 | Next Op Code | | STX | l l | 1 ' 1 | Op Code Address + 1 | 1 1 | 0 | 1 | 1 | Destination Address (LSB | | 317 | 4 | 2 | Destination Address | 0 | 1 | 0 | 1 | Register Data (MSB) | | | | 3 4 | Destination Address + 1 | 0 | 1 | 0 | 1 | Register Data (LSB) | | JSR | | | Op Code Address + 2 | 1 | 0 | 1 | _ 0 | Next Op Code | | Jon | | 1 | Op Code Address + 1 | 1 1 | 0 | 1 | 1 | Jump Address (LSB) | | | _ | 2 | FFFF | 1 | 1 | 1 | 1 | Restart Address (LSB) | | | 5 | 3 | Stack Pointer | 0 | 1 | 0 | 1 | Return Address (LSB) | | | | 4 | Stack Pointer - 1 | 0 | 1 | 0 | 1 | Return Address (MSB) | | TIM | | 5 | Jump Address | 1 1 | 0 | 1 | 0 | First Subroutine Op Code | | UM | 1 | | Op Code Address + 1 | 1 | 0 | 1 | 1 | Immediate Data | | | 4 | 2 | Op Code Address + 2 | 1 1 | 0 | 1 | 1 | Address of Operand (LSB | | | | 3 | Address of Operand | 1 1 | 0 | 1 | 1 | Operand Data | | 4144 | | 4 | Op Code Address + 3 | 1 | 0 | 1 | 0 | Next Op Code | | AIM EIM | | 1 | Op Code Address + 1 | 1 1 | 0 | 1 | 1 | Immediate Data | | OIM | | 2 | Op Code Address + 2 | 1 1 | 0 | 1 | 1 | Address of Operand (LSB | | | 6 | 3 | Address of Operand | 1 1 | 0 | 1 | 1 | Operand Data | | | | 4 | FFFF | 1 | 1 | 1 | 1 | Restart Address (LSB) | | | | 5 | Address of Operand | 0 | 1 | 0 | 1 | New Operand Data | | | | 6 | Op Code Address+3 | 1 1 | 0 | 1 | 0 | Next Op Code | | Address<br>Instruc | | Cycles | Cycle<br># | Address Bus | R/W | RD | ₩R | LIR | Data Bus | |--------------------|-----|----------|------------|-------------------------------|-----|-----|------|-----|------------------------------------| | NDEXED | | | | | | | | | | | JMP | | | 1 | Op Code Address+1 | 1 | 0 | 1 | 1 | Offset | | • | | 3 | 2 | FFFF | 1 1 | 1 | 1 | 1 | Restart Address (LSB) | | | | | 3 | Jump Address | 1 1 | 0 | 1 | 0 | First Op Code of Jump Routini | | ADC | ADD | <b> </b> | 1 | Op Code Address+1 | 1 | 0 | 1 | 1 | Offset | | | BIT | , | 2 | FFFF | 1 | 1 | 1 | 1 | Restart Address (LSB) | | | EOR | 4 | 3 | IX + Offset | 1 | 0 | 1 | 1 | Operand Data | | LDA | ORA | 4 | 4 | Op Code Address + 2 | 1 | 0 | 1 | 0 | Next Op Code | | SBC | SUB | 1 | | | | | | | | | TST | | | | | | | | | | | STA | | T | 1 | Op Code Address + 1 | 1 | 0 | 1 | 1 | Offset | | | | 4 | 2 | FFFF | 1 1 | 1 | 1 | 1 | Restart Address (LSB) | | | | ~ | 3 | IX + Offset | 0 | 1 1 | 0 | 1 | Accumulator Data | | | | | 4 | Op Code Address + 2 | 1 | 0 | 1 | 0 | Next Op Code | | ADDD | | | 1 | Op Code Address + 1 | 1 | 0 | 1 | 1 | Offset | | | LDD | 1 _ | 2 | FFFF | 1 | 1 | 1 | 1 | Restart Address (LSB) | | | LDX | 5 | 3 | IX + Offset | ! | 0 | 1 1 | 1 | Operand Data (MSB) | | SUBD | | | 4 | IX + Offset + 1 | 1 | 0 | , | 0 | Operand Data (LSB) | | | | | 5 | Op Code Address + 2 | 1 1 | 0 | 1 | 1 | Next Op Code Offset | | | STS | | 1 | Op Code Address + 1 | 1 | 1 1 | ; | ; | Restart Address (LSB) | | STX | | ١ ـ | 2 | FFFF | 6 | l i | هٔ ا | | Register Data (MSB) | | | | 5 | 3 | IX + Offset | 0 | 1 1 | 0 | ; | Register Data (NSB) | | | | | 4<br>5 | IX+Offset+1 Op Code Address+2 | 1 | Ö | 1 | ا | Next Op Code | | | | + | 1 | Op Code Address + 1 | + ; | 0 | 1-1 | 1 | Offset | | JSR | | ĺ | 2 | FFFF | 1 | 1 | Ιi | 1 1 | Restart Address (LSB) | | | | 5 | 3 | Stack Pointer | 6 | ; | ا o | 1 | Return Address (LSB) | | | | " | 4 | Stack Pointer = 1 | l ŏ | 1 | 0 | 1 | Return Address (MSB) | | | | | 5 | IX + Offset | 1 | ا م | 1 | 0 | First Subroutine Op Code | | ÄŠL | ASR | + | 1 | Op Code Address + 1 | 1-1 | ō | 1 | 1 | Offset | | | DEC | 1 | 2 | FFFF | 1 | 1 | 1 | 1 | Restart Address (LSB) | | | LSR | | 3 | IX+Offset | 1 | 0 | 1 | 1 | Operand Data | | | ROL | 6 | 4 | FFFF | 1 | 1 | 1 | 1 | Restart Address (LSB) | | ROR | | | 5 | IX + Offset | 0 | 1 | 0 | 1 | New Operand Data | | | | 1 | 6 | Op Code Address + 2 | 1 | 0 | 1 | 0 | Next Op Code | | TIM | | | 1 | Op Code Address + 1 | 1 | 0 | 1 | 1 | Immediate Data | | | | - | 2 | Op Code Address + 2 | 1 | 0 | 1 | 1 | Offset | | | | 5 | 3 | FFFF | 1 | 1 | 1 | 1 | Restart Address (LSB) | | | | | 4 | IX + Offset | 1 | 0 | 1 | 1 | Operand Data | | | | | 5 | Op Code Address+3 | 1 | 0 | 1 | 0 | Next Op Code | | CLR | | | 1 | Op Code Address + 1 | 1 | 0 | 1 | 1 | Offset | | | | 1 | 2 | FFFF | 1 | 1 | 1 | 1 1 | Restart Address (LSB) | | | | 5 | 3 | IX + Offset | 1 | 0 | 1 | 1 1 | Operand Data | | | | | 4 | IX + Offset | 0 | 1 | 0 | 1 | 00 | | | | | 5 | Op Code Address + 2 | 1 ! | 0 | 1 | 0 | Next Op Code<br>Immediate Data | | AIM | EIM | | 1 | Op Code Address+1 | 1 ! | _ | ; | ; | | | MIO | | | 2 | Op Code Address + 2 | 1 ! | 0 | , | ; | Offset | | | | _ | 3 | FFFF | 1 1 | 0 | ; | ; | Restart Address (LSB) Operand Data | | | | 7 | 4 | IX+Offset | 1 | 1 | ; | 1 | Restart Address (LSB) | | | | | 5 | FFFF | ' | ; | Ö | ; | New Operand Data | | | | 1 | 6 | IX + Offset | 1 0 | 6 | 1 | l o | Hew Operation Data | | Address Mode &<br>Instructions | Cycles | Cycle<br># | Address Bus | R/W | RD | WR | LIR | Data Bus | |--------------------------------|--------------------------------------------------|------------|-----------------------|-----|----|-----|-----|--------------------------| | XTEND | | | | | | | | | | JMP | | 1 | Op Code Address + 1 | 1 | 0 | 1 | 1 | Jump Address (MSB) | | • | 3 | 2 | Op Code Address + 2 | 1 | 0 | 1 | 1 | Jump Address (LSB) | | | - | 3 | Jump Address | 1 1 | 0 | 1 | 0 | Next Op Code | | ADC ADD TST | <u> </u> | 1 | Op Code Address + 1 | 1 1 | 0 | 1 | 1 | Address of Operand (MSI | | AND BIT | 1 . | 2 | Op Code Address + 2 | 1 | 0 | 1 | 1 | Address of Operand (LSB | | CMP EOR | 4 | 3 | Address of Operand | 1 1 | 0 | 1 | 1 | Operand Data | | LDA ORA | | 4 | Op Code Address + 3 | 1 | 0 | 1 | 0 | Next Op Code | | SBC SUB | Ì | | • | | | | | | | STA | <del></del> | 1 | Op Code Address + 1 | 1 | 0 | 1 | 1 | Destination Address (MSI | | | | 2 | Op Code Address + 2 | 1 | 0 | 1 | 1 | Destination Address (LSB | | | 4 | 3 | Destination Address | 0 | 1 | 0 | 1 | Accumulator Data | | | ļ. | 4 | Op Code Address + 3 | 1 | 0 | - 1 | 0 | Next Op Code | | ADDD | † | 1 | Op Code Address + 1 | 1 | 0 | 1 | 1 | Address of Operand (MS | | CPX LDD | 1 | 2 | Op Code Address + 2 | 1 | 0 | 1 | 1 | Address of Operand (LSB | | LDS LDX | 5 | 3 | Address of Operand | 1 | 0 | 1 | 1 | Operand Data (MSB) | | SUBD | | 4 | Address of Operand+1 | 1 | 0 | 1 | 1 | Operand Data (LSB) | | | | 5 | Op Code Address + 3 | 1 | 0 | 1 | 0 | Next Op Code | | STD STS | 1 | 1 | Op Code Address + 1 | 1 | 0 | ï | 1 | Destination Address (MSI | | STX | | 2 | Op Code Address + 2 | 1 | 0 | 1 | 1 | Destination Address (LSB | | | 5 | 3 | Destination Address | 0 | 1 | 0 | 1 | Register Data (MSB) | | | | 4 | Destination Address+1 | 0 | 1 | 0 | 1 | Register Data (LSB) | | | | 5 | Op Code Address + 3 | 1 | 0 | 1 | 0 | Next Op Code | | JSR | † | 1 | Op Code Address + 1 | 1 | 0 | 1 | 1 | Jump Address (MSB) | | | | 2 | Op Code Address + 2 | 1 | 0 | 1 | 1 | Jump Address (LSB) | | | | 3 | FFFF | 1 | 1 | 1 | 1 | Restart Address (LSB) | | | 6 | 4 | Stack Pointer | 0 | 1 | 0 | 1 | Return Address (LSB) | | | | 5 | Stack Pointer = 1 | 0 | 1 | 0 | 1 | Return Address (MSB) | | | | 6 | Jump Address | 1 | 0 | 1 | 0 | First Subroutine Op Code | | ASL ASR | 1 | 1 | Op Code Address + 1 | 1 | 0 | 1 | 1 | Address of Operand (MS) | | COM DEC | | 2 | Op Code Address + 2 | 1 | 0 | 1 | 1 | Address of Operand (LSB | | INC LSR | | 3 | Address of Operand | 1 | 0 | 1 | 1 | Operand Data | | NEG ROL | 6 | 4 | FFFF | 1 | 1 | 1 | 1 | Restart Address (LSB) | | ROR | | 5 | Address of Operand | 0 | 1 | 0 | 1 | New Operand Data | | | | 6 | Op Code Address + 3 | 1 | 0 | 1 | 0 | Next Op Code | | CLR | <del> </del> | 1 | Op Code Address + 1 | 1 | 0 | 1 | 1 | Address of Operand (MS | | | | 2 | Op Code Address + 2 | 1 | 0 | 1 | 1 | Address of Operand (LSE | | | 5 | 3 | Address of Operand | 1 | 0 | 1 | 1 | Operand Data | | | | 4 | Address of Operand | 0 | 1 | 0 | 1 | 00 | | | | 5 | Op Code Address + 3 | 1 | 0 | 1 | 0 | Next Op Code | | | s Mode &<br>ructions | Cycles | Cycle<br># | Address Bus | R/₩ | RD | WR | LIR | Data Bus | |--------|----------------------|----------|------------|---------------------|-----|-------------|--------------------|-----|----------------------------------------| | MPLIED | | <u> </u> | · | | | | | | ************************************** | | ABA | ABX | Т | 1 | Op Code Address + 1 | 1 | 0 | 1 | 0 | Next Op Code | | ASL | ASLD | | | | | | | | | | ASR | CBA | | i l | | | | | | | | CLC | CLI | 1 | | | | ĺ | | | | | CLR | CLV | 1 | | | | | | | | | COM | DEC | | | | | l | | | | | DES | DEX | | ' | | i | 1 | | | | | INC | INS | | [ | | | | | | | | INX | LSR | 1 | 1 | | İ | | | | | | LSRD | ROL | 1 | | | - ! | | | | 1 | | ROR | NOP | | | | l l | | | | | | | | | | | - 1 | ļ | | | | | SBA | SEC | | | | 1 | j | | | | | SEI | SEV | - | | | | | | | | | TAB | TAP | } | | | | | | | | | TBA | TPA | 1 | | | | | | | į | | TST | TSX | 1 | | | | İ | | | | | TXS | | <b></b> | ļ., | | + | <del></del> | <del> - 1</del> - | _ | New Or Code | | DAA | XGDX | 2 | 1 | Op Code Address+1 | 1 | 0 | - | 0 | Next Op Code | | | | <u> </u> | 2 | FFFF | 1 | 1 | 1 | | Restart Address (LSB) | | PULA | PULB | | 1 | Op Code Address+1 | 1 | 0 | 1 | 0 | Next Op Code | | | | 3 | 2 | FFFF | 1 | 1 | 1 | 1 | Restart Address (LSB) | | | | 1 | 3 | Stack Pointer + 1 | 1 | 0 | 1 | 1 | Data from Stack | | PSHA | PSHB | 1 | 1 | Op Code Address + 1 | 1 | 0 | 1 | 1 | Next Op Code | | | | 4 | 2 | FFFF | 1 | 1 | 1 | 1 | Restart Address (LSB) | | | | 1 | 3 | Stack Pointer | 0 | 1 | 0 | 1 | Accumulator Data | | | | 1 | 4 | Op Code Address + 1 | 1 | 0 | 1 | 0 | Next Op Code | | PULX | | Ţ | 1 | Op Code Address+1 | 1 | 0 | 1 | 0 | Next Op Code | | | | 4 | 2 | FFFF | 1 | 1 | 1 | 1 | Restart Address (LSB) | | | | 1 7 | 3 | Stack Pointer + 1 | 1 | 0 | 1 | 1 | Data from Stack (MSB) | | | | | 4 | Stack Pointer + 2 | 1 | 0 | 1 | 1 | Data from Stack (LSB) | | PSHX | | | 1 | Op Code Address + 1 | 1 | 0 | 1 | 1 | Next Op Code | | | | | 2 | FFFF | 1 | 1 | 1 | 1 | Restart Address (LSB) | | | | 5 | 3 | Stack Pointer | 0 | 1 | 0 | 1 | Index Register (LSB) | | | | | 4 | Stack Pointer 1 | 0 | 1 | 0 | 1 | Index Register (MSB) | | | | | 5 | Op Code Address + 1 | 1 | 0 | 1 | 0 | Next Op Code | | RTS | | 1 | 1 | Op Code Address + 1 | 1 | 0 | 1 | 1 | Next Op Code | | | | | 2 | FFFF | 1 | 1 | 1 | 1 | Restart Address (LSB) | | | | 5 | 3 | Stack Pointer + 1 | 1 | 0 | 1 | 1 | Return Address (MSB) | | | | ĺ | 4 | Stack Pointer + 2 | 1 | 0 | 1 | 1 | Return Address (LSB) | | | | | 5 | Return Address | 1 | 0 | 1 1 | 0 | First Op Code of Return Routi | | MUL | | + | 1 1 | Op Code Address + 1 | | 0 | 1 | 0 | Next Op Code | | | | | 2 | FFFF | 1 | 1 | 1 | 1 | Restart Address (LSB) | | | | | 3 | FFFF | 1 | 1 | 1 | 1 | Restart Address (LSB) | | | | 7 | 4 | FFFF | 1 | 1 | , | 1 | Restart Address (LSB) | | | | , | 5 | FFFF | , | 1 | , | 1 | Restart Address (LSB) | | | | | 6 | FFFF | 1 | 1 | 1 | 1 | Restart Address (LSB) | | | | 1 | 7 | FFFF | 1 | i | 1 1 | 1 | Restart Address (LSB) | | Address Mode &<br>Instructions | Address Mode & Cycles Cycle # | | Address Bus | R/₩ | RD | WR | LIR | Data Bus | |--------------------------------|--------------------------------------------------|-------|------------------------------------|----------|-----|-----|-----|--------------------------------| | MPLIED | | | | | | | | | | WAI | | 1 | Op Code Address + 1 | 1 | 0 | 1 | 1 | Next Op Code | | | 1 . | 2 | FFFF | 1 | 1 | 1 | 1 | Restart Address (LSB) | | | | 3 | Stack Pointer | 0 | 1 | 0 | 1 | Return Address (LSB) | | | | 4 | Stack Pointer 1 | 0 | 1 | 0 | 1 | Return Address (MSB) | | | 9 | 5 | Stack Pointer - 2 | 0 | 1 | 0 | 1 | Index Register (LSB) | | | 1 | 6 | Stack Pointer - 3 | 0 | 1 | 0 | 1 | Index Register (MSB) | | | 1 | 7 | Stack Pointer-4 | 0 | 1 | 0 | 1 | Accumulator A | | | | 8 | Stack Pointer - 5 | 0 | 1 | 0 | 1 | Accumulator B | | | | 9 | Stack Pointer - 6 | 0 | 1 | 0 | 1 | Conditional Code Register | | RTI | 1 | 1 | Op Code Address + 1 | 1 | 0 | 1 | 1 | Next Op Code | | | | 2 | FFFF | 1 | 1 | 1 | 1 | Restart Address (LSB) | | | | 3 | Stack Pointer + 1 | 1 | 0 | 1 | 1 | Conditional Code Register | | | | 4 | Stack Pointer+2 | 1 | 0 | 1 | 1 | Accumulator B | | | 1 | 5 | Stack Pointer + 3 | 1 | 0 | 1 | 1 | Accumulator A | | | 10 | 6 | Stack Pointer + 4 | 1 | 0 | 1 | 1 | Index Register (MSB) | | | | 7 | Stack Pointer + 5 | 1 | 0 | 1 | 1 | Index Register (LSB) | | | | 8 | Stack Pointer + 6 | 1 | 0 | 1 | 1 | Return Address (MSB) | | | | 9 | Stack Pointer + 7 | 1 | 0 | 1 | 1 | Return Address (LSB) | | | 1 | 10 | Return Address | 1 | 0 | 1 | 0 | First Op Code of Return Routin | | SWI | <del> </del> | 1 | Op Code Address + 1 | 1 | 0 | 1 | 1 | Next Op Code | | _ | | 2 | FFFF | 1 | 1 | 1 | 1 | Restart Address (LSB) | | | | 3 | Stack Pointer | 0 | 1 | 0 | 1 | Return Address (LSB) | | | ŀ | 4 | Stack Pointer - 1 | 0 | 1 | 0 | 1 | Return Address (MSB) | | | i | 5 | Stack Pointer - 2 | 0 | 1 | 0 | 1 | Index Register (LSB) | | | | 6 | Stack Pointer - 3 | 0 | 1 | 0 | 1 | Index Register (MSB) | | | 12 | 7 | Stack Pointer - 4 | 0 | . 1 | 0 | 1 | Accumulator A | | | | 8 | Stack Pointer - 5 | 0 | 1 | 0 | 1 1 | Accumulator B | | | | 9 | Stack Pointer - 6 | 0 | 1 | 0 | 1 | Conditional Code Register | | | | 10 | Vector Address FFFA | 1 | 0 | 1 | 1 | Address of SWI Routine (MSB) | | | i | 11 | Vector Address FFFB | 1 | 0 | 1 | 1 | Address of SWI Routine (LSB) | | | | 12 | Address of SWI Routine | 1 | 0 | 1 | 0 | First Op Code of SWI Routine | | SLP | 1 | 1 | Op Code Address + 1 | - i | 0 | 1 | 1 | Next Op Code | | QL, | | 2 | FFFF | ; | i | 1 1 | 1 | Restart Address (LSB) | | | i | Ī | | Ιi | i | | li | 1 | | | | | | | | | } | <u> </u> | | | 4 | Sleep | | | | | • | | | | | | | l I | [ | | ] ] | ! | | | | 3 | FFFF | i | i | l i | ; | Restart Address (LSB) | | | 1 | 4 | Op Code Address+1 | , | o | l i | اة | Next Op Code | | | -1 | | <b>Op OOO (, )</b> | <u> </u> | | | | <u> </u> | | RELATIVE | | | | | | | | | | BCC BCS | | 1 | Op Code Address+1 | 1 | 0 | 1 | 1 | Branch Offset | | BEQ BGE | 3 | 2 | FFFF | 1 | 1 | 1 | . 1 | Restart Address (LSB) | | BGT BHI | | 3 | Branch Address Test="1" | 1 | 0 | 1 | _ | First Op Code of Branch Routil | | BLE BLS | | , | Op Code Address + 1 ··· Test = "0" | ' | U | ' | 0 | Next Op Code | | BLT BMT | | | | 1 | i | | | | | BNE BPL | | | | 1 | 1 | | | } | | BRA BRN | | | | ļ | i | Ì | l | | | BVC BVS | 1 | 1 | | 1 | í | | | | | BSR | 1 | 1 | Op Code Address + 1 | 1 | 0 | 1 | 1 | Offset | | | 1 | 2 | FFFF | 1 | 1 | 1 | 1 | Restart Address (LSB) | | | 5 | 3 | Stack Pointer | . 0 | 1 | 0 | 1 | Return Address (LSB) | | | | 4 | Stack Pointer - 1 | 0 | 1 | 0 | 1 | Return Address (MSB) | | | | | | | | | | | #### PRECAUTION TO THE BOARD DESIGN OF OSCILLA-TION CIRCUIT As shown in Fig. 28, there is a case that the cross talk disturbs the normal oscillation if signal lines are put near the oscillation circuit. When designing a board, pay attention to this. Crystal and $C_L$ must be put as near the HD6301X0 as possible. Figure 28 Precaution to the boad design of oscillation circuit Figure 29 Example of Oscillation Circuits in Board Design #### ■ RECEIVE MARGIN OF THE SCI Receive margin of the SCI contained in the HD6301X0 is shown in Table 20. Note: SCI = Serial Communication Interface #### **■ WRITE-ONLY REGISTER** When the CPU reads a write-only register, the read data is always \$FF, regardless of the value in the write-only register. Therefore, be careful of the results of instructions which read write-only register and perform an arithmetic or logical operation on its contents, such as AIM, ADD, or ROL, is executed, because the arithmetic or logical operation is always done with the data \$FF. In particulars, don't use the AIM, OIM or EIM instruction to manipulate the DDR bit of PORT. #### ■ WARNING CONCERNING WAI INSTRUCTION If the HALT signal is accepted by the MCU while the WAI instruction is executing, the CPU will not operate correctly after HALT mode is canceled. WAI is a instruction which waits for an interrupt. The corresponding interrupt routine is executed after an interrupt occurs. However, during the execution of the WAI instruction, HALT input makes the CPU malfunction and fetch an abnormal interrupt vectoring address. In HALT mode, the CPU operates correctly without the WAI instruction, and WAI is executed correctly without HALT input. Therefore, if HALT input is necessary, make interrupts wait during the loop routine, as shown in Figure 30. Figure 30 MAC function during WAI i ) MAL function ii) Recommended method Figure 31 Program to wait for interrupt #### ■ WARNING CONCERNING POWER START-UP RES must be held low for at least 20 ms when the power starts up. In this case, the internal reset function is not effective until the oscillation begins at power-on. The RES signal is input to the LSI in synchronism with the internal clock $\phi$ (shown in Figure 32). Therefore, after power starts up, the LSI conditions such as its I/O ports and operating mode, are unstable. Fix the level of I/O ports by means of an external circuit to determine the level for system operation during the oscillator stabilization time. Figure 32 RES circuit #### ■ DIFFERENCES BETWEEN HD63701X0 AND HD6301X0 | Item | HD63701X0 | | | | | | HD6301X0 | | | | | | |------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------|-----|-------|--------|----------------------------------------------------------|---------------------------------------------------------|-----------|-----------|--|--| | V <sub>PP</sub> /ŌE Pin Function | V <sub>PP</sub> /OE<br>MCU mode; connected to V <sub>SS</sub> voltage PROM mode;<br>input for the programming voltage | | | | | | | V <sub>SS</sub><br>Connected to V <sub>SS</sub> voltage | | | | | | Input Capacitance | V <sub>PP</sub> /ÖE: 25pF max.<br>All other inputs: 12.5pf max. | | | | | | | All inputs: 12.5pF max. | | | | | | Input High Voltage<br>of MP <sub>0</sub> , MP <sub>1</sub> | V <sub>IH</sub> = V <sub>SS</sub> - 0.5V min. | | | | | | | V <sub>IH</sub> = 2.0V min. | | | | | | | | HD63701X0 | HD637A01X0 | | HD637 | 7B01X0 | | HD6301X0 | HD63A01X0 | HD63B01X0 | | | | Bus Timing | t <sub>AH</sub> | 70 | 45 | | 30 | | t <sub>AH</sub> | 80 | 50 | 35 | | | | Address, R/W, Hold Timing Data Hold Timing | Чw | 70 | 50 | | 35 | | t <sub>HW</sub> | 80 | 50 | 40 | | | | | Unit: ns | | | | | | | | | Unit: ns | | | | | Internal resistance of crystal oscillator R <sub>S</sub> | | | | | | Internal resistance of crystal oscillator R <sub>S</sub> | | | | | | | Crystal Oscillator | Frequency (MHz) | | 2.5 | 4.0 | 6.0 | 8.0 | $R_S = 60\Omega$ max. | | | | | | | Characteristics | R <sub>S</sub> max. (Ω) | | 500 | 120 | 80 | 60 | | | | | | | | Storage Temperature | T <sub>stg</sub> = -55 to 125°C | | | | | | T <sub>stg</sub> = -55 to 150°C | | | | | | | Caution | The HD63701X0 differs from HD6301X0 in chip design and manufacturing process. When applying the HD63701X0 system to HD6301X0, and HD6301X0 system to HD63701X0, note that characteristic values are not exactly the same even if guaranteed values are the same. | | | | | | | | | | | |