

# **Complementary Silicon Power Plastic Transistors**

 $\dots$  designed for low voltage, low–power, high–gain audio amplifier applications.

• Collector–Emitter Sustaining Voltage —

$$V_{CEO(sus)} = 25 \text{ Vdc (Min)} @ I_C = 10 \text{ mAdc}$$

• High DC Current Gain —

• Low Collector–Emitter Saturation Voltage —

$$V_{CE(sat)} = 0.3 \text{ Vdc (Max)} @ I_{C} = 500 \text{ mAdc}$$
  
= 0.75 Vdc (Max) @ I\_{C} = 2.0 Adc

• High Current-Gain — Bandwidth Product —

• Annular Construction for Low Leakage —

#### **MAXIMUM RATINGS**

| Rating                                                               | Symbol                            | Value        | Unit          |  |
|----------------------------------------------------------------------|-----------------------------------|--------------|---------------|--|
| Collector-Base Voltage                                               | V <sub>CB</sub>                   | 40           | Vdc           |  |
| Collector–Emitter Voltage                                            | VCEO                              | 25           | Vdc           |  |
| Emitter–Base Voltage                                                 | VEB                               | 8.0          | Vdc           |  |
| Collector Current — Continuous<br>Peak                               | IC                                | 5.0<br>10    | Adc           |  |
| Base Current                                                         | ΙΒ                                | 1.0          | Adc           |  |
| Total Power Dissipation @ T <sub>C</sub> = 25°C<br>Derate above 25°C | P <sub>D</sub>                    | 15<br>0.12   | Watts<br>W/°C |  |
| Total Power Dissipation @ T <sub>A</sub> = 25°C<br>Derate above 25°C | PD                                | 1.5<br>0.012 | Watts<br>W/°C |  |
| Operating and Storage Junction Temperature Range                     | T <sub>J</sub> , T <sub>stg</sub> | -65 to +150  | °C            |  |

#### THERMAL CHARACTERISTICS

| Characteristic                          | Symbol            | Max  | Unit |
|-----------------------------------------|-------------------|------|------|
| Thermal Resistance, Junction to Case    | θJC               | 8.34 | °C/W |
| Thermal Resistance, Junction to Ambient | $\theta_{\sf JA}$ | 83.4 | °C/W |

## MJE200\* PNP MJE210\*

\*ON Semiconductor Preferred Device

5 AMPERE
POWER TRANSISTORS
COMPLEMENTARY
SILICON
25 VOLTS
15 WATTS



Preferred devices are ON Semiconductor recommended choices for future use and best overall value.



Figure 1. Power Derating

#### FI FCTRICAL CHARACTERISTICS (To = 25°C unless otherwise noted)

| Characteristic                                                                                                                                                                                            |                  | Symbol               | Min            | Max                | Unit         |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------|----------------|--------------------|--------------|
| OFF CHARACTERISTICS                                                                                                                                                                                       |                  |                      |                | •                  |              |
| Collector–Emitter Sustaining Voltage (1) (I <sub>C</sub> = 10 mAdc, I <sub>B</sub> = 0)                                                                                                                   |                  | VCEO(sus)            | 25             | _                  | Vdc          |
| Collector Cutoff Current<br>(V <sub>CB</sub> = 40 Vdc, I <sub>E</sub> = 0)<br>(V <sub>CB</sub> = 40 Vdc, I <sub>E</sub> = 0, T <sub>J</sub> = 125°C)                                                      |                  | ICBO                 | _              | 100<br>100         | nAdc<br>μAdc |
| Emitter Cutoff Current<br>(V <sub>BE</sub> = 8.0 Vdc, I <sub>C</sub> = 0)                                                                                                                                 |                  | IEBO                 | _              | 100                | nAdc         |
| ON CHARACTERISTICS                                                                                                                                                                                        |                  |                      |                |                    |              |
| DC Current Gain (1) (I <sub>C</sub> = 500 mAdc, V <sub>CE</sub> = 1.0 Vdc) (I <sub>C</sub> = 2.0 Adc, V <sub>CE</sub> = 1.0 Vdc) (I <sub>C</sub> = 5.0 Adc, V <sub>CE</sub> = 2.0 Vdc)                    |                  | hFE                  | 70<br>45<br>10 | <br>180<br>        | _            |
| Collector–Emitter Saturation Voltage (1) (I <sub>C</sub> = 500 mAdc, I <sub>B</sub> = 50 mAdc) (I <sub>C</sub> = 2.0 Adc, I <sub>B</sub> = 200 mAdc) (I <sub>C</sub> = 5.0 Adc, I <sub>B</sub> = 1.0 Adc) |                  | VCE(sat)             | =              | 0.3<br>0.75<br>1.8 | Vdc          |
| Base–Emitter Saturation Voltage (1)<br>(I <sub>C</sub> = 5.0 Adc, I <sub>B</sub> = 1.0 Adc)                                                                                                               |                  | V <sub>BE(sat)</sub> | _              | 2.5                | Vdc          |
| Base–Emitter On Voltage (1)<br>(I <sub>C</sub> = 2.0 Adc, V <sub>CE</sub> = 1.0 Vdc)                                                                                                                      |                  | V <sub>BE(on)</sub>  | _              | 1.6                | Vdc          |
| DYNAMIC CHARACTERISTICS                                                                                                                                                                                   |                  |                      |                |                    |              |
| Current–Gain — Bandwidth Product (2)<br>(I <sub>C</sub> = 100 mAdc, V <sub>CE</sub> = 10 Vdc, f <sub>test</sub> = 10 MHz)                                                                                 |                  | fT                   | 65             | _                  | MHz          |
| Output Capacitance<br>(V <sub>CB</sub> = 10 Vdc, I <sub>E</sub> = 0, f = 0.1 MHz)                                                                                                                         | MJE200<br>MJE210 | C <sub>ob</sub>      | _              | 80<br>120          | pF           |

<sup>(1)</sup> Pulse Test: Pulse Width = 300  $\mu$ s, Duty Cycle  $\approx$  2.0%. (2)  $f_T = |h_{fe}| \cdot f_{test}$ .



 $R_B$  and  $R_C$  Varied to obtain desired current levels D<sub>1</sub> MUST be fast recovery type, e.g.: 1N5825 USED ABOVE I\_B  $\approx$  100 mA MSD6100 USED BELOW I\_B  $\approx$  100 mA



Figure 2. Switching Time Test Circuit

Figure 3. Turn-On Time



Figure 4. Thermal Response



Figure 5. Active Region Safe Operating Area



Figure 6. Turn-Off Time

There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate  $I_C - V_{CE}$  limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate.

The data of Figure 5 is based on  $T_{J(pk)} = 150^{\circ}C$ ;  $T_{C}$  is variable depending on conditions. Second breakdown pulse limits are valid for duty cycles to 10% provided  $T_{J(pk)} \le 150^{\circ}C$ .  $T_{J(pk)}$  may be calculated from the data in Figure 4. At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown.



Figure 7. Capacitance



Figure 8. DC Current Gain



Figure 9. "On" Voltage



**Figure 10. Temperature Coefficients** 

#### **PACKAGE DIMENSIONS**

#### TO-225AA **CASE 77-09 ISSUE W**



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.

|     | INCHES    |       | MILLIN   | IETERS |  |
|-----|-----------|-------|----------|--------|--|
| DIM | MIN       | MAX   | MIN      | MAX    |  |
| Α   | 0.425     | 0.435 | 10.80    | 11.04  |  |
| В   | 0.295     | 0.305 | 7.50     | 7.74   |  |
| С   | 0.095     | 0.105 | 2.42     | 2.66   |  |
| D   | 0.020     | 0.026 | 0.51     | 0.66   |  |
| F   | 0.115     | 0.130 | 2.93     | 3.30   |  |
| G   | 0.094 BSC |       | 2.39 BSC |        |  |
| Н   | 0.050     | 0.095 | 1.27     | 2.41   |  |
| J   | 0.015     | 0.025 | 0.39     | 0.63   |  |
| K   | 0.575     | 0.655 | 14.61    | 16.63  |  |
| M   | 5°        | TYP   | 5°       | 5° TYP |  |
| Q   | 0.148     | 0.158 | 3.76     | 4.01   |  |
| R   | 0.045     | 0.065 | 1.15     | 1.65   |  |
| S   | 0.025     | 0.035 | 0.64     | 0.88   |  |
| U   | 0.145     | 0.155 | 3.69     | 3.93   |  |
| ٧   | 0.040     |       | 1.02     |        |  |

STYLE 1:
PIN 1. EMITTER
2. COLLECTOR
3. BASE



ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### **PUBLICATION ORDERING INFORMATION**

#### Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada

Email: ONlit@hibbertco.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031

**Phone**: 81–3–5740–2700 **Email**: r14525@onsemi.com

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local

Sales Representative.