

#### Semiconductor Power Solutions



# 36 Vin to 60 Vin Cool-Power ZVS Buck Regulator & LED Driver

#### **Product Description**

The PI354x-00 is a family of high input voltage, wide input range DC-DC ZVS-Buck regulators integrating controller, power switches, and support components all within a high density System-in-Package (SiP). The integration of a high-performance Zero-Voltage Switching (ZVS) topology, within the PI354x-00 series, increases point of load performance providing best in class power efficiency. The PI354x-00 requires only an external inductor, two voltage selection resistors and minimal capacitors to form a complete DC-DC switching mode buck regulator.

| Device         | Ou    | I <sub>OUT</sub> Max |            |
|----------------|-------|----------------------|------------|
| Device         | Set   | Range                | IOUT IVIAX |
| PI3542-00-LGIZ | 2.5 V | 2.2 V to 3.0 V       | 10 A       |
| PI3543-00-LGIZ | 3.3 V | 2.6 V to 3.6 V       | 10 A       |
| PI3545-00-LGIZ | 5.0 V | 4.0 V to 5.5 V       | 10 A       |
| PI3546-00-LGIZ | 12 V  | 6.5 V to 14 V        | 9 A        |

PI354x-00 Family can operate in constant voltage output for typical buck regulation applications in addition to constant current output for LED lighting and battery charging applications.

#### **Features**

- High Efficiency HV ZVS-Buck Topology
- Wide input voltage range of 36 V to 60 V
- Very fast transient response
- Constant voltage or constant current operation
- Constant current error amplifier and reference
- Power-up into pre-biased load
- Parallel capable with single wire current sharing
- Two phase interleaving
- Input Over/Undervoltage Lockout (OVLO/UVLO)
- Output Overvoltage Protection (OVP)
- Overtemperature Protection (OTP)
- · Fast and slow current limits
- Differential amplifier for output remote sensing
- User adjustable soft-start & tracking
- -40°C to 125°C operating range (T<sub>J</sub>)

#### **Applications**

- HV to PoL Buck Regulator Applications
- Computing, Communications, Industrial, Automotive Equipment
- Constant current output operation:
  - LED Lighting
  - Battery Charging

#### **Package Information**

10 mm x 10 mm x 2.6 mm LGA SiP





#### **Contents**

| Contents                                         | Page |
|--------------------------------------------------|------|
| Order Information                                | 3    |
| Thermal, Storage, and Handling Information       | 3    |
| Absolute Maximum Ratings                         | 4    |
| Functional Block Diagram                         | 5    |
| Pin Description                                  | 6    |
| Package Pin-Out                                  | 6    |
| Pl354x-00 Common Electrical Characteristics      | 7    |
| Pl3542-00 (2.5 Vout) Electrical Characteristics  | 8    |
| Pl3543-00 (3.3 Vout) Electrical Characteristics  | 12   |
| Pl3545-00 (5.0 Vout) Electrical Characteristics  | 16   |
| Pl3546-00 (12.0 Vout) Electrical Characteristics | 20   |
| Functional Description                           | 24   |
| ENABLE (EN)                                      | 24   |
| Remote Sensing                                   | 24   |
| Switching Frequency Synchronization              | 24   |
| Soft-Start                                       | 24   |
| Output Voltage Selection                         | 24   |
| Output Current Limit Protection                  | 24   |
| Input Undervoltage Lockout                       | 24   |
| Input Overvoltage Lockout                        | 24   |
| Output Overvoltage Protection                    | 25   |
| Overtemperature Protection                       | 25   |
| Pulse Skip Mode (PSM)                            | 25   |
| Variable Frequency Operation                     | 25   |
| Parallel Operation                               | 25   |

| Contents                                   | Page |
|--------------------------------------------|------|
| Application Description                    | 25   |
| Output Voltage Trim                        | 25   |
| Soft-Start Adjust and Tracking             | 26   |
| Inductor Pairing                           | 26   |
| Thermal De-rating                          | 26   |
| Small Signal Model - Constant Voltage Mode | 26   |
| Lighting Mode                              | 28   |
| LGH Amplifier Small Signal Model           | 29   |
| Filter Considerations                      | 31   |
| VDR Bias Regulator                         | 32   |
| Sytem Design Considerations                | 32   |
| Layout Guidelines                          | 33   |
| Recommended PCB Footprint and Stencil      | 34   |
| Package Drawings                           | 35   |
| Revision History                           | 36   |
| Warranty                                   | 37   |



## **Order Information**

| Cool-Power     | Outpu | Output Range   |      | Package           | Transport |  |
|----------------|-------|----------------|------|-------------------|-----------|--|
| Cool-Fower     | Set   | Range          |      |                   | Media     |  |
| PI3542-00-LGIZ | 2.5 V | 2.2 V to 3.0 V | 10 A | 10 mm x 10 mm LGA | TRAY      |  |
| PI3543-00-LGIZ | 3.3 V | 2.6 V to 3.6 V | 10 A | 10 mm x 10 mm LGA | TRAY      |  |
| PI3545-00-LGIZ | 5.0 V | 4.0 V to 5.5 V | 10 A | 10 mm x 10 mm LGA | TRAY      |  |
| PI3546-00-LGIZ | 12 V  | 6.5 V to 14 V  | 9 A  | 10 mm x 10 mm LGA | TRAY      |  |

# Thermal, Storage, and Handling Information

| Name                                 | Rating         |
|--------------------------------------|----------------|
| Storage Temperature                  | -65°C to 150°C |
| Operating Junction Temperature       | -40°C to 125°C |
| Soldering Temperature for 20 seconds | 245°C          |
| MSL Rating                           | 3              |



# **Absolute Maximum Ratings**

| Name                                                                       | Rating                      |
|----------------------------------------------------------------------------|-----------------------------|
| V <sub>IN</sub>                                                            | -0.7 V to 75 V              |
| VS1                                                                        | -0.7 to 75 V, -4 V for 5 ns |
| Vout                                                                       | -0.5 V to 25 V              |
| SGND                                                                       | 100 mA                      |
| TRK                                                                        | -0.3 V to 5.5 V / 30 mA     |
| VDR, SYNCI, SYNCO, PWRGD, EN, LGH, COMP, EAO, EAIN, VDIFF, VSN, VSP, TESTx | -0.3 V to 5.5 V / 5 mA      |

**Notes:** At 25°C ambient temperature. Stresses beyond these limits may cause permanent damage to the device. Operation at these conditions or conditions beyond those listed in the Electrical Specifications table is not guaranteed. All voltage nodes are referenced to PGND unless otherwise noted.



# **Functional Block Diagram**



Simplified Block Diagram

# **Pin Description**

| Name  | Location                         | I/O | Description                                                                                                                                                                                                                                    |  |  |
|-------|----------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| VS1   | Block 2 (See Pkg<br>Pin-Out dwg) | 1/0 | Switching node: and ZVS sense for power switches.                                                                                                                                                                                              |  |  |
| VIN   | Block 1                          | I   | Input voltage: and sense for UVLO, OVLO and feed forward ramp.                                                                                                                                                                                 |  |  |
| VDR   | 1E                               | I/O | <b>Gate Driver V<sub>CC</sub>:</b> Internally generated 5.1 V. May be used as reference or low power bias supply for up to 2 mA. Must be impedance limited by the user.                                                                        |  |  |
| SYNCI | 1D                               | I   | <b>Synchronization input:</b> Synchronize to the falling edge of external clock frequency. SYNCI is a high impedance digital input node and should always be connected to SGND when not in use.                                                |  |  |
| SYNCO | 1C                               | 0   | <b>Synchronization output:</b> Outputs a high signal for ½ of the minimum period for synchronization of other regulators.                                                                                                                      |  |  |
| TESTx | 1B, 1A, 2B, 2A                   | I/O | <b>Test Connections:</b> Use only with factory guidance. Connect to SGND for proper operation.                                                                                                                                                 |  |  |
| PWRGD | 3A                               | 0   | <b>Power Good:</b> High impedance when regulator is operating and $V_{\text{OUT}}$ is in regulation. May also be used as "Parallel Good" – see applications section.                                                                           |  |  |
| EN    | 4A                               | I   | <b>Enable Input:</b> Regulator enable control. Asserted high or left floating – regulator enabled; asserted low, regulator output disabled.                                                                                                    |  |  |
| TRK   | 5A                               | I   | <b>Soft-start and track input:</b> An external capacitor may be connected between TRK pin and SGND to decrease the rate of rise during soft-start.                                                                                             |  |  |
| LGH   | 6A                               | I   | <b>Lighting (LGH)/Constant Current (CC) Sense Input:</b> Input with a 100 mV threshold. Used for lighting and constant current type applications. When not using the constant current mode (CC mode), the LGH pin should be connected to SGND. |  |  |
| COMP  | 8A                               | 0   | Compensation Capacitor: Connect capacitor for control loop dominant pole.                                                                                                                                                                      |  |  |
| EAO   | 9A                               | 0   | Error amp output: External connection for additional compensation and current sharing.                                                                                                                                                         |  |  |
| EAIN  | 10A                              | I   | Error Amp Inverting Input: Connection for the feedback divider tap.                                                                                                                                                                            |  |  |
| VDIFF | 10B                              | 0   | Independent Amplifier Output: If unused connect in unity gain with VSP connected to SGND.                                                                                                                                                      |  |  |
| VSN   | 10C                              | I   | Independent Amplifier Inverting Input                                                                                                                                                                                                          |  |  |
| VSP   | 10D                              | I   | Independent Amplifier Non-Inverting Input                                                                                                                                                                                                      |  |  |
| VOUT  | 9E, 10E                          | I/O | Output voltage: and sense for power switches and feed-forward ramp.                                                                                                                                                                            |  |  |
| SGND  | Block 4                          | -   | <b>Signal ground:</b> Internal logic ground for EA, TRK, SYNCI, SYNCO communication returns. SGND and PGND are star connected within the regulator package.                                                                                    |  |  |
| PGND  | Block 3                          | -   | <b>Power ground:</b> V <sub>IN</sub> and V <sub>OUT</sub> power returns.                                                                                                                                                                       |  |  |

## **Package Pin-Out**





#### PI354x-00 Common Electrical Characteristics

Specifications apply for  $-40^{\circ}\text{C} < T_J < 125^{\circ}\text{C}$ ,  $V_{IN} = 48 \text{ V}$ , EN = High,  $V_{VDR} = 5.1 \text{ V}$  +/- 2%, L1 = 340 nH [1] unless other conditions are noted.

| Parameter                           | Symbol              | Conditions                  | Min                   | Тур | Max | Unit                  |
|-------------------------------------|---------------------|-----------------------------|-----------------------|-----|-----|-----------------------|
|                                     |                     |                             |                       |     |     |                       |
|                                     |                     | Differential Amp            |                       |     |     |                       |
| Open Loop Gain                      |                     |                             | 96                    | 120 | 140 | dB                    |
| Small Signal Gain-bandwidth         |                     |                             | 5                     | 7   | 12  | MHz                   |
| Offset                              |                     |                             | -1                    | 0.5 | 1   | mV                    |
| Common Mode Input Range             |                     |                             | -0.1                  |     | 2.5 | V                     |
| Differential Mode Input Range       |                     |                             |                       |     | 2   | V                     |
| Input Bias Current                  |                     |                             | -1                    |     | 1   | μΑ                    |
| Maximum V <sub>OUT</sub>            |                     | I <sub>DIFF</sub> = -1 mA   | V <sub>VDR</sub> -0.2 |     |     | V                     |
| Minimum V <sub>OUT</sub>            |                     |                             |                       |     | 20  | mV                    |
| Capacitive Load Range for Stability |                     |                             | 0                     |     | 50  | pF                    |
| Slew Rate Rising                    |                     |                             |                       | 11  |     | V/µsec                |
| Slew Rate Falling                   |                     |                             |                       | 11  |     | V/µsec                |
| Sink/Source Current                 |                     |                             | -1                    |     | 1   | mA                    |
| ·                                   |                     | Current Source Function (LG | H)                    |     | '   |                       |
| Reference                           |                     |                             | 95                    | 100 | 105 | mV                    |
| Input Offset                        |                     |                             |                       | 0.5 |     | mV                    |
| Gain-Bandwidth Product              |                     |                             | 3                     |     |     | MHz                   |
| Internal Feedback Capacitance       |                     |                             |                       | 20  |     | pF                    |
|                                     |                     | Gain Amp                    |                       |     |     |                       |
| Gain                                |                     |                             |                       | 10  |     | V/V                   |
| Intermediate Reference              |                     |                             |                       | 1   |     | V                     |
| Gain-Bandwidth Product              |                     |                             | 3                     |     |     | MHz                   |
| Transconductance                    |                     |                             |                       | 1   |     | mS                    |
| Output Current Capability           |                     | Sink current only           | 1                     |     |     | mA                    |
|                                     |                     | PGD                         | ,                     |     |     |                       |
| PGD Rising Threshold                | V <sub>PG_HI%</sub> | [2]                         | 79                    | 85  | 91  | % V <sub>OUT_DC</sub> |
| PGD Falling Threshold               | V <sub>PG_LO%</sub> | [2]                         | 77                    | 83  | 89  | % V <sub>OUT_DC</sub> |
| PGD Output Low                      | V <sub>PG_SAT</sub> | Sink = 4 mA [2]             |                       |     | 0.4 | V                     |
| PGD Sink Current                    | I <sub>PG_SAT</sub> | [2]                         |                       | 4   |     | mA                    |

All parameters reflect regulator and inductor system performance. Measurements were made using a standard PI354x evaluation board with 2.5 x 4" dimensions and 4 layer, 2 oz copper. Refer to inductor pairing table within Application Description section for specific inductor manufacturer and value.



<sup>[2]</sup> Regulator is assured to meet performance specifications by design, test correlation, characterization, and/or statistical process control. Output voltage is determined by an external feedback divider ratio.

Output current capability may be limited and other performance may vary from noted electrical characteristics when Vout is not set to nominal.

<sup>[4]</sup> Refer to Output Ripple plots.

<sup>[5]</sup> Refer to Load Current vs. Ambient Temperature curves.

<sup>[6]</sup> Refer to Switching Frequency vs. Load current curves.

Specifications apply for -40°C <T $_J$  < 125°C,  $V_{IN}$  = 48 V,  $V_{VDR}$  = 5.1 V +/- 2%, L1 = 340 nH [1] unless other conditions are noted.

| Parameter                                                  | Symbol                                | Conditions                                                                                   | Min                                   | Тур                 | Max   | Unit   |
|------------------------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------|---------------------|-------|--------|
|                                                            |                                       |                                                                                              |                                       |                     |       |        |
|                                                            |                                       | Input Specifications                                                                         |                                       |                     |       |        |
| Input Voltage                                              | V <sub>IN_DC</sub>                    |                                                                                              | 36                                    | 48                  | 60    | V      |
| Input Current                                              | I <sub>IN_DC</sub>                    | $V_{IN} = 48 \text{ V, } T_C = 25^{\circ}\text{C, } I_{OUT} = 10 \text{ A}$                  |                                       | 0.597               |       | А      |
| Input Current At Output Short (fault condition duty cycle) | I <sub>IN_Short</sub>                 | Short at terminals                                                                           |                                       | 3.1                 | -     | mA     |
| Input Quiescent Current                                    | I <sub>Q_VIN</sub>                    | Disabled                                                                                     |                                       | 1.27                |       | mA     |
| input Quiescent current                                    | 'Q_VIN                                | Enabled (no load)                                                                            |                                       | 2.42                |       | 1117 ( |
| Input Voltage Slew Rate                                    | V <sub>IN_SR</sub>                    |                                                                                              |                                       |                     | 1     | V/µs   |
|                                                            |                                       | Output Specifications                                                                        |                                       |                     |       |        |
| EAIN Voltage Total Regulation                              | V <sub>OUT_DC</sub>                   | [2]                                                                                          | 0.985                                 | 1.00                | 1.015 | V      |
| Output Voltage Trim Range                                  | V <sub>OUT_DC</sub>                   | [2][3]                                                                                       | 2.2                                   | 2.5                 | 3.0   | V      |
| Line Regulation                                            | V <sub>OUT</sub> ( V <sub>IN</sub> )  | @ 25°C, 36 V <v<sub>IN &lt;60 V</v<sub>                                                      |                                       | 0.10                |       | %      |
| Load Regulation                                            | V <sub>OUT</sub> ( I <sub>OUT</sub> ) | @ 25°C, 0.5 A <i<sub>OUT &lt;10 A</i<sub>                                                    |                                       | 0.10                |       | %      |
| Output Voltage Ripple                                      | V <sub>OUT_AC</sub>                   | $I_{OUT} = 10 \text{ A, } C_{OUT} = 6 \text{ x } 100  \mu\text{F, } 20 \text{ MHz BW}^{[4]}$ |                                       | 47                  |       | mVp-p  |
| Output Current                                             | I <sub>OUT_DC</sub>                   | [5]                                                                                          | 0                                     |                     | 10    | А      |
| Current Limit                                              | I <sub>OUT_CL</sub>                   | L1 = 340 nH ±1%                                                                              | -                                     | 12                  | -     | А      |
|                                                            |                                       | Protection                                                                                   | '                                     | '                   |       |        |
| Input UVLO Start Threshold                                 | V <sub>UVLO_START</sub>               |                                                                                              | 33.8                                  | 34.8                | 35.8  | V      |
| Input UVLO Stop Hysteresis                                 | V <sub>UVLO_HYS</sub>                 |                                                                                              |                                       | 0.9                 |       | V      |
| Input UVLO Response Time                                   |                                       |                                                                                              |                                       | 1.25                |       | usec   |
| Input OVLO Stop Threshold                                  | V <sub>OVLO</sub>                     |                                                                                              | 62                                    | 64.3                | 66.2  | V      |
| Input OVLO Start Hysteresis                                | V <sub>OVLO_HYS</sub>                 |                                                                                              |                                       | 1.3                 |       | V      |
| Input OVLO Response Time                                   | t <sub>f</sub>                        |                                                                                              |                                       | 1.25                |       | usec   |
| Output Overvoltage Protection                              | V <sub>OVP</sub>                      | Above set V <sub>OUT</sub>                                                                   |                                       | 20                  |       | %      |
| Overtemperature Fault Threshold                            | T <sub>OTP</sub>                      |                                                                                              |                                       | 130                 |       | °C     |
| Ovetemperature Restart Hysteresis                          | T <sub>OTP_HYS</sub>                  |                                                                                              |                                       | 30                  |       | °C     |
|                                                            |                                       | Timing                                                                                       | · · · · · · · · · · · · · · · · · · · |                     |       |        |
| Switching Frequency                                        | f <sub>S</sub>                        | $^{[6]}$ 48 $V_{IN}$ to 2.5 $V_{OUT}$ , 3 A out, L1 = 30 nH ±1%                              | -                                     | 400                 | -     | kHz    |
| Fault Restart Delay                                        | t <sub>FR_DLY</sub>                   |                                                                                              |                                       | 30                  |       | ms     |
|                                                            |                                       | Sync In (SYNCI)                                                                              | · · · · · · · · · · · · · · · · · · · |                     |       |        |
| Synchronization Frequency Range                            | f <sub>SYNCI</sub>                    | Relative to set switching frequency [3]                                                      | 50                                    |                     | 110   | %      |
| SYNCI Threshold                                            | V <sub>SYNCI</sub>                    |                                                                                              |                                       | V <sub>VDR</sub> /2 |       | V      |

<sup>[1]</sup> All parameters reflect regulator and inductor system performance. Measurements were made using a standard PI354x evaluation board with 2.5 x 4" dimensions and 4 layer, 2 oz copper. Refer to inductor pairing table within Application Description section for specific inductor manufacturer and value.



<sup>[2]</sup> Regulator is assured to meet performance specifications by design, test correlation, characterization, and/or statistical process control. Output voltage is determined by an external feedback divider ratio.

<sup>[3]</sup> Output current capability may be limited and other performance may vary from noted electrical characteristics when Vout is not set to nominal.

<sup>[4]</sup> Refer to Output Ripple plots.

<sup>[5]</sup> Refer to Load Current vs. Ambient Temperature curves.

<sup>[6]</sup> Refer to Switching Frequency vs. Load current curves.

## PI3542-00 (2.5 MuT) Electrical Characteristics

Specifications apply for -40°C <J< 125°C,  $V_{IN}$  = 48 V,  $V_{VDR}$  = 5.1 V +/- 2%, L1 = 340 nH [1] unless other conditions are noted.

| Parameter                                     | Symbol                | Conditions                               | Min                   | Тур | Max  | Unit |
|-----------------------------------------------|-----------------------|------------------------------------------|-----------------------|-----|------|------|
|                                               |                       |                                          |                       |     |      |      |
|                                               |                       | Sync Out (SYNCO)                         |                       |     |      |      |
| SYNCO High                                    | V <sub>SYNCO_HI</sub> | Source 1 mA                              | V <sub>VDR</sub> -0.5 |     |      | V    |
| SYNCO Low                                     | V <sub>SYNCO_LO</sub> | Sink 1 mA                                |                       |     | 0.5  | V    |
| SYNCO Rise Time                               | t <sub>SYNCO_RT</sub> | 20 pF load                               |                       | 10  |      | ns   |
| SYNCO Fall Time                               | t <sub>SYNCO_FT</sub> | 20 pF load                               |                       | 10  |      | ns   |
|                                               |                       | Soft Start, Tracking and Error Amplifier |                       |     |      |      |
| TRK Active Range (Nominal)                    | $V_{TRK}$             |                                          | 0                     |     | 1.08 | V    |
| TRK Enable Threshold                          | V <sub>TRK_OV</sub>   |                                          | 20                    | 40  | 60   | mV   |
| TRK to EAIN Offset                            | V <sub>EIAN_OV</sub>  |                                          | 50                    | 80  | 110  | mV   |
| Charge Current (Soft – Start)                 | I <sub>TRK</sub>      |                                          | -70                   | -50 | -30  | μA   |
| Discharge Current (Fault)                     | I <sub>TRK_DIS</sub>  | V <sub>TRK</sub> = 0.5 V                 |                       | 10  |      | mA   |
| Soft-Start Time                               | t <sub>SS</sub>       | C <sub>TRK</sub> = 0                     | 0.6                   | .94 | 1.6  | mS   |
| Error Amplifier Trans-Conductance             | GMeao                 | [2]                                      |                       | 5.1 |      | ms   |
| PSM Skip Threshold                            | PSM <sub>SKIP</sub>   | [2]                                      |                       | 0.8 |      | V    |
| Error Amplifier Output Impedance              | R <sub>OUT</sub>      | [2]                                      | 1                     |     |      | MOhm |
| Internal Compensation Capacitor               | Chf                   | [2]                                      |                       | 56  |      | pf   |
| Internal Compensation Resistor                | Rzi                   | [2]                                      |                       | 5k  |      | Ohm  |
|                                               |                       | Enable                                   |                       |     |      |      |
| High Threshold                                | V <sub>EN_HI</sub>    |                                          | 0.9                   | 1   | 1.1  | V    |
| Low Threshold                                 | V <sub>EN_LO</sub>    |                                          | 0.7                   | 0.8 | 0.9  | V    |
| Threshold Hysteresis                          | V <sub>EN_HYS</sub>   |                                          | 100                   | 200 | 300  | mV   |
| Enable Pull-Up Voltage (floating, no faulted) | V <sub>EN_PU</sub>    |                                          |                       | 2   |      | V    |
| Enable Pull-Down Voltage (floating, fault)    | $V_{EN\_PD}$          |                                          |                       | 0   |      | V    |
| Source Current                                | I <sub>EN_SO</sub>    |                                          |                       | -50 |      | μA   |
| Sink Current                                  | I <sub>EN_SK</sub>    |                                          |                       | 50  |      | μA   |

All parameters reflect regulator and inductor system performance. Measurements were made using a standard Pl354x evaluation/dow/ath 2.5 x 4" dimensions and 4 layer, 2 oz copper. Refer to inductor pairing table within Application Description section for specific inductor and value.

<sup>[2]</sup> Regulator is assured to meet performance specifications by design, test correlation, characterization, and/or statistical psocentrol. Output voltage is determined by an external feedback divider ratio.

<sup>[3]</sup> Output current capability may be limited and other performance may vary from noted electrical characteristics when Vout is set to nominal.

<sup>[4]</sup> Refer to Output Ripple plots.

<sup>[5]</sup> Refer to Load Current vs. Ambient Temperature curves.

<sup>[6]</sup> Refer to Switching Frequency vs. Load current curves.



Figure 1 — Regulator Efficiency



Figure 2 — Transient Response: 5 A to 10 A, at 1 A/ $\mu$ s. 48  $V_{IN}$  to 2.5  $V_{OUT}$ ,  $C_{OUT} = 6 \times 100 \ \mu$ F Ceramic



Figure 3 — Output Short Circuit @  $V_{IN} = 48 \text{ V}$ 



Figure 4 — Output Ripple: 48  $V_{IN}$ , 2.5  $V_{OUT}$  at 10 A.  $V_{OUT}$  = 20 mV/Div, 2.0  $\mu s/Div$ ;  $C_{OUT}$  = 6  $\times$  100  $\mu F$  Ceramic



Figure 5 — Switching Frequency vs. Load Current



Figure 6 — Output Ripple:  $48 \ V_{IN}$ ,  $2.5 \ V_{OUT}$  at  $5 \ A$ .  $V_{OUT}$  =  $20 \ mV/Div$ ,  $2.0 \ \mu s/Div$ ;  $C_{OUT}$  =  $6 \ x$   $100 \ \mu F$  Ceramic





Figure 7 — Load Current vs. Ambient Temperature, 0 LFM



Figure 8 — Load Current vs. Ambient Temperature, 200 LFM



Figure 9 — Load Current vs. Ambient Temperature, 400 LFM



Figure 10 — Output Current vs. Error Voltage V(EAO)



Figure 11 — Modulator Gain vs. Error Voltage (VEAO)



Figure 12 — Output Equivalent Resistance vs. Error Voltage V(EAO)



Specifications apply for -40°C <T $_J$  < 125°C,  $V_{IN}$  = 48 V,  $V_{VDR}$  = 5.1 V +/- 2%, L1 = 420 nH [1] unless other conditions are noted.

| Parameter                                                  | Symbol                                | Conditions                                                                       | Min   | Тур                 | Max   | Unit  |
|------------------------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------|-------|---------------------|-------|-------|
|                                                            |                                       |                                                                                  |       |                     |       |       |
|                                                            |                                       | Input Specifications                                                             |       |                     |       |       |
| Input Voltage                                              | V <sub>IN_DC</sub>                    |                                                                                  | 36    | 48                  | 60    | V     |
| Input Current                                              | I <sub>IN_DC</sub>                    | $V_{IN} = 48 \text{ V, } T_C = 25^{\circ}\text{C, } I_{OUT} = 10 \text{ A}$      |       | 0.762               |       | А     |
| Input Current At Output Short (fault condition duty cycle) | I <sub>IN_Short</sub>                 | Short at terminals                                                               |       | 3                   | -     | mA    |
| Input Quiescent Current                                    | la viiv                               | Disabled                                                                         |       | 1.265               |       | mA    |
| input Quiescent Current                                    | I <sub>Q_VIN</sub>                    | Enabled (no load)                                                                |       | 2.4                 |       | IIIA  |
| Input Voltage Slew Rate                                    | V <sub>IN_SR</sub>                    |                                                                                  |       |                     | 1     | V/µs  |
|                                                            |                                       | Output Specifications                                                            |       |                     |       |       |
| EAIN Voltage Total Regulation                              | V <sub>OUT_DC</sub>                   | [2]                                                                              | 0.985 | 1.00                | 1.015 | V     |
| Output Voltage Trim Range                                  | V <sub>OUT_DC</sub>                   | [2][3]                                                                           | 2.6   | 3.3                 | 3.6   | V     |
| Line Regulation                                            | V <sub>OUT</sub> ( V <sub>IN</sub> )  | @ 25°C, 36 V <v<sub>IN &lt;60 V</v<sub>                                          |       | 0.10                |       | %     |
| Load Regulation                                            | V <sub>OUT</sub> ( I <sub>OUT</sub> ) | @ 25°C, 0.5 A <i<sub>OUT &lt;10 A</i<sub>                                        |       | 0.10                |       | %     |
| Output Voltage Ripple                                      | V <sub>OUT_AC</sub>                   | I <sub>OUT</sub> = 10 A, C <sub>OUT</sub> = 6 x 100 μF, 20 MHz BW <sup>[4]</sup> |       | 62                  |       | mVp-p |
| Output Current                                             | I <sub>OUT_DC</sub>                   | [5]                                                                              | 0     |                     | 10    | А     |
| Current Limit                                              | I <sub>OUT_CL</sub>                   | L1 = 420 nH ±1%                                                                  | -     | 11.5                | -     | А     |
|                                                            |                                       | Protection                                                                       | l l   |                     |       |       |
| Input UVLO Start Threshold                                 | V <sub>UVLO_START</sub>               |                                                                                  | 33.8  | 34.8                | 35.8  | V     |
| Input UVLO Stop Hysteresis                                 | V <sub>UVLO_HYS</sub>                 |                                                                                  |       | 0.9                 |       | V     |
| Input UVLO Response Time                                   |                                       |                                                                                  |       | 1.25                |       | usec  |
| Input OVLO Stop Threshold                                  | V <sub>OVLO</sub>                     |                                                                                  | 62    | 64.3                | 66.2  | V     |
| Input OVLO Start Hysteresis                                | V <sub>OVLO_HYS</sub>                 |                                                                                  |       | 1.3                 |       | V     |
| Input OVLO Response Time                                   | t <sub>f</sub>                        |                                                                                  |       | 1.25                |       | usec  |
| Output Overvoltage Protection                              | V <sub>OVP</sub>                      | Above set V <sub>OUT</sub>                                                       |       | 20                  |       | %     |
| Overtemperature Fault Threshold                            | T <sub>OTP</sub>                      |                                                                                  |       | 130                 |       | °C    |
| Ovetemperature Restart Hysteresis                          | T <sub>OTP_HYS</sub>                  |                                                                                  |       | 30                  |       | °C    |
|                                                            |                                       | Timing                                                                           | '     |                     |       | '     |
| Switching Frequency                                        | f <sub>S</sub>                        | $^{[6]}$ 48 $V_{IN}$ to 3.3 $V_{OUT}$ , 6 A out, L1 = 420 nH ±1%                 | -     | 400                 | -     | kHz   |
| Fault Restart Delay                                        | t <sub>FR_DLY</sub>                   |                                                                                  |       | 30                  |       | ms    |
|                                                            |                                       | Sync In (SYNCI)                                                                  | '     |                     |       |       |
| Synchronization Frequency Range                            | f <sub>SYNCI</sub>                    | Relative to set switching frequency [3]                                          | 50    |                     | 110   | %     |
| SYNCI Threshold                                            | V <sub>SYNCI</sub>                    |                                                                                  |       | V <sub>VDR</sub> /2 |       | V     |

<sup>[1]</sup> All parameters reflect regulator and inductor system performance. Measurements were made using a standard PI354x evaluation board with 2.5 x 4" dimensions and 4 layer, 2 oz copper. Refer to inductor pairing table within Application Description section for specific inductor manufacturer and value.



<sup>[2]</sup> Regulator is assured to meet performance specifications by design, test correlation, characterization, and/or statistical process control. Output voltage is determined by an external feedback divider ratio.

<sup>[3]</sup> Output current capability may be limited and other performance may vary from noted electrical characteristics when Vout is not set to nominal.

<sup>[4]</sup> Refer to Output Ripple plots.

<sup>[5]</sup> Refer to Load Current vs. Ambient Temperature curves.

<sup>[6]</sup> Refer to Switching Frequency vs. Load current curves.

Specifications apply for -40°C <T $_J$  < 125°C,  $V_{IN}$  = 48 V,  $V_{VDR}$  = 5.1 V +/- 2%, L1 = 420 nH [1] unless other conditions are noted.

| Parameter                                       | Symbol                | Conditions                               | Min                   | Тур | Max  | Unit |
|-------------------------------------------------|-----------------------|------------------------------------------|-----------------------|-----|------|------|
|                                                 |                       |                                          |                       |     |      |      |
|                                                 |                       | Sync Out (SYNCO)                         |                       |     |      |      |
| SYNCO High                                      | V <sub>SYNCO_HI</sub> | Source 1 mA                              | V <sub>VDR</sub> -0.5 |     |      | V    |
| SYNCO Low                                       | V <sub>SYNCO_LO</sub> | Sink 1 mA                                |                       |     | 0.5  | V    |
| SYNCO Rise Time                                 | t <sub>SYNCO_RT</sub> | 20 pF load                               |                       | 10  |      | ns   |
| SYNCO Fall Time                                 | t <sub>SYNCO_FT</sub> | 20 pF load                               |                       | 10  |      | ns   |
|                                                 |                       | Soft Start, Tracking and Error Amplifier |                       |     |      |      |
| TRK Active Range (Nominal)                      | $V_{TRK}$             |                                          | 0                     |     | 1.08 | V    |
| TRK Enable Threshold                            | V <sub>TRK_OV</sub>   |                                          | 20                    | 40  | 60   | mV   |
| TRK to EAIN Offset                              | V <sub>EIAN_OV</sub>  |                                          | 50                    | 80  | 110  | mV   |
| Charge Current (Soft – Start)                   | I <sub>TRK</sub>      |                                          | -70                   | -50 | -30  | μΑ   |
| Discharge Current (Fault)                       | I <sub>TRK_DIS</sub>  | V <sub>TRK</sub> = 0.5 V                 |                       | 10  |      | mA   |
| Soft-Start Time                                 | t <sub>SS</sub>       | $C_{TRK} = 0$                            | 0.6                   | .94 | 1.6  | mS   |
| Error Amplifier Trans-Conductance               | GMeao                 | [2]                                      |                       | 5.1 |      | ms   |
| PSM Skip Threshold                              | PSM <sub>SKIP</sub>   | [2]                                      |                       | 0.8 |      | V    |
| Error Amplifier Output Impedance                | R <sub>OUT</sub>      | [2]                                      | 1                     |     |      | MOhm |
| Internal Compensation Capacitor                 | Chf                   | [2]                                      |                       | 56  |      | pf   |
| Internal Compensation Resistor                  | Rzi                   | [2]                                      |                       | 6k  |      | Ohm  |
|                                                 |                       | Enable                                   |                       |     |      |      |
| High Threshold                                  | V <sub>EN_HI</sub>    |                                          | 0.9                   | 1   | 1.1  | V    |
| Low Threshold                                   | V <sub>EN_LO</sub>    |                                          | 0.7                   | 0.8 | 0.9  | V    |
| Threshold Hysteresis                            | V <sub>EN_HYS</sub>   |                                          | 100                   | 200 | 300  | mV   |
| Enable Pull-Up Voltage<br>(floating, no fault)  | V <sub>EN_PU</sub>    |                                          |                       | 2   |      | V    |
| Enable Pull-Down Voltage<br>(floating, faulted) | V <sub>EN_PD</sub>    |                                          |                       | 0   |      | V    |
| Source Current                                  | I <sub>EN_SO</sub>    |                                          |                       | -50 |      | μΑ   |
| Sink Current                                    | I <sub>EN_SK</sub>    |                                          |                       | 50  |      | μΑ   |

<sup>[1]</sup> All parameters reflect regulator and inductor system performance. Measurements were made using a standard PI354x evaluation board with 2.5 x 4" dimensions and 4 layer, 2 oz copper. Refer to inductor pairing table within Application Description section for specific inductor manufacturer and value.



Regulator is assured to meet performance specifications by design, test correlation, characterization, and/or statistical process control. Output voltage is determined by an external feedback divider ratio.

<sup>[3]</sup> Output current capability may be limited and other performance may vary from noted electrical characteristics when Vout is not set to nominal.

<sup>[4]</sup> Refer to Output Ripple plots.

<sup>[5]</sup> Refer to Load Current vs. Ambient Temperature curves.

<sup>[6]</sup> Refer to Switching Frequency vs. Load current curves.



Figure 13 — Regulator Efficiency



Figure 14 — Transient Response: 5 A to 10 A, at 1 A/ $\mu$ s. 48  $V_{IN}$  to 3.3  $V_{OUT}$ ,



Figure 15 — Output Short Circuit @  $V_{IN} = 48 \text{ V}$ 



Figure 16 — Output Ripple: 48  $V_{IN}$  3.3  $V_{OUT}$  at 10 A.  $V_{OUT}$  = 20 mV/Div, 2.0  $\mu$ s/Div;  $C_{OUT}$  = 6 x 100  $\mu$ F Ceramic



Figure 17 — Switching Frequency vs. Load Current



Figure 18 — Output Ripple: 48  $V_{IN}$ , 3.3  $V_{OUT}$  at 5 A.  $V_{OUT}$  = 20 mV/Div, 2.0  $\mu$ s/Div;  $C_{OUT}$  = 6 x 100  $\mu$ F Ceramic





Figure 19 Load Current vs. Ambient Temperature, O LFM



Figure 20 Load Current vs. Ambient Temperature, 200 LFM



Figure 21 Load Current vs. Ambient Temperature, 400 LFM



Figure 22 Output Current vs. Error Voltage V(EAO)



Figure 23 Modulator Gain vs. Error Voltage (VEAO)



Figure 24 Output Equivalent Resistance vs. Error Voltage V(EAO)

Specifications apply for -40°C <T $_J <$  125°C,  $V_{IN} =$  48 V,  $V_{VDR} =$  5.1 V +/- 2%, L1 = 420 nH [1] unless other conditions are noted.

| Parameter                                                  | Symbol                                | Conditions                                                                      | Min   | Тур                 | Max   | Unit  |
|------------------------------------------------------------|---------------------------------------|---------------------------------------------------------------------------------|-------|---------------------|-------|-------|
|                                                            |                                       |                                                                                 |       |                     |       |       |
|                                                            |                                       | Input Specifications                                                            |       |                     |       |       |
| Input Voltage                                              | V <sub>IN_DC</sub>                    |                                                                                 | 36    | 48                  | 60    | V     |
| Input Current                                              | I <sub>IN_DC</sub>                    | $V_{IN} = 48 \text{ V}, T_C = 25^{\circ}\text{C}, I_{OUT} = 10 \text{ A}$       |       | 1.126               |       | А     |
| Input Current At Output Short (fault condition duty cycle) | I <sub>IN_Short</sub>                 | Short at terminals                                                              |       | 3.2                 | -     | mA    |
| Input Quiescent Current                                    | I <sub>Q VIN</sub>                    | Disabled                                                                        |       | 1.26                |       | mA    |
| input Quiescent Current                                    | 'Q_VIN                                | Enabled (no load)                                                               |       | 2.42                |       | IIIA  |
| Input Voltage Slew Rate                                    | V <sub>IN_SR</sub>                    |                                                                                 |       |                     | 1     | V/µs  |
|                                                            |                                       | Output Specifications                                                           |       |                     |       |       |
| EAIN Voltage Total Regulation                              | V <sub>OUT_DC</sub>                   | [2]                                                                             | 0.985 | 1.00                | 1.015 | V     |
| Output Voltage Trim Range                                  | V <sub>OUT_DC</sub>                   | [2][3]                                                                          | 4.0   | 5.0                 | 5.5   | V     |
| Line Regulation                                            | V <sub>OUT</sub> ( V <sub>IN</sub> )  | @ 25°C, 36 V <v<sub>IN &lt;60 V</v<sub>                                         |       | 0.10                |       | %     |
| Load Regulation                                            | V <sub>OUT</sub> ( I <sub>OUT</sub> ) | @ 25°C, 0.5 A <i<sub>OUT &lt;10 A</i<sub>                                       |       | 0.10                |       | %     |
| Output Voltage Ripple                                      | V <sub>OUT_AC</sub>                   | I <sub>OUT</sub> = 10 A, C <sub>OUT</sub> = 6 x 47 μF, 20 MHz BW <sup>[4]</sup> |       | 62.4                |       | mVp-p |
| Output Current                                             | I <sub>OUT_DC</sub>                   | [5]                                                                             | 0     |                     | 10    | А     |
| Current Limit                                              | I <sub>OUT_CL</sub>                   | L1 = 420 nH ±1%                                                                 | -     | 12                  | -     | А     |
|                                                            |                                       | Protection                                                                      |       |                     |       | '     |
| Input UVLO Start Threshold                                 | V <sub>UVLO_START</sub>               |                                                                                 | 33.8  | 34.8                | 35.8  | V     |
| Input UVLO Stop Hysteresis                                 | V <sub>UVLO_HYS</sub>                 |                                                                                 |       | 2.6                 |       | V     |
| Input UVLO Response Time                                   |                                       |                                                                                 |       | 1.25                |       | usec  |
| Input OVLO Stop Threshold                                  | V <sub>OVLO</sub>                     |                                                                                 | 62    | 64.3                | 66.2  | V     |
| Input OVLO Start Hysteresis                                | V <sub>OVLO_HYS</sub>                 |                                                                                 |       | 1.3                 |       | V     |
| Input OVLO Response Time                                   | t <sub>f</sub>                        |                                                                                 |       | 1.25                |       | usec  |
| Output Overvoltage Protection                              | V <sub>OVP</sub>                      | Above set V <sub>OUT</sub>                                                      |       | 20                  |       | %     |
| Overtemperature Fault Threshold                            | T <sub>OTP</sub>                      |                                                                                 |       | 130                 |       | °C    |
| Ovetemperature Restart Hysteresis                          | T <sub>OTP_HYS</sub>                  |                                                                                 |       | 30                  |       | °C    |
|                                                            | ·                                     | Timing                                                                          |       | ·                   |       | _     |
| Switching Frequency                                        | f <sub>S</sub>                        | $^{[6]}$ 48 $V_{IN}$ to 55 $V_{OUT}$ , 3 A out, L1 = 420 nH ±1%                 | -     | 600                 | -     | kHz   |
| Fault Restart Delay                                        | t <sub>FR_DLY</sub>                   |                                                                                 |       | 30                  |       | ms    |
|                                                            |                                       | Sync In (SYNCI)                                                                 | ·     |                     |       |       |
| Synchronization Frequency Range                            | f <sub>SYNCI</sub>                    | Relative to set switching frequency [3]                                         | 50    |                     | 110   | %     |
| SYNCI Threshold                                            | V <sub>SYNCI</sub>                    |                                                                                 |       | V <sub>VDR</sub> /2 |       | V     |

<sup>[1]</sup> All parameters reflect regulator and inductor system performance. Measurements were made using a standard PI354x evaluation board with 2.5 x 4" dimensions and 4 layer, 2 oz copper. Refer to inductor pairing table within Application Description section for specific inductor manufacturer and value.



Regulator is assured to meet performance specifications by design, test correlation, characterization, and/or statistical process control. Output voltage is determined by an external feedback divider ratio.

Output current capability may be limited and other performance may vary from noted electrical characteristics when Vout is not set to nominal.

<sup>[4]</sup> Refer to Output Ripple plots.

Refer to Load Current vs. Ambient Temperature curves.

<sup>[6]</sup> Refer to Switching Frequency vs. Load current curves.

Specifications apply for -40°C <T $_J$  < 125°C,  $V_{IN}$  = 48 V,  $V_{VDR}$  = 5.1 V +/- 2%, L1 = 420 nH [1] unless other conditions are noted.

| Parameter                                       | Symbol                | Conditions                               | Min                   | Тур | Max  | Unit |
|-------------------------------------------------|-----------------------|------------------------------------------|-----------------------|-----|------|------|
|                                                 |                       |                                          |                       |     |      |      |
|                                                 |                       | Sync Out (SYNCO)                         |                       |     |      |      |
| SYNCO High                                      | V <sub>SYNCO_HI</sub> | Source 1 mA                              | V <sub>VDR</sub> -0.5 |     |      | V    |
| SYNCO Low                                       | V <sub>SYNCO_LO</sub> | Sink 1 mA                                |                       |     | 0.5  | V    |
| SYNCO Rise Time                                 | t <sub>SYNCO_RT</sub> | 20 pF load                               |                       | 10  |      | ns   |
| SYNCO Fall Time                                 | t <sub>SYNCO_FT</sub> | 20 pF load                               |                       | 10  |      | ns   |
|                                                 |                       | Soft Start, Tracking and Error Amplifier |                       |     |      |      |
| TRK Active Range (Nominal)                      | $V_{TRK}$             |                                          | 0                     |     | 1.08 | V    |
| TRK Enable Threshold                            | V <sub>TRK_OV</sub>   |                                          | 20                    | 40  | 60   | mV   |
| TRK to EAIN Offset                              | V <sub>EIAN_OV</sub>  |                                          | 50                    | 80  | 110  | mV   |
| Charge Current (Soft – Start)                   | I <sub>TRK</sub>      |                                          | -70                   | -50 | -30  | μΑ   |
| Discharge Current (Fault)                       | I <sub>TRK_DIS</sub>  | V <sub>TRK</sub> = 0.5 V                 |                       | 10  |      | mA   |
| Soft-Start Time                                 | t <sub>SS</sub>       | $C_{TRK} = 0$                            | 0.6                   | .94 | 1.6  | mS   |
| Error Amplifier Trans-Conductance               | GMeao                 | [2]                                      |                       | 5.1 |      | ms   |
| PSM Skip Threshold                              | PSM <sub>SKIP</sub>   | [2]                                      |                       | 0.8 |      | V    |
| Error Amplifier Output Impedance                | R <sub>OUT</sub>      | [2]                                      | 1                     |     |      | MOhm |
| Internal Compensation Capacitor                 | Chf                   | [2]                                      |                       | 56  |      | pf   |
| Internal Compensation Resistor                  | Rzi                   | [2]                                      |                       | 6k  |      | Ohm  |
|                                                 |                       | Enable                                   |                       |     |      |      |
| High Threshold                                  | V <sub>EN_HI</sub>    |                                          | 0.9                   | 1   | 1.1  | V    |
| Low Threshold                                   | V <sub>EN_LO</sub>    |                                          | 0.7                   | 0.8 | 0.9  | V    |
| Threshold Hysteresis                            | V <sub>EN_HYS</sub>   |                                          | 100                   | 200 | 300  | mV   |
| Enable Pull-Up Voltage<br>(floating, no fault)  | V <sub>EN_PU</sub>    |                                          |                       | 2   |      | V    |
| Enable Pull-Down Voltage<br>(floating, faulted) | V <sub>EN_PD</sub>    |                                          |                       | 0   |      | V    |
| Source Current                                  | I <sub>EN_SO</sub>    |                                          |                       | -50 |      | μΑ   |
| Sink Current                                    | I <sub>EN_SK</sub>    |                                          |                       | 50  |      | μΑ   |

<sup>[1]</sup> All parameters reflect regulator and inductor system performance. Measurements were made using a standard PI354x evaluation board with 2.5 x 4" dimensions and 4 layer, 2 oz copper. Refer to inductor pairing table within Application Description section for specific inductor manufacturer and value.



Regulator is assured to meet performance specifications by design, test correlation, characterization, and/or statistical process control. Output voltage is determined by an external feedback divider ratio.

<sup>[3]</sup> Output current capability may be limited and other performance may vary from noted electrical characteristics when Vout is not set to nominal.

<sup>[4]</sup> Refer to Output Ripple plots.

<sup>[5]</sup> Refer to Load Current vs. Ambient Temperature curves.

<sup>[6]</sup> Refer to Switching Frequency vs. Load current curves.



Figure 25 — Regulator Efficiency



Figure 26 — Transient Response: 5 A to 10 A, at 1 A/ $\mu$ s. 48  $V_{IN}$  to 5.0  $V_{OUT}$  = 6 x 47  $\mu$ F Ceramic



Figure 27 — Output Short Circuit @  $V_{IN} = 48 \text{ V}$ 



Figure 28 — Output Ripple: 48  $V_{IN}$  5.0  $V_{OUT}$  at 10 A.  $V_{OUT}$  = 20 mV/Div, 2.0  $\mu$ s/Div;  $C_{OUT}$  = 6 x 47  $\mu$ F Ceramic



Figure 29 — Switching Frequency vs. Load Current



Figure 30 — Output Ripple: 48  $V_{IN}$ , 5.0  $V_{OUT}$  at 5 A.  $V_{OUT}$  = 20 mV/Div, 2.0  $\mu$ s/Div;  $C_{OUT}$  = 6 x 47  $\mu$ F Ceramic





Figure 31 — Load Current vs. Ambient Temperature, 0 LFM



Figure 32 — Load Current vs. Ambient Temperature, 200 LFM



Figure 33 — Load Current vs. Ambient Temperature, 400 LFM



Figure 34 — Output Current vs. Error Voltage V(EAO)



Figure 35 — Modulator Gain vs. Error Voltage (VEAO)



Figure 36 — Output Equivalent Resistance vs. Error Voltage V(EAO)



Specifications apply for -40°C <T $_J$  < 125°C,  $V_{IN}$  = 48 V,  $V_{VDR}$  = 5.1 V +/- 2%, L1 = 900 nH [1] unless other conditions are noted.

| Parameter                                                  | Symbol                                | Conditions                                                                     | Min      | Тур                 | Max   | Unit     |
|------------------------------------------------------------|---------------------------------------|--------------------------------------------------------------------------------|----------|---------------------|-------|----------|
|                                                            |                                       |                                                                                |          |                     |       |          |
|                                                            |                                       | Input Specifications                                                           |          |                     |       |          |
| Input Voltage                                              | V <sub>IN_DC</sub>                    |                                                                                | 36       | 48                  | 60    | V        |
| Input Current                                              | I <sub>IN_DC</sub>                    | $V_{IN} = 48 \text{ V, } T_C = 25^{\circ}\text{C, } I_{OUT} = 9 \text{ A}$     |          | 2.33                |       | А        |
| Input Current At Output Short (fault condition duty cycle) | I <sub>IN_Short</sub>                 | Short at terminals                                                             |          | 3.3                 | -     | mA       |
| Input Quiescent Current                                    | I <sub>O VIN</sub>                    | Disabled                                                                       |          | 1.26                |       | mA       |
| input Quiescent Current                                    | 'Q_VIN                                | Enabled (no load)                                                              |          | 2.9                 |       | IIIA     |
| Input Voltage Slew Rate                                    | V <sub>IN_SR</sub>                    |                                                                                |          |                     | 1     | V/µs     |
|                                                            |                                       | Output Specifications                                                          |          |                     |       |          |
| EAIN Voltage Total Regulation                              | V <sub>OUT_DC</sub>                   | [2]                                                                            | 0.985    | 1.00                | 1.015 | V        |
| Output Voltage Trim Range                                  | V <sub>OUT_DC</sub>                   | [2][3]                                                                         | 6.5      | 12                  | 14    | V        |
| Line Regulation                                            | V <sub>OUT</sub> ( V <sub>IN</sub> )  | @ 25°C, 36 V <v<sub>IN &lt;60 V</v<sub>                                        |          | 0.10                |       | %        |
| Load Regulation                                            | V <sub>OUT</sub> ( I <sub>OUT</sub> ) | @ 25°C, 0.5 A <i<sub>OUT &lt;9 A</i<sub>                                       |          | 0.10                |       | %        |
| Output Voltage Ripple                                      | V <sub>OUT_AC</sub>                   | I <sub>OUT</sub> = 9 A, C <sub>OUT</sub> = 6 x 10 μF, 20 MHz BW <sup>[4]</sup> |          | 114                 |       | mVp-p    |
| Output Current                                             | I <sub>OUT_DC</sub>                   | [5]                                                                            | 0        |                     | 9     | А        |
| Current Limit                                              | I <sub>OUT_CL</sub>                   | L1 = 900 nH ±1%                                                                | -        | 10.5                | -     | А        |
|                                                            |                                       | Protection                                                                     | <u>'</u> |                     |       | '        |
| Input UVLO Start Threshold                                 | V <sub>UVLO_START</sub>               |                                                                                | 33.8     | 34.8                | 35.8  | V        |
| Input UVLO Stop Hysteresis                                 | V <sub>UVLO_HYS</sub>                 |                                                                                |          | 2.6                 |       | V        |
| Input UVLO Response Time                                   |                                       |                                                                                |          | 1.25                |       | usec     |
| Input OVLO Stop Threshold                                  | V <sub>OVLO</sub>                     |                                                                                | 62       | 64.3                | 66.2  | V        |
| Input OVLO Start Hysteresis                                | V <sub>OVLO_HYS</sub>                 |                                                                                |          | 1.3                 |       | V        |
| Input OVLO Response Time                                   | t <sub>f</sub>                        |                                                                                |          | 1.25                |       | usec     |
| Output Overvoltage Protection                              | V <sub>OVP</sub>                      | Above set V <sub>OUT</sub>                                                     |          | 20                  |       | %        |
| Overtemperature Fault Threshold                            | T <sub>OTP</sub>                      |                                                                                |          | 130                 |       | °C       |
| Ovetemperature Restart Hysteresis                          | T <sub>OTP_HYS</sub>                  |                                                                                |          | 30                  |       | °C       |
|                                                            |                                       | Timing                                                                         |          | '                   |       | <u> </u> |
| Switching Frequency                                        | f <sub>S</sub>                        | $^{[6]}$ 48 $V_{IN}$ to 12 $V_{OUT}$ , 2 A out, L1 = 900 nH ±1%                | -        | 800                 | -     | kHz      |
| Fault Restart Delay                                        | t <sub>FR_DLY</sub>                   |                                                                                |          | 30                  |       | ms       |
|                                                            |                                       | Sync In (SYNCI)                                                                |          |                     |       |          |
| Synchronization Frequency Range                            | f <sub>SYNCI</sub>                    | Relative to set switching frequency [3]                                        | 50       |                     | 110   | %        |
| SYNCI Threshold                                            | V <sub>SYNCI</sub>                    |                                                                                |          | V <sub>VDR</sub> /2 |       | V        |

<sup>[1]</sup> All parameters reflect regulator and inductor system performance. Measurements were made using a standard PI354x evaluation board with 2.5 x 4" dimensions and 4 layer, 2 oz copper. Refer to inductor pairing table within Application Description section for specific inductor manufacturer and value.



<sup>[2]</sup> Regulator is assured to meet performance specifications by design, test correlation, characterization, and/or statistical process control. Output voltage is determined by an external feedback divider ratio.

Output current capability may be limited and other performance may vary from noted electrical characteristics when Vout is not set to nominal.

<sup>[4]</sup> Refer to Output Ripple plots.

<sup>[5]</sup> Refer to Load Current vs. Ambient Temperature curves.

Refer to Switching Frequency vs. Load current curves.



Figure 66 — GMlgh(s) Gain/Phase Plot Compensated



Figure 67 — Lighting Application Loop Gain/Phase Plot

#### **Filter Considerations**

The PI354x-00 requires low impedance ceramic input capacitors (X7R/X5R or equivalent) to ensure proper start up and high frequency decoupling for the power stage. The PI354x-00 will draw nearly all of the high frequency current from the low impedance ceramic capacitors when the main high side MOSFET(s) are conducting. During the time the MOSFET(s) are off, the input capacitors are replenished from the source. Table 4 shows the recommended input and output capacitors to be used for the PI354x-00 as well as per capacitor RMS ripple current and the input and output ripple voltages. Table 5 includes the recommended input and output ceramic capacitors.

It is very important to verify that the voltage supply source as well as the interconnecting lines are stable and do not oscillate. Input Filter Case 1; Inductive source and local, external, input decoupling capacitance with negligible ESR (i.e.: ceramic type):

The voltage source impedance can be modeled as a series R(line) L(line) circuit. The high performance ceramic decoupling capacitors will not significantly damp the network because of their low ESR; therefore in order to guarantee stability the following conditions must be verified:

$$R_{line} > \frac{L_{line}}{(Cin_{int} + Cin_{ext}) \cdot |r\_EQin|}$$
 (16)

$$R_{line} << lr\_EQinl$$
 (17)

Where r\_EQin can be calculated by dividing the lowest line voltage by the full load input current. It is critical that the line source impedance be at least an octave lower than the converter's dynamic input resistance, Equation (17). However, R\_line cannot be made arbitrarily low otherwise Equation (16) is violated and the system will show instability, due to an under-damped RLC input network.

Input Filter case 2; Inductive source and local, external input decoupling capacitance with significant RCIN\_EXT ESR (i.e.: electrolytic type):

In order to simplify the analysis in this case, the voltage source impedance can be modeled as a simple inductor Lline.

$$|r\_EQin| > R_{cin_{ext}} \tag{18}$$

$$\frac{L_{line}}{(Cin_{int} \cdot R_{cin_{ext}})} > lr\_EQinl$$
 (19)

Notice that, the high performance ceramic capacitors CIN\_INT within the PI354x-00 should be included in the external electrolytic capacitance value for this purpose. The stability criteria will be:

Equation (19) shows that if the aggregate ESR is too small – for example by using very high quality input capacitors ( $C_{\text{IN\_EXT}}$ ) – the system will be under-damped and may even become destabilized. As noted, an octave of design margin in satisfying Equation (18) should be considered the minimum.

When applying an electrolytic capacitor for input filter damping the ESR value must be chosen to avoid loss of converter efficiency and excessive power dissipation in the electrolytic capacitor.



#### **VDR Bias Regulator**

The VDR internal bias regulator is a ZVS switching regulator that resides internal to the PI354x-00 product family. It is intended strictly for use to power the internal controller and driver circuitry. The power capability of this regulator is sized only for the PI354x-00, with adequate reserve for the application it was intended for. It may be used for as a pull-up source for open collector applications and for other very low power use with the following restrictions:

- No direct connection is allowed. Any noise source that can disturb the VDR voltage can also affect the internal controller operation.
- 2. All loads must be locally de-coupled using a 0.1 µF ceramic capacitor. This capacitor must be connected to the VDR output through a series resistor no smaller than 1 k. which forms a loss pass filter and limits the total current to 5 mA.

#### **System Design Considerations**

- 1. Inductive loads- As with all power electronic applications, consideration must be given to driving inductive loads that may be exposed to a fault in the system which could result in consequences beyond the scope of the power supply primary protection mechanisms. An inductive load could be a filter, fan motor or even excessively long cables. Consider an instantaneous short circuit through an un-damped inductance that occurs when the output capacitors are already at an initial condition of fully charged. The only thing that limits the current is the inductance of the short circuit and any series resistance. Even if the power supply is off at the time of the short circuit, the current could ramp up in the external inductor and store considerable energy. The release of this energy will result in considerable ringing, with the possibility of ringing nodes connected to the output voltage below ground. The system designer should plan for this by considering the use of other external circuit protection such as load switches, fuses, and transient voltage protectors. The inductive filters should be critically damped to avoid excessive ringing or damaging voltages. Adding a high current Schottky diode from the output voltage to PGND close to the PI354x-00 is recommended for these applications.
- 2. Low voltage operation there is no isolation from an SELV (Safety-Extra-Low-Voltage) power system. Powering low voltage loads from input voltages as high as 60 V may require additional consideration to protect low voltage circuits from excessive voltage in the event of a short circuit from input to output. A fast TVS (transient voltage suppressor) gating an external load switch is an example of such protection.
- 3. Use of Lighting Mode (LGH) as a battery charger is certainly very feasible. It is fashionable to design these chargers such that the battery is always connected to it. Since the Buck topology is not isolated, shorting the input terminals or capacitors of an unpowered regulator/charger could allow damaging current flow through the body diode of the high side MOSFET that would be unprotected by a conventional input fuse. It is recommended to connect the PI354x-00 family to the battery using an active ORing device if LGH mode is used as a constant current battery charger. The same should be considered for super-capacitor applications as well.



| Device | V <sub>IN</sub><br>(V) | I <sub>LOAD</sub> (A) | C <sub>INPUT</sub><br>Ceramic<br>X5R | С <sub>ОИТРИТ</sub><br>Ceramic<br>X5R | C <sub>INPUT</sub><br>Ripple<br>Current<br>( <sub>IRMS</sub> ) | C <sub>OUTPUT</sub><br>Ripple<br>Current<br>(I <sub>RMS</sub> ) | Input<br>Ripple<br>(mVpp) | Output<br>Ripple<br>(mVpp) | Transient<br>Deviation<br>(mVpk) | Recovery<br>Time<br>(µs) | Load<br>Step<br>(A)<br>(Slew/µs) |          |   |
|--------|------------------------|-----------------------|--------------------------------------|---------------------------------------|----------------------------------------------------------------|-----------------------------------------------------------------|---------------------------|----------------------------|----------------------------------|--------------------------|----------------------------------|----------|---|
| PI3542 | 48                     | 10                    | 5 x 2.2 μF                           | 6 x 100 µF                            | 0.7                                                            | 1.32 416 47                                                     | -/+80                     | 40                         | 5                                |                          |                                  |          |   |
| 113342 | 40                     | 5                     | 100 V                                | ο χ του μι                            | 0.7                                                            | 1.32                                                            | 220                       | 22                         | -7+60                            | 40                       | (1 A/µs)                         |          |   |
| PI3543 | 48                     | 10                    | 5 x 2.2 μF                           | 6 v 100 uE                            | 100 μF 0.8 1.3                                                 | 1 2                                                             | 464                       | 61.6                       | /. 00                            | -/+90                    | 40                               | 5        |   |
| 113343 | 40                     | 5                     | 100 V                                | ο χ του μι                            |                                                                | 230 31                                                          | -/+90                     | 7130                       | 40                               | -40                      | (1 A/µs)                         |          |   |
| PI3545 | 48                     | 10 5 x 2.2 µ          | 5 x 2.2 μF                           | 6 v 47 uE                             | 6 v 47 uF                                                      | 6 x 47 μF                                                       | .88                       | 1.37                       | 485                              | 62                       | -/+150                           | 40       | 5 |
| 113343 | 40                     | 5                     | 100 V                                | 0 Χ 47 μι                             | .00                                                            | 1.57                                                            | 245                       | 32                         | -/+150                           | 40                       | (1 A/µs)                         |          |   |
| PI3546 | 48                     | 9                     | 5 x 2.2 μF                           | 6 x 10 μF                             | x 10 μF 1.12 1.26 880 114 -/+300                               | 5 x 10 μF 1.12                                                  |                           | /+ 300                     | 20                               | 5                        |                                  |          |   |
| 115540 |                        | 4.5                   | 100 V                                |                                       |                                                                |                                                                 | 1.20                      | 125                        | 33                               | -/+300                   | 20                               | (1 A/µs) |   |

Table 3 — Recommended input and output capacitance

| Murata Part Number   | Description           |
|----------------------|-----------------------|
| C3225X7S1H1106M250AB | 2.2 µF 100 V 1210 X7R |
| C3225X7S1H106M250AB  | 10 μF 50 V 1210 X7R   |
| GRM31CR60J107ME39L   | 100 μF 6.3 V 1206 X7R |
| GRM31CR61A476ME15L   | 47 μF 10 V 1206 X5R   |
| GRM32ER61H106MA12    | 10 μF 50 V 1210 X7R   |

Table 4 — Capacitor manufacturer part numbers

#### **Layout Guidelines**

To optimize maximum efficiency and low noise performance from a PI354x-00 design, layout considerations are necessary. Reducing trace resistance and minimizing high current loop returns along with proper component placement will contribute to optimized performance.

A typical buck converter circuit is shown in Figure 68. The potential areas of high parasitic inductance and resistance are the circuit return paths, shown as LR below.



Figure 68 — Typical Buck Regulator

The path between the COUT and CIN capacitors is of particular importance since the AC currents are flowing through both of them when Q1 is turned on. Figure 69, schematically, shows the reduced trace length between input and output capacitors. The shorter path lessens the effects that copper trace parasitics can have on the PI354x-00 performance.



Figure 69 — Current flow: Q1 closed

When Q1 is on and Q2 is off, the majority of  $C_{IN}$ 's current is used to satisfy the output load and to recharge the  $C_{OUT}$  capacitors. When Q1 is off and Q2 is on, the load current is supplied by the inductor and the  $C_{OUT}$  capacitor as shown in Figure 70. During this period  $C_{IN}$  is also being recharged by the  $V_{IN}$ . Minimizing  $C_{IN}$  loop inductance is important to reduce peak voltage excursions when Q1 turns off. Also, the difference in area between the  $C_{IN}$  loop and  $C_{OUT}$  loop is vital to minimize switching and GND noise.



Figure 70 — Current flow: Q2 closed



The recommended component placement, shown in Figure 71, illustrates the tight path between  $C_{IN}$  and  $C_{OUT}$  (and  $V_{IN}$  and  $V_{OUT}$ ) for the high AC return current. This optimized layout is used on the PI354x-00 evaluation board.



Figure 71 — Recommended component placement and metal routing

Figure 72 details the recommended receiving footprint for PI354x-00 10 mm x 10 mm package. All pads should have a final copper size of 0.55 mm x 0.55 mm, whether they are solder-mask defined or copper defined, on a 1 mm x 1 mm grid. All stencil openings are 0.45 mm when using either a 5 mil or 6 mil stencil.

## **Recommended PCB Footprint and Stencil**



Figure 72 — Recommended Receiving PCB footprint



## **Package Drawings**





PACKAGE TOP VIEW





**DETAIL B** 



#### **NOTES**

- ① 'e' REPRESENTS THE BASIC TERMINAL PITCH. SPECIFIES THE TRUE GEOMETRIC POSITION OF THE TERMINAL AXIS.
- 2 DIMENSION b' APPLIES TO METALLIZED PAD OPENING.
- 3 DIMENSION 'A' INCLUDES PACKAGE WARPAGE.
- (4) EXPOSED METALLIZED PADS ARE CU PADS WITH SURFACE FINISH PROTECTION.
- ALL DIMENSIONS IN MILLIMETERS.

| SYMBOL | MIN       | NOM       | MAX   |  |  |  |
|--------|-----------|-----------|-------|--|--|--|
| А      | 2.49      | 2.56      | 2.63  |  |  |  |
| A1     | -         | _         | 0.04  |  |  |  |
| A2     | ı         | _         | 2.59  |  |  |  |
| b      | 0.50      | 0.55      | 0.60  |  |  |  |
| L      | 0.50      | 0.55      | 0.60  |  |  |  |
| D      |           | 10.00 BSC |       |  |  |  |
| E      | 10.00 BSC |           |       |  |  |  |
| D1     | 9.00 BSC  |           |       |  |  |  |
| E1     | 9.00 BSC  |           |       |  |  |  |
| е      |           | 1.00 BSC  |       |  |  |  |
| L1     | 0.175     | 0.225     | 0.275 |  |  |  |
| aaa    |           |           | 0.10  |  |  |  |
| bbb    |           |           | 0.10  |  |  |  |
| ccc    |           |           | 0.08  |  |  |  |
| ddd    |           |           | 0.10  |  |  |  |
| eee    |           |           | 0.08  |  |  |  |

**DIMENSIONS** 

# **Revision History**

| Revision  | Date       | Description                       | Page Number(s) |
|-----------|------------|-----------------------------------|----------------|
| 1.0 - 1.1 | 05/2015    | Released Engineering format/style | n/a            |
| 1.2       | 10/12/15   | Reformatted in new template       | n/a            |
| 1.3       | 02/1 %2016 | Updated PCB Footprint             | 34             |



# Vicor's comprehensive line of power solutions includes high density AC-DC and DC-DC modules and accessory components, fully configurable AC-DC and DC-DC power supplies, and complete custom power systems.

Information furnished by Vicor is believed to be accurate and reliable. However, no responsibility is assumed by Vicor for its use. Vicor makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication. Vicor reserves the right to make changes to any products, specifications, and product descriptions at any time without notice. Information published by Vicor has been checked and is believed to be accurate at the time it was printed; however, Vicor assumes no responsibility for inaccuracies. Testing and other quality controls are used to the extent Vicor deems necessary to support Vicor's product warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

Specifications are subject to change without notice.

#### **Vicor's Standard Terms and Conditions**

All sales are subject to Vicor's Standard Terms and Conditions of Sale, which are available on Vicor's webpage or upon request.

#### **Product Warranty**

In Vicor's standard terms and conditions of sale, Vicor warrants that its products are free from non-conformity to its Standard Specifications (the "Express Limited Warranty"). This warranty is extended only to the original Buyer for the period expiring two (2) years after the date of shipment and is not transferable.

UNLESS OTHERWISE EXPRESSLY STATED IN A WRITTEN SALES AGREEMENT SIGNED BY A DULY AUTHORIZED VICOR SIGNATORY, VICOR DISCLAIMS ALL REPRESENTATIONS, LIABILITIES, AND WARRANTIES OF ANY KIND (WHETHER ARISING BY IMPLICATION OR BY OPERATION OF LAW) WITH RESPECT TO THE PRODUCTS, INCLUDING, WITHOUT LIMITATION, ANY WARRANTIES OR REPRESENTATIONS AS TO MERCHANTABILITY, FITNESS FOR PARTICULAR PURPOSE, INFRINGEMENT OF ANY PATENT, COPYRIGHT, OR OTHER INTELLECTUAL PROPERTY RIGHT, OR ANY OTHER MATTER.

This warranty does not extend to products subjected to misuse, accident, or improper application, maintenance, or storage. Vicor shall not be liable for collateral or consequential damage. Vicor disclaims any and all liability arising out of the application or use of any product or circuit and assumes no liability for applications assistance or buyer product design. Buyers are responsible for their products and applications using Vicor products and components. Prior to using or distributing any products that include Vicor components, buyers should provide adequate design, testing and operating safeguards.

Vicor will repair or replace defective products in accordance with its own best judgment. For service under this warranty, the buyer must contact Vicor to obtain a Return Material Authorization (RMA) number and shipping instructions. Products returned without prior authorization will be returned to the buyer. The buyer will pay all charges incurred in returning the product to the factory. Vicor will pay all reshipment charges if the product was defective within the terms of this warranty.

#### **Life Support Policy**

VICOR'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF VICOR CORPORATION. As used herein, life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness. Per Vicor Terms and Conditions of Sale, the user of Vicor products and components in life support applications assumes all risks of such use and indemnifies Vicor against all liability and damages.

#### **Intellectual Property Notice**

Vicor and its subsidiaries own Intellectual Property (including issued U.S. and Foreign Patents and pending patent applications) relating to the products described in this data sheet. No license, whether express, implied, or arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Interested parties should contact Vicor's Intellectual Property Department.

The products described on this data sheet are protected by the following U.S. Patents Numbers: 6,788,033; 7,154,250; 7,561,446; 7,361,844; D496,906; D506,438; 6,940,013; 7,038,917; 6,969,909; 7,166,898; 6,421,262; 7,368,957; RE 40,072

Vicor Corporation 25 Frontage Road Andover, MA 01810 USA **Picor Corporation** 

51 Industrial Drive North Smithfield, RI 02896 USA

#### email

Customer Service: <u>custserv@vicorpower.com</u> Technical Support: <u>apps@vicorpower.com</u>

