# elmos"

# LIN SBC with Voltage Regulator and Watchdog

PRODUCTION DATA - May 20, 2015



ROHS compliant

#### **Features**

- System basis chip (SBC) for LIN applications LIN transceiver V2.1, V2.2, SAE-J2602, ISO9141
- Operating range 5V up to 28V, limited operating range 3.8V up to 40V
- typ. 10µA sleep current consumption
- 3.3V or 5.0V 2% in active mode, 5% in standby
- Peripheral Supply up to 100mA
- Flash mode
- TXD permanent dominant timeout
- Configurable µC window watchdog
- Very low bus leakage current in case of short to GND in sleep mode
- Edge triggered LIN remote wake-up
- VBAT 6:1 voltage divider
- BUS pin ESD-protected > 8 kV (IEC-61000-4-2)

### **Applications**

Smart applications connected to the LIN bus

# **Typical Application Circuit**

### **General Description**

The LIN-SBC with voltage regulator provides a LIN transceiver, the peripheral supply, reset generation for the  $\mu$ C and a watchdog.

The LIN SBC can be switched into standby- and sleep-mode which provides very low current consumption.

The device is capable to detect local and remote wake-up events to enable the voltage regulator. A flash mode provides higher data rate for end of line flashing.

#### **Ordering Information**

| Ordering<br>No.: | VDD<br>voltage | Temp. Range   | Package |
|------------------|----------------|---------------|---------|
| E52034C62C       | 3.3V           | -40℃ to +125℃ | QFN20L5 |
| E52035B62C       | 5.0V           | -40℃ to +125℃ | QFN20L5 |



### **Functional Diagram**



# **Pin Configuration**



Note: Top view, not to scale.

### **Pin Description**

| Pin     | Name                                                               | Туре          | Description                                                     |
|---------|--------------------------------------------------------------------|---------------|-----------------------------------------------------------------|
| 1       | VBAT                                                               | HV_S          | Battery supply sense input for the voltage divider              |
| 2       | n.c.                                                               |               | not connected                                                   |
| 3       | WAKE_N                                                             | A_I           | local wake up input, low active                                 |
| 4       | n.c.                                                               |               | not connected                                                   |
| 5       | VS                                                                 | HV_S          | battery supply voltage                                          |
| 6       | GND                                                                | HV_S          | ground                                                          |
| 7       | n.c.                                                               |               | not connected                                                   |
| 8       | LIN                                                                | HV_A_IO       | LIN bus terminal                                                |
| 9       | n.c.                                                               |               | not connected                                                   |
| 10      | RES_N                                                              | D_O           | reset output, low active                                        |
| 11      | WDIN                                                               | D_I           | watchdog trigger input                                          |
| 12      | WDOSC                                                              | A_I           | watchdog cycle time configuration                               |
| 13      | WDDM                                                               | D_I           | watchdog debug mode                                             |
| 14      | EN                                                                 | D_I           | enable input                                                    |
| 15      | TXD                                                                | D_IO          | data transmit input                                             |
| 16      | RXD                                                                | D_O           | receive data output                                             |
| 17      | DIV_ON                                                             | D_I           | input to switch on the internal voltage divider, active high    |
| 18      | PV                                                                 | A_O           | voltage divider output                                          |
| 19      | GND                                                                | S             | ground                                                          |
| 20      | VDD                                                                | S             | peripheral voltage supply                                       |
| Noto: / | - $ - $ $ - $ $ - $ $ - $ $ - $ $ - $ $ - $ $ - $ $ - $ $ - $ $ -$ | Digital S - S | Supply L - Input O - Output R - Bidiractional HV - High Voltage |

**Note:** A = Analog, D = Digital, S = Supply, I = Input, O = Output, B = Bidirectional, HV = High Voltage

PRODUCTION DATA - May 20, 2015

# **1** Absolute Maximum Ratings

Stresses beyond these absolute maximum ratings listed below may cause permanent damage to the device. These are stress ratings only; operation of the device at these or any other conditions beyond those listed in the operational sections of this document is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. All voltages with respect to ground. Currents flowing into terminals are positive, those drawn out of a terminal are negative.

| Description                                                              | Condition                                                                                 | Symbol                                          | Min  | Max                  | Unit |
|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------|------|----------------------|------|
| DC voltage at pin VS                                                     | continuous                                                                                | $V_{S,DC}$                                      | -0.3 | 40                   | V    |
| Junction temperature                                                     | continuous                                                                                | T <sub>JUNC</sub>                               | -40  | 150                  | °C   |
| Storage temperature                                                      | continuous                                                                                | T <sub>STG</sub>                                | -55  | 165                  | °C   |
| DC voltage at pin WAKE_N                                                 | continuous, with<br>external<br>R <sub>WAKE N</sub> =3.3 kΩ,<br>C <sub>WAKE_N</sub> =22nF | V <sub>WAKE_N,DC</sub>                          | -2   | V <sub>S</sub> + 0.3 | V    |
| DC current at pin WAKE_N                                                 | continuous                                                                                | IWAKE_N,DC                                      | -10  | 10                   | mA   |
| DC voltage at pin VDD<br>E520.35 (5.0V device)                           | continuous                                                                                | V <sub>DD,DC5.0</sub>                           | -0.3 | 5.5                  | V    |
| DC voltage at pin VDD<br>E520.34 (3.3V device)                           | continuous                                                                                | $V_{DD,DC3.3}$                                  | -0.3 | 3.6                  | V    |
| DC current at pin VDD                                                    | continuous                                                                                |                                                 | -130 | 1                    | mA   |
| DC input voltage at pin LIN, VBAT                                        | continuous                                                                                | $V_{\text{LIN,DC}}, V_{\text{VBAT,DC}}$         | -24  | 40                   | V    |
| TRAN input voltage at pin LIN, VBAT                                      | pulse for max.<br>500ms                                                                   | V <sub>lin,tran</sub><br>V <sub>vbat,tran</sub> | -27  | 40                   | V    |
| DC Voltage Level for pin<br>EN,RES_N,RXD,TXD,WDIN,WDOSC,<br>WDDM, DIV_ON | continuous                                                                                | V <sub>IO,DC</sub>                              | -0.3 | $V_{DD,DC}$ +0.3     | V    |
| DC Current Level for pin<br>EN,RES_N,RXD,TXD,WDIN,WDOSC,<br>WDDM, DIV_ON | continuous                                                                                | I <sub>IO,DC</sub>                              | -10  | 1                    | mA   |

#### **ESD** Protection 2

| Description                                | Condition                                                                                                                                                            | Symbol                            | Min  | Max  | Unit |
|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------|------|------|
| ESD protection at pin LIN                  | AEC-Q100-002<br>(HBM), C=100pF,<br>R=1.5kΩ chip level                                                                                                                | V <sub>LIN,ESDHBM</sub><br>to GND | -8   | +8   | kV   |
| ESD protection at pin VS                   | AEC-Q100-002<br>(HBM), C=100pF,<br>R=1.5kΩ chip level                                                                                                                | $V_{vsup,esdhbm}$ to GND          | -8   | +8   | kV   |
| ESD protection at pin LIN <sup>1)</sup>    | IEC 61000-4-2<br>C=150 pF, R=330Ω                                                                                                                                    | V <sub>LIN,ESD</sub><br>to GND    | -8   | +8   | kV   |
| ESD protection at pin VS <sup>1)</sup>     | IEC 61000-4-2<br>C=150 pF, R=330 $\Omega$<br>with external<br>C <sub>VS,RF</sub> =100nF                                                                              | V <sub>vsup,esp</sub><br>to GND   | -8   | +8   | kV   |
| ESD protection at all pins                 | AEC-Q100-002<br>(HBM), C=100pF,<br>R=1.5kΩ chip level                                                                                                                | $V_{\text{PIN,ESDHBM}}$           | -2   | +2   | kV   |
| ESD protection at pin WAKE_N               | AEC-Q100-002<br>(HBM), C=100pF,<br>R=1.5kΩ chip level                                                                                                                | V <sub>WAKE_N</sub><br>to GND     | -8   | +8   | kV   |
| ESD protection at pin WAKE_N <sup>1)</sup> | $\begin{array}{l} \text{IEC 61000-4-2} \\ \text{with external} \\ \text{R}_{\text{WAKE_N}=3.3 \text{ k}\Omega,} \\ \text{C}_{\text{WAKE_N}=22\text{nF}} \end{array}$ | V <sub>WAKE_N</sub><br>to GND     | -8   | +8   | kV   |
| ESD protection at all pins                 | AEC-Q100-011<br>(CDM), R=1 Ω chip<br>level                                                                                                                           | VPIN,ESDCDM                       | -500 | +500 | V    |
| ESD protection at all pins                 | AEC-Q100-003 (MM),<br>C=200 pF chip level                                                                                                                            | $V_{PIN,ESDMM}$                   | -200 | +200 | V    |

<sup>1)</sup> verified with capacitor of

CLIN=0pF, CLIN=220pF at pin LIN, CVS,RF=100nF at pin VS and C<sub>WAKE N</sub>=22nF, R<sub>WAKE N</sub>=3.3kΩ at pin WAKE\_N

#### **Recommended Operating Conditions** 3

| Description                                                                | Condition               | Symbol                             | Min | Тур | Max | Unit |
|----------------------------------------------------------------------------|-------------------------|------------------------------------|-----|-----|-----|------|
| Full functional range<br>VDD and LIN within limits                         |                         | $V_{\text{S},\text{FUNC}}$         | 5   | -   | 18  | V    |
| limited functional range,<br>VDD keeps active                              | I <sub>DD</sub> > -60mA | $V_{\text{S},\text{FL},\text{LR}}$ | 3.8 | -   | 5   | V    |
| limited functional range<br>due to power dissipation and LIN<br>conformity |                         | $V_{S,FL,HR}$                      | 18  | -   | 40  | V    |
| ambient temperature                                                        |                         | T <sub>AMB</sub>                   | -40 | -   | 125 | å    |
| maximum IO current at each pin, if not specified otherwise                 |                         | I <sub>IO,LUP</sub>                | -10 | -   | 10  | mA   |

#### **Thermal Characteristics** 4

| Description                                                          | Condition                                   | Symbol    | Min | Тур | Max | Unit |
|----------------------------------------------------------------------|---------------------------------------------|-----------|-----|-----|-----|------|
| Thermal resistance junction to ambient QFN20L5 package <sup>1)</sup> | according to<br>JEDEC standard<br>JESD-51-5 | $R_{TJA}$ | -   | 22  | -   | K/W  |

<sup>1)</sup> Values are based on method according to JEDEC JESD-51-5.

#### 5 **Electrical Characteristics**

 $(V_s = +5V \text{ to } +28V, T_{amb} = -40 \degree C \text{ to } +125 \degree C, \text{ unless otherwise noted.}$ Typical values are at  $V_s = +12.0V$  and  $T_{amb} = +25 \degree C$ . Positive currents flow into the device pins.)

| Description                                                           | Condition                                                                                                                          | Symbol                   | Min | Тур | Max | Unit |
|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----|-----|-----|------|
| Power Supply and References                                           |                                                                                                                                    |                          |     |     |     |      |
| current consumption in active mode                                    | LIN dominant,<br>I <sub>DD</sub> =0mA                                                                                              | I <sub>S,ACT,DOM</sub>   | -   | 2.5 | 5   | mA   |
| current consumption in active mode                                    | LIN recessive,<br>I <sub>DD</sub> =0mA                                                                                             | I <sub>S,ACT,REC</sub>   | -   | 1.2 | 2   | mA   |
| standby current                                                       | standby mode,<br>V <sub>S</sub> =V <sub>LIN</sub> =V <sub>WAKE_N</sub><br>=13.5V,<br>I <sub>DD</sub> =0mA,<br>T <sub>J</sub> < 85℃ | I <sub>s,stby</sub>      | -   | 70  | 98  | μΑ   |
| sleep current                                                         |                                                                                                                                    | I <sub>S,SLEEP,40</sub>  | -   | 10  | 20  | μΑ   |
| sleep current                                                         | sleep mode,<br>LIN recessive,<br>$V_S = V_{LIN} = V_{WAKE_N}$<br>=13.5V, T <sub>J</sub> > 40 °C                                    | I <sub>S,SLEEP</sub>     | -   | -   | 25  | μA   |
| sleep current, LIN is neither<br>recessive nor dominant <sup>1)</sup> | sleep mode,<br>LIN is floating<br>$V_S = V_{WAKE_N}$<br>=13.5V                                                                     | I <sub>S,SLEEP,LIN</sub> | -   | -   | 60  | μA   |
| SBC Operating Modes                                                   |                                                                                                                                    |                          |     |     |     |      |
| debounce filter for active mode transition                            |                                                                                                                                    | t <sub>2AM</sub>         | 23  | 25  | 44  | μs   |
| debounce filter for standby mode transition                           |                                                                                                                                    | t <sub>2STBY</sub>       | 23  | 25  | 44  | μs   |
| debounce filter for sleep mode transition                             |                                                                                                                                    | t <sub>2SLEEP</sub>      | 23  | 25  | 44  | μs   |
| debounce filter for flash mode transition                             |                                                                                                                                    | t <sub>2FM</sub>         | 2   | 4   | 6   | μs   |
| flash mode acknowledge pulsewidth                                     |                                                                                                                                    | t <sub>fmack</sub>       | 3   |     |     | μs   |
| flash mode time out                                                   |                                                                                                                                    | t <sub>FMTO</sub>        | 1.2 | -   | 2   | ms   |
| delay for switching off the VDD regulator after entering sleep mode   |                                                                                                                                    | $t_{\text{DD,OFFDEL}}$   | 64  | 128 | -   | μs   |

<sup>1)</sup> not production tested

# **Electrical Characteristics (continued)**

 $(V_s = +5V \text{ to } +28V, \text{ Tamb} = -40 \,^{\circ}\text{C} \text{ to } +125 \,^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at  $V_s = +12.0V$  and  $\text{Tamb} = +25 \,^{\circ}\text{C}$ . Positive currents flow into the device pins.)

| Description                                                        | Condition                                            | Symbol                   | Min | Тур | Max | Unit |
|--------------------------------------------------------------------|------------------------------------------------------|--------------------------|-----|-----|-----|------|
| Reset Parameters                                                   |                                                      |                          |     |     | I   | I    |
| power on reset according to pin VS                                 |                                                      | $V_{S,POR}$              | 4.0 | -   | 5.0 | V    |
| power down threshold according to<br>pin VS                        |                                                      | V <sub>S,PD</sub>        | 3.0 | -   | 3.8 | V    |
| reset assert level at pin VDD<br>E520.34 (3.3V device)             |                                                      | V <sub>DD,RSTA3.3</sub>  | 2.4 | -   | 2.8 | V    |
| reset assert level at pin VDD<br>E520.35 (5.0V device)             |                                                      | V <sub>DD,RSTA5.0</sub>  | 4.2 | -   | 4.6 | V    |
| reset release level at pin VDD<br>E520.34 (3.3V device)            |                                                      | V <sub>DD,RSTD3.3</sub>  | 2.6 | -   | 3.0 | V    |
| reset release level at pin VDD<br>E520.35 (5.0V device)            |                                                      | V <sub>DD,RSTD5.0</sub>  | 4.4 | -   | 4.8 | V    |
| reset hysteresis at pin VDD <sup>1)</sup><br>E520.34 (3.3V device) | V <sub>DD,RSTD3.3</sub> -<br>V <sub>DD,RSTA3.3</sub> | V <sub>DD,HYST3.3</sub>  | 100 | -   | 400 | mV   |
| reset hysteresis at pin VDD <sup>1)</sup><br>E520.35 (5.0V device) | V <sub>DD,RSTD5.0</sub> -<br>V <sub>DD,RSTA5.0</sub> | V <sub>DD,HYST5.0</sub>  | 100 | -   | 400 | mV   |
| RES_N activation time                                              |                                                      | t <sub>RES_N</sub>       | 2   | 3   | 5   | ms   |
| under-voltage debounce time                                        |                                                      | t <sub>res_n, rsta</sub> | 60  | -   | 90  | μs   |
| Monitor Parameters                                                 |                                                      |                          |     |     |     |      |
| thermal shutdown flag threshold                                    |                                                      | T <sub>SHDN</sub>        | 150 | -   | 180 | °C   |
| thermal shutdown flag hysteresis <sup>1)</sup>                     |                                                      | T <sub>HYST</sub>        | 5   | -   | 22  | K    |
| voltage regulator shut down<br>debounce time                       |                                                      | t <sub>DD,SHDN</sub>     | -   | 50  | -   | μs   |
| Local Wake Up                                                      |                                                      |                          |     |     |     |      |
| leakage current                                                    | V <sub>WAKE_N</sub> =V <sub>S</sub> =18V             | Iwake_n,leak             | -5  | -   | 5   | μA   |
| input low level                                                    |                                                      | $V_{WAKE\_N,INL}$        | 2.5 | 3.0 | 3.5 | V    |
| input high level                                                   |                                                      | $V_{WAKE\_N,INH}$        | 3.0 | 3.5 | 4.0 | V    |
| input hysteresis 1)                                                |                                                      | $V_{WAKE\_N,HYST}$       | 0.2 | 0.5 | 0.8 | V    |
| pull up current                                                    | V <sub>s</sub> < 28 V,<br>V <sub>WAKE_N</sub> = 0 V  | I <sub>WAKE_N,PU</sub>   | -30 | -10 | -   | μΑ   |
| input debouncing filter time                                       |                                                      | t <sub>wake_n,db</sub>   | -   | -   | 25  | μs   |

<sup>1)</sup> not production tested

# **Electrical Characteristics (continued)**

 $(V_s = +5V \text{ to } +28V, \text{ Tamb} = -40 \,^{\circ}\text{C} \text{ to } +125 \,^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at  $V_s = +12.0V$  and Tamb = +25  $^{\circ}\text{C}$ . Positive currents flow into the device pins.)

| Description                                                         | Condition                                                                                                                 | Symbol                  | Min                  | Тур | Мах                  | Unit |
|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------|----------------------|-----|----------------------|------|
| Voltage Regulator                                                   |                                                                                                                           |                         |                      |     |                      |      |
| output voltage range<br>E520.35 (5.0V device)                       | active mode<br>VS > 7V,<br>I <sub>VDD</sub> > -60mA                                                                       | V <sub>DD,ACT5.0</sub>  | 4.9                  | 5.0 | 5.1                  | V    |
| output voltage range<br>E520.34 (3.3V device)                       | active mode<br>I <sub>VDD</sub> > -60mA                                                                                   | $V_{DD,ACT3.3}$         | 3.23                 | 3.3 | 3.37                 | V    |
| output current range                                                | VDD accuracy 2%                                                                                                           | I <sub>DD,ACT</sub>     | -60                  | -   | -                    | mA   |
| output current range                                                | VDD accuracy 5%                                                                                                           | I <sub>DD,ACT</sub>     | -100                 | -   | -                    | mA   |
| output current limitation                                           |                                                                                                                           | I <sub>DD,LIM</sub>     | -230                 | -   | -130                 | mA   |
| voltage drop between<br>pin VS and pin VDD<br>E520.35 (5.0V device) | $3.8V < V_{s} < (V_{DD,ACTXX} + 300mV), -60mA < I_{DD}$                                                                   | $V_{\text{DD,LD60m}}$   | -                    | -   | 300                  | mV   |
| voltage drop between<br>pin VS and pin VDD<br>E520.35 (5.0V device) | $\begin{array}{l} 3.8V < V_{\text{S}} < \\ (\ V_{\text{DD},\text{ACTXX}} + 50mV \ ), \\ -5mA < I_{\text{DD}} \end{array}$ | $V_{\text{DD,LD5m}}$    | -                    | -   | 50                   | mV   |
| power supply ripple rejection ratio <sup>1)</sup>                   | 10 Hz to 100 Hz<br>10 $\mu$ F capacitor at<br>pin VDD,<br>V <sub>S</sub> = 14V,<br>I <sub>VDD</sub> = -15 mA              | PSRR                    | 50                   | -   | -                    | dB   |
| output voltage range <sup>1)</sup><br>E520.35 (5.0V device)         | standby mode                                                                                                              | V <sub>DD,STBY5.0</sub> | 4.75                 | 5.0 | 5.25                 | V    |
| output voltage range <sup>1)</sup><br>E520.34 (3.3V device)         | standby mode                                                                                                              | V <sub>DD,STBY3.3</sub> | 3.135                | 3.3 | 3.465                | V    |
| output current range                                                | standby mode                                                                                                              | I <sub>DD,STBY</sub>    | -60                  | -   | -                    | mA   |
| LIN Transceiver                                                     |                                                                                                                           |                         |                      |     |                      |      |
| functional range LIN transceiver                                    |                                                                                                                           | $V_{\text{LIN,VS}}$     | 7                    | -   | 18                   | V    |
| recessive output voltage                                            | TXD=high                                                                                                                  | $V_{\text{LIN,REC}}$    | V <sub>s</sub> -1V   | -   | Vs                   | V    |
| dominant output voltage                                             | TXD=low, $V_s$ =7.0V, $R_{LIN}$ =0.5k $\Omega$ to $V_s$                                                                   | $V_{\text{LIN,DOM}}$    | -                    | -   | 1.2                  | V    |
| dominant output voltage                                             | TXD=low, $V_S=18V$ , $R_{LIN}=0.5k\Omega$ to $V_S$                                                                        | V <sub>LIN,DOM1</sub>   | -                    | -   | 2.0                  | V    |
| receiver dominant level                                             |                                                                                                                           | $V_{\text{LIN,THDOM}}$  | -                    | -   | 0.4*V <sub>s</sub>   | V    |
| receiver recessive level                                            |                                                                                                                           | $V_{\text{LIN,THREC}}$  | 0.6*V <sub>s</sub>   | -   | -                    | V    |
| LIN bus center voltage                                              | V <sub>LIN,BUSCNT</sub> =<br>(V <sub>LIN,THDOM</sub> +<br>V <sub>LIN,THREC</sub> )/2                                      | V <sub>LIN,BUSCNT</sub> | 0.475*V <sub>s</sub> | -   | 0.525*V <sub>S</sub> | V    |
| receiver hysteresis                                                 | $V_{\text{LIN,THREC}}$ - $V_{\text{LIN,THDOM}}$                                                                           | $V_{\text{LIN,HYS}}$    | -                    | -   | 0.175*V <sub>s</sub> | V    |

<sup>1)</sup> not production tested

# **Electrical Characteristics (continued)**

 $(V_s = +5V \text{ to } +28V, \text{ Tamb} = -40 \,^{\circ}\text{C} \text{ to } +125 \,^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at  $V_s = +12.0V$  and Tamb = +25  $^{\circ}\text{C}$ . Positive currents flow into the device pins.)

| Description                                                                 | Condition                                                                                                                                                                              | Symbol                        | Min | Тур | Max | Unit |
|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----|-----|-----|------|
| output current limitation                                                   | $V_{\text{LIN}} = V_{\text{VS,MAX}} =$<br>18 V                                                                                                                                         | I <sub>LIN,LIM</sub>          | 40  | -   | 200 | mA   |
| pull up resistance                                                          |                                                                                                                                                                                        | $R_{\text{LIN},\text{SLAVE}}$ | 20  | 33  | 60  | kΩ   |
| leakage current flowing into pin LIN                                        | $    transmitter \\ passive, \\ 7V < V_S < 18V, \\ 7V < V_{LIN} < 18V, \\ V_{LIN} > V_S $                                                                                              | I <sub>LIN,BUSREC</sub>       | -   | 8   | 20  | μA   |
| pull up current flowing out of pin LIN                                      | transmitter<br>passive,<br>7V <v<sub>S&lt;18V,<br/>V<sub>LIN</sub>=0V</v<sub>                                                                                                          | I <sub>LIN,BUSDOM</sub>       | -1  | -   | -   | mA   |
| leakage current, loss of ground<br>(GND device = VS)                        | V <sub>S</sub> =13.5V,<br>0V <v<sub>LIN&lt;18V</v<sub>                                                                                                                                 | I <sub>LIN,NOGND</sub>        | -1  |     | 0.1 | mA   |
| LIN leakage current,<br>unsupplied node                                     | V <sub>S</sub> =0V,<br>0V <v<sub>LIN&lt;18V</v<sub>                                                                                                                                    | I <sub>LIN</sub>              | -   | 8   | 20  | μA   |
| LIN leakage current <sup>1)</sup> ,<br>unsupplied node, T = 85 $^{\circ}$ C | V <sub>S</sub> =0V,<br>0V <v<sub>LIN&lt;18V</v<sub>                                                                                                                                    | I <sub>LIN,85</sub>           | -   | -   | 15  | μA   |
| clamping voltage 1)                                                         | $V_{s}=0V, I_{LIN}=1mA$                                                                                                                                                                | $V_{\text{LIN,CLAMP}}$        | 40  |     | -   | V    |
| input capacitance 1)                                                        | $7V < V_{s} < 18V$                                                                                                                                                                     | $C_{\text{LIN,PIN}}$          | -   | -   | 30  | pF   |
| output slew rate                                                            | C <sub>LIN</sub> =1-10nF,<br>R <sub>LIN</sub> =0.5-1kΩ,<br>1µs<τ <sub>LIN</sub> <5µs,<br>V <sub>S</sub> =18V                                                                           | SR <sub>LIN,OUT</sub>         | 1   | -   | 3   | V/µs |
| output slew rate                                                            | $\begin{array}{l} C_{\text{LIN}}{=}1{-}10n\text{F}, \\ R_{\text{LIN}}{=}0.5{-}1k\Omega, \\ 1\mu\text{S}{<}\tau_{\text{LIN}}{<}5\mu\text{S}, \\ V_{\text{S}}{=}7.0\text{V} \end{array}$ | SR <sub>LIN,OUT1</sub>        | 0.5 | -   | 3   | V/µs |
| symmetry of rising and falling edge                                         | V <sub>S</sub> =18V                                                                                                                                                                    | t <sub>LIN,SYM</sub>          | -5  | -   | 5   | μS   |
| receive propagation delay                                                   |                                                                                                                                                                                        | t <sub>RXD,PDR</sub>          | -   | -   | 6   | μS   |
| receive propagation delay symmetry                                          |                                                                                                                                                                                        | t <sub>RXD,SYM</sub>          | -2  | -   | 2   | μS   |
| LIN bus receiver debounce time                                              |                                                                                                                                                                                        | t <sub>LIN,DB</sub>           | 0.3 | -   | 6   | μS   |
| wake-up debounce time                                                       |                                                                                                                                                                                        | t <sub>LIN,WU</sub>           | 70  | -   | 150 | μS   |

<sup>1)</sup> not production tested

# **Electrical Characteristics (continued)**

 $(V_s = +5V \text{ to } +28V, \text{ Tamb} = -40 \,^{\circ}\text{C} \text{ to } +125 \,^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at  $V_s = +12.0V$  and Tamb = +25  $^{\circ}\text{C}$ . Positive currents flow into the device pins.)

| Description                | Condition                                                                                                                                                                                                                                                                       | Symbol               | Min   | Тур | Max   | Unit  |
|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------|-----|-------|-------|
| Duty cycle 1 <sup>1)</sup> | $\begin{array}{l} V_{\text{LIN,THREC}}(max) \\ = 0.744^*V_{\text{S}}, \\ V_{\text{LIN,THDOM}}(max) \\ = 0.581^*V_{\text{S}}, V_{\text{S}} = 7 - \\ 18V, t_{\text{BIT}} = 50 \text{us}, \\ D_{\text{LIN,1}} = t_{\text{BUSREC}}(min) / \\ (2^*t_{\text{BIT}}) \end{array}$       | D <sub>LIN,1</sub>   | 0.396 | -   | -     | -     |
| Duty cycle 2 <sup>1)</sup> | $\begin{array}{l} V_{\text{LIN,THREC}}(min) \\ = 0.422^*V_{\text{S}}, \\ V_{\text{LIN,THDOM}}(min) \\ = 0.284^*V_{\text{S}}, V_{\text{S}} = 7 - \\ 18V, t_{\text{BIT}} = 50 \text{us}, \\ D_{\text{LIN,2}} = t_{\text{BUSREC}}(max) \\ /(2^*t_{\text{BIT}}) \end{array}$        | D <sub>LIN,2</sub>   | -     | -   | 0.581 | -     |
| Duty cycle 3 <sup>1)</sup> | $\begin{array}{l} V_{\text{,LIN,THREC}}(max) \\ = 0.778^{*}V_{\text{S}}, \\ V_{\text{LIN,THDOM}}(max) \\ = 0.616^{*}V_{\text{S}}, V_{\text{S}} = 7 - \\ 18V, t_{\text{BIT}} = 96\text{us}, \\ D_{\text{LIN,3}} = t_{\text{BUSREC}}(min) / \\ (2^{*}t_{\text{BIT}}) \end{array}$ | D <sub>LIN,3</sub>   | 0.417 | -   | -     | -     |
| Duty cycle 4 <sup>1)</sup> | $\begin{array}{l} V_{\text{LIN,THREC}}(min)\\ = 0.389^{*}V_{\text{S}},\\ V_{\text{LIN,THDOM}}(min)\\ = 0.251^{*}V_{\text{S}}, V_{\text{S}}{=}7{-}\\ 18V, t_{\text{BIT}}{=}96us,\\ D_{\text{LIN,4}}{=}t_{\text{BUSREC}}(max)\\ /(2^{*}t_{\text{BIT}}) \end{array}$               | D <sub>LIN,4</sub>   | -     | -   | 0.590 | -     |
| receive data baud rate     | flash mode,<br>V <sub>S</sub> =13V                                                                                                                                                                                                                                              | B <sub>LIN,RXD</sub> | -     | -   | 250   | kBaud |
| transmit data baud rate    | flash mode,<br>V <sub>s</sub> =13V                                                                                                                                                                                                                                              | BLIN, TXD            | -     | -   | 115   | kBaud |

<sup>1)</sup> Bus load conditions (C<sub>LIN</sub>, R<sub>LIN</sub>): 1nF, 1k $\Omega$ /6.8nF, 660 $\Omega$ /10nF, 500 $\Omega$ 

# **Electrical Characteristics (continued)**

 $(V_s = +5V \text{ to } +28V, \text{ Tamb} = -40 \,^{\circ}\text{C} \text{ to } +125 \,^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at  $V_s = +12.0V$  and Tamb =  $+25 \,^{\circ}\text{C}$ . Positive currents flow into the device pins.)

| Description                                                           | Condition                 | Symbol                                       | Min                    | Тур   | Max                    | Unit |
|-----------------------------------------------------------------------|---------------------------|----------------------------------------------|------------------------|-------|------------------------|------|
| EN                                                                    |                           |                                              |                        |       | · ·                    |      |
| input low level range                                                 |                           | $V_{\text{EN,INL}}$                          | -                      | -     | 0.25*V <sub>DD</sub>   | V    |
| input high level range                                                |                           | $V_{\text{EN,INH}}$                          | 0.75*V <sub>DD</sub>   | -     | -                      | V    |
| pull down resistor                                                    | $V_{EN}=5.0V$             | R <sub>EN,PD</sub>                           | 80                     | 150   | 220                    | kΩ   |
| input leakage                                                         | V <sub>EN</sub> =0V       | I <sub>EN,LEAK</sub>                         | -5                     | -     | 5                      | μA   |
| ТХD                                                                   |                           |                                              |                        |       | <u> </u>               |      |
| input low voltage range                                               |                           | $V_{TXD,INL}$                                | -                      | -     | 0.25*V <sub>DD</sub>   | V    |
| input high voltage range                                              |                           | V <sub>TXD,INH</sub>                         | 0.75*V <sub>DD</sub>   | -     | -                      | V    |
| output low level range                                                | I <sub>TXD</sub> =1mA     | V <sub>TXD,OUT</sub>                         | -0.3                   | -     | 0.6                    | V    |
| TXD pull up resistor                                                  | V <sub>TXD</sub> =0V      | R <sub>TXD,PU</sub>                          | 80                     | 150   | 220                    | kΩ   |
| TXD dominant detection                                                | TXD = low,<br>active mode | t <sub>txd,to</sub>                          | 6                      | 10    | 14                     | ms   |
| RXD                                                                   | 1                         |                                              |                        |       | 1                      |      |
| output low level range                                                | I <sub>RXD</sub> =1mA     | V <sub>RXD,OUT</sub>                         | -0.3                   | -     | 0.6                    | V    |
| pull up resistance<br>(E520.35 5V device)                             | V <sub>RXD</sub> =0V      | V <sub>RXD,PU</sub>                          | 3                      | 4     | 6                      | kΩ   |
| pull up resistance<br>(E520.34 3.3V device)                           | V <sub>RXD</sub> =0V      | V <sub>RXD,PU</sub>                          | 3                      | 5     | 10                     | kΩ   |
| Reset                                                                 | 1                         |                                              | 11                     |       | 1 1                    |      |
| output low level range                                                | I <sub>RES N</sub> =1mA   | V <sub>RES N,OUT</sub>                       | -0.3                   | -     | 0.6                    | V    |
| pull up resistance<br>(E520.35 5V device)                             | V <sub>RES_N</sub> =0V    | R <sub>RES_N,PU</sub>                        | 3                      | 4     | 6                      | kΩ   |
| pull up resistance<br>(E520.34 3.3V device)                           | V <sub>RES_N</sub> =0V    | R <sub>RES_N,PU</sub>                        | 3                      | 5     | 10                     | kΩ   |
| Watchdog                                                              | 1                         |                                              | 1 1                    |       | 1                      |      |
| input low level range at pins<br>WDIN, WDDM                           |                           | $V_{\text{WDIN,INL}}$                        | -                      | -     | 0.25 * V <sub>DD</sub> | V    |
| input high level at pins WDIN, WDDM                                   |                           | V <sub>WDIN,INH</sub>                        | 0.75 * V <sub>DD</sub> | -     | -                      | V    |
| pull down resistor at pins<br>WDIN, WDDM                              | $V_{WDIN}=5.0V$           | R <sub>WDIN,PD</sub><br>R <sub>WDDM,PD</sub> | 80                     | 150   | 220                    | kΩ   |
| reference current                                                     | V <sub>WDOSC</sub> =1V    | IWDOSC,REF                                   | -                      | 14    | -                      | μA   |
| External reference resistor                                           |                           | R <sub>WD,OSC</sub>                          | 10                     |       | 100                    | kΩ   |
| watchdog cycle time<br>for MIN/MAX limits see<br>chapter 6.5 Watchdog | $R_{WDOSC}=10k\Omega$     | T <sub>WD,CYC10k</sub>                       |                        | 10.2  |                        | ms   |
| watchdog cycle time<br>for MIN/MAX limits see<br>chapter 6.5 Watchdog | $R_{wDOSC}=100k\Omega$    | T <sub>WD,CYC100k</sub>                      |                        | 100.2 |                        | ms   |

PRODUCTION DATA - May 20, 2015

# **Electrical Characteristics (continued)**

(V<sub>S</sub> = +5V to +28V, Tamb = -40 °C to +125 °C, unless otherwise noted.

Typical values are at  $V_s = +12.0V$  and Tamb =  $+25 \,^{\circ}$ C. Positive currents flow into the device pins.)

|                                           | Symbol                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                  | тур                                                    | мах                                                    | Unit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| open window after<br>RES_N is<br>released | t <sub>wd,FIRST</sub>                                                                                                                                                                                     | 91                                                                                                                                                                                                                                                                                                                                                                                                                                               | 110                                                    | 135                                                    | ms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                           | $d_{\text{WD,OW}}$                                                                                                                                                                                        | -                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.5 *<br>*T <sub>WD,CYC</sub>                          | -                                                      | ms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                           | t <sub>wD,CW</sub>                                                                                                                                                                                        | -                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.5 *<br>T <sub>WD,CYC</sub>                           | -                                                      | ms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                           | t <sub>wD,RES</sub>                                                                                                                                                                                       | 414                                                                                                                                                                                                                                                                                                                                                                                                                                              | 512                                                    | 645                                                    | μS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                           | t <sub>wD,CMD</sub>                                                                                                                                                                                       | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                | -                                                      | -                                                      | μs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                           |                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                        |                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| $V_{S,PD} < V_{BAT} < 18V$                | $DR_{PV,3.3V}$                                                                                                                                                                                            | 5.86                                                                                                                                                                                                                                                                                                                                                                                                                                             | 5.95                                                   | 6.04                                                   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 5V < V <sub>BAT</sub> < 28V               | DR <sub>PV,5V</sub>                                                                                                                                                                                       | 5.86                                                                                                                                                                                                                                                                                                                                                                                                                                             | 5.95                                                   | 6.04                                                   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| V <sub>BAT</sub> = 13.8 V                 | IVBAT                                                                                                                                                                                                     | -                                                                                                                                                                                                                                                                                                                                                                                                                                                | 150                                                    | -                                                      | μA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| $V_{BAT} = -24 V$                         | I <sub>VBAT_REV</sub>                                                                                                                                                                                     | -1                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                        | -                                                      | mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 18 V < V <sub>BAT</sub> < 40 V            | V <sub>PV,MAX,3.3</sub><br>v                                                                                                                                                                              | -                                                                                                                                                                                                                                                                                                                                                                                                                                                | $1^*V_{DD}$                                            | -                                                      | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 28 V < V <sub>BAT</sub> < 40 V            | $V_{\text{PV,MAX,5V}}$                                                                                                                                                                                    | -                                                                                                                                                                                                                                                                                                                                                                                                                                                | $1^*V_{DD}$                                            | -                                                      | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                           | $V_{\text{DIV}\_\text{ON},\text{INL}}$                                                                                                                                                                    | -                                                                                                                                                                                                                                                                                                                                                                                                                                                | -                                                      | $0.25^*V_{DD}$                                         | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                           | $V_{\text{DIV}\_\text{ON},\text{INH}}$                                                                                                                                                                    | $0.75^*V_{\text{DD}}$                                                                                                                                                                                                                                                                                                                                                                                                                            | -                                                      | -                                                      | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| $V_{\text{DIV}_{ON}} = 5 \text{ V}$       | $R_{\text{DIV}\_\text{ON,PD}}$                                                                                                                                                                            | 80                                                                                                                                                                                                                                                                                                                                                                                                                                               | 150                                                    | 220                                                    | kΩ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                           | open window after<br>RES_N is<br>released<br>$V_{S,PD} < V_{BAT} < 18V$ $5V < V_{BAT} < 28V$ $V_{BAT} = 13.8 V$ $V_{BAT} = -24 V$ $18 V < V_{BAT} < 40 V$ $28 V < V_{BAT} < 40 V$ $28 V < V_{BAT} < 40 V$ | open window after<br>RES_N is<br>released $t_{WD,FIRST}$ $RES_N$ is<br>released $d_{WD,OW}$ $d_{WD,CW}$ $t_{WD,CW}$ $t_{WD,RES}$<br>$t_{WD,CMD}$ $V_{S,PD} < V_{BAT} < 18V$ $DR_{PV,3.3V}$ $V < V_{BAT} < 28V$ $DR_{PV,5V}$ $V_{BAT} = 13.8 V$ $I_{VBAT}$ $V_{BAT} = -24 V$ $I_{VBAT}$ $V < V_{BAT} < 40 V$ $V_{PV,MAX,3.3}$<br>$V$ $28 V < V_{BAT} < 40 V$ $V_{PV,MAX,5V}$ $V_{DIV_ON,INL}$ $V_{DIV_ON,INH}$ $V_{DIV_ON} = 5 V$ $R_{DIV_ON,PD}$ | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ | open window after<br>RES_N is<br>released $t_{WD,FIRST}$ 91         110         135 $d_{WD,OW}$ - $0.5 *$<br>$^*T_{WD,CYC}$ - $t_{WD,CW}$ - $0.5 *$<br>$^*T_{WD,CYC}$ - $t_{WD,CW}$ - $0.5 *$<br>$^*T_{WD,CYC}$ - $t_{WD,CMD}$ 8         -         - $V_{S,PD} < V_{BAT} < 18V$ $DR_{PV,33V}$ $5.86$ $5.95$ $6.04$ $5V < V_{BAT} < 28V$ $DR_{PV,5V}$ $5.86$ $5.95$ $6.04$ $V_{BAT} = 13.8 V$ $I_{VBAT}$ - $150$ - $V_{BAT} = -24 V$ $I_{VBAT}$ - $150$ - $18 V < V_{BAT} < 40 V$ $V_{PV,MAX,33}$ - $1^*V_{DD}$ - $28 V < V_{BAT} < 40 V$ $V_{PV,MAX,5V}$ - $1^*V_{DD}$ - $V_{DIV_ON,INH}$ $0.75^*V_{DD}$ -         - $V_{DIV_ON,INH}$ |

<sup>1)</sup> not production tested, at higher V<sub>BAT</sub> input voltage the output voltage at pin PV is limited to V<sub>DD</sub> level.

PRODUCTION DATA - May 20, 2015

# 6 Functional Description

The E520.34 /.35 is the interface between the physical bus in a Local Interconnect Network (LIN) and the LIN master / slave protocol controller according to LIN V2.1 / V2.2 specification. The device provides local and remote wake-up capability in sleep and standby mode. A wake-up source flag can be evaluated by the microcontroller. The integrated TXD dominant clamp timeout prevents the LIN network from permanent distortion in case of hardware failure. The flash mode provides higher data rates on the LIN pin for end-of-line or in-car flashing up to 115 kBaud.

The integrated voltage regulator supplies the microcontroller and peripheral blocks with current up to 60mA (2% accuracy). A higher current up to 100mA can be supplied with lower accuracy. For applications with a permanent supplied microcontroller a standby mode with active voltage regulator and low quiescent current consumption is implemented.

The cycle time of the integrated window watchdog can be configured by external resistor. For software development purpose the watchdog can be disabled.

The integrated reverse polarity protected 6:1 voltage divider can be connected to the battery supply to measure the supply voltage with fast response time. To limit the output voltage in case of VBAT over-voltage a clamping to the microcontroller supply voltage is integrated.

# 6.1 Operating Modes

The E520.34 /.35 provides the following operation modes:

#### 6.1.1 Power-off mode

The device enters Power-off mode in case the battery voltage is lower than  $V_{S,PD}$  voltage level. In Power-off mode the voltage regulator is switched off. If the battery voltage rises above the power on reset threshold level  $V_{S,POR}$  the device resets the system via activating pin RES\_N. The device enters mode Power-On.

#### 6.1.2 Power-on mode

When the voltage at pin VS exceeds the Power-on-reset threshold voltage  $V_{S,POR}$ , the device enters power-on mode. In that mode the voltage regulator is switched on. After pin VDD exceeds  $V_{DD,RSTD}$ , RES\_N is held low for  $t_{RES_N}$ . Setting pin EN to active HIGH level for a time period of at least  $t_{2AM}$  the device enters active mode. Any wake-up request from mode SLEEP is indicated by setting the pin RXD to LOW level.

The wake-up source can be recognized by the microcontroller by reading the level at pin TXD. A weak pull up indicates a remote wake-up request and strong pull down indicates a local wake-up request.

Note: The voltage regulator over temperature shut down results in a transition to Power-on mode and the regulator is switched off. The voltage regulator will be switched on if the junction temperature cools down by  $T_{HYST}$ .

#### 6.1.3 Active mode

In Active mode the device is able to transmit and receive data via the LIN bus line. The receiver transfers the detected LIN bus data via pin RXD to the microcontroller: HIGH at a recessive level and LOW at a dominant level on the bus. The receiver has a debounced VS supply related threshold with hysteresis. The transmit data at the TXD input is converted by the transmitter into a LIN bus signal. The LIN bus slew rate is optimized to minimize electromagnetic emission. The LIN bus output pin is pulled HIGH via an internal slave termination resistor. For a master application an external termination network is needed.

The device enters active mode from:

- standby mode whenever a HIGH level on pin EN is maintained for a time of at least t<sub>2AM</sub>
- flash mode after a time out of t<sub>FMTO</sub>
- power ON mode in case of a HIGH-level on pin EN, maintained for a time of at least t<sub>2AM</sub>.

#### 6.1.4 Standby mode

In standby mode the voltage regulator is activated. Also the slave termination resistor at pin LIN is enabled. The watch dog is running.

Any wake-up request is indicated by setting the pin RXD to LOW level.

The wake-up source can be recognized by the microcontroller by reading the level at pin TXD. A weak pull up indicates a remote wake-up request and strong pull down indicates a local wake-up request.

#### 6.1.5 Sleep mode

The sleep mode is a very low power mode of the device. After entering standby mode a TXD LOW level for at least  $t_{2SLEEP}$  changes to sleep mode. The transition to sleep mode can be performed independently from the actual level on pin LIN or pin WAKE\_N. In Sleep mode the voltage regulator is deactivated and becomes high omic after a delayed time of  $t_{DD,OFFDEL}$ .

The transition into mode sleep is prohibited if a wake-up request is pending. The request must be cleared via a transition to mode Active. In sleep mode the internal slave resistor termination at LIN bus pin is switched off. A power-saving weak pull-up between pins LIN and VS is still present. The device can be woken up remotely via pin LIN or locally via pin WAKE\_N. Debounce filters prevent unwanted wake-up events due to EMI at the inputs of the wake-up sources.

#### 6.1.6 Flash mode

The flash mode allows a higher transmit baud rate up to 115 kBd and the receive baud rate up to 250 kBd. For further information see chapter "LIN flash mode".



| Fig. | 1: | SBC | State | Diagram |
|------|----|-----|-------|---------|
|------|----|-----|-------|---------|

| Mode      | EN            | VDD | RXD                                                                       | TXD                                                                                       | LIN                                     | Watch Dog                 |
|-----------|---------------|-----|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-----------------------------------------|---------------------------|
| Power-off | high<br>ohmic | off | high ohmic                                                                | high ohmic                                                                                | high ohmic                              | off                       |
| Power-on  | low           | on  | strong pull down output<br>for wake-up request                            | weak pull up output if<br>remote wake-up; strong pull<br>down output if local wake-<br>up | off                                     | on after<br>RES_N is high |
| Active    | high          | on  | pull up for LIN recessive;<br>strong pull down output<br>for LIN dominant | high level input for LIN<br>recessive; low level input<br>for LIN dominant                | on; slew rate control activated         | on                        |
| Standby   | low           | on  | strong pull down output<br>for wake-up request                            | weak pull up output if<br>remote wake-up; strong pull<br>down output if local wake-<br>up | transmitter off<br>termination on       | on                        |
| Sleep     | low           | off | pull up                                                                   | pull down                                                                                 | off                                     | off                       |
| Flash     | high          | on  | pull up for LIN recessive;<br>strong pull down output<br>for LIN dominant | high level input for LIN<br>recessive; low level input<br>for LIN dominant                | on; slew rate<br>control<br>deactivated | on                        |

#### **Table 1: Pin Functionality**

PRODUCTION DATA - May 20, 2015

# 6.2 Voltage Regulator

The on chip low drop voltage regulator provides the voltage  $V_{DD}$  (typ. 3.3V or 5.0V depending on version E520.34 or E520.35) at pin VDD. It supplies the peripheral circuitry of the SBC and the host MCU chip with typical 60mA (2%) or up to 100mA with lower accuracy.

The voltage regulator is activated in all operating modes except in sleep mode. In sleep mode the voltage regulator is switched off.

The voltage regulator output current is limited to IDD,LIM. The current limitation is always activated.

### 6.3 LIN Transceiver

#### 6.3.1 LIN physical layer

The LIN BUS Interface is conform to LIN Physical Layer Specification Revision V2.1 / V2.2 and can be used for master or slave applications. The device has an internal slave termination implemented. Master termination has to be applied externally.



#### 6.3.2 LIN flash mode

In flash mode LIN bus slew rate control is disabled to support high baud rate for microcontroller flashing purposes via LIN bus. Flash mode is entered from standby mode by a rising edge on pin EN followed by a LOW pulse at pin TXD for  $t_{\text{FMACK}}$  within the time period  $t_{\text{2AM}}$ . The flash mode must be re-triggered within the time out  $t_{\text{FMTO}}$  otherwise the mode is left to active mode.



Fig. 3: Flash mode transition timing with TXD acknowledge pulse.

#### 6.3.3 LIN TXD dominant time out

In order to prevent the LIN bus from being permanent dominant in case of permanent LOW level at pin TXD a timeout is implemented. The LIN transmitter is disabled after  $t_{TXD,TO}$ . The timer is triggered by a negative edge on pin TXD and reset by a positive edge on pin TXD.

# 6.4 Wake-Up

In case the device is in sleep or standby mode there are 2 events to wake-up the device:

- 1. Local wake-up with low level at pin WAKE\_N.
- 2. Remote wake-up by LIN

Any of these wake-up events changes the device mode from sleep mode to power-on mode. If a remote or local wake-up occurs in standby mode the device remains in this mode and a wake-up event is signalized at pin RXD. A transition to sleep mode is prohibited.

#### 6.4.1 Local wake-up

The device can be woken up from sleep mode via pin WAKE\_N. Pulling pin WAKE\_N below  $V_{WAKE_N,INL}$  level results in a local wake-up request. The wake-up event is falling edge triggered. This allows the device to enter sleep mode with pin WAKE\_N pulled to low.

The pin WAKE\_N is an high voltage input with pull up current source I<sub>WAKE\_N,PU</sub> and an input debounce filter. If the local wake-up is not used in application, the pin WAKE\_N has to be connected to pin VS.



Fig. 4: Local wake-up in mode Sleep



Fig. 5: Local wake-up in mode Standby and Flash

#### 6.4.2 Remote wake-up

The device can be woken up remotely from sleep and standby mode via pin LIN.

A falling edge at the LIN pin followed by a dominant bus level  $V_{\text{LIN,DOM}}$  maintained for a time period  $t_{\text{LIN,WU}}$  with a following rising edge results in a remote wake-up. The wake-up request is signalized to microcontroller by a low state at pin RXD.



Fig. 6: Remote wake-up in mode Sleep



Fig. 7: Remote wake-up in mode Standby

#### 6.4.3 Wake-up source signalization

The device latches the information of the wake-up source to distinguish between a remote wake-up request via LIN bus and local wake-up via pin WAKE\_N. The wake-up source can be read on pin TXD in the mode Standby and Power-on.

A HIGH level at pin TXD indicates a remote wake-up request (weak pull-up at pin TXD) and a LOW level indicates a local wake-up request (strong pull-down at pin TXD).

#### 6.4.4 Wake-up flag reset

The wake-up request flag and the wake-up source flag are reset after entering active mode. The wake-up source signal at TXD and RXD is interrupted while pin EN is set to high in order to check flash mode request at TXD.

Elmos Semiconductor AG reserves the right to change the detail specifications as may be required to permit improvements in the design of its products.

### 6.5 Watchdog

The watchdog has to be triggered by high pulses at WDIN in the open window time  $t_{WD,OW}$ . A correct WD-trigger pulse in the open window starts the next closed window. Any WD-trigger pulse in the closed window resets the watchdog and a reset will be activated on pin RES\_N for  $t_{WD,RES}$ .

There is an enlarged first open window after a high transition at RES\_N. The first WDIN trigger pulse is allowed to appear latest at t<sub>WD,FOW</sub>.

The watchdog starts with first open window after reentering active- or power-on mode.



Fig. 8: Watchdowg triggger in closed window (CW)

E520.34 / .35

# LIN SBC with Voltage Regulator and Watchdog PRODUCTION DATA – May 20, 2015



PRODUCTION DATA - May 20, 2015

#### 6.5.1 Watchdog cycle time configuration

The watchdog cycle time can be configured via the external resistor at pin WDOSC. The watchdog cycle period  $T_{WD,CYC}$  is defined by the external resistance  $R_{WD,OSC}$  by:

 $\begin{array}{l} T_{\text{WD,CYC,MIN}} = 0.9 \ ^{*} \ (R_{\text{WD,OSC}} - 2k\Omega)^{*} \ ms/k\Omega \\ T_{\text{WD,CYC,MAX}} = 1.1 \ ^{*} \ (R_{\text{WD,OSC}} + 2k\Omega)^{*} \ ms/k\Omega \\ T_{\text{WD,CYC,TYP}} = \ (T_{\text{WD,CYC,MAX}} + T_{\text{WD,CYC,MIN}}) \ / \ 2 \end{array}$ 

 R<sub>WD,OSC</sub> / kΩ
 T<sub>WD,CYC,typ</sub> in ms

 10
 10.2

 22
 22.2

 47
 47.2

 100
 100.2



#### Watchdog safe area calculation:





Fig. 12: Watchdog safe area depending on watchdog cycle-time – Range 20ms up to 100ms

#### 6.5.2 Watchdog debug mode

For debugging purposes the watchdog can be stopped by pulling pin WDDM to HIGH. In this case the watchdog timer stops and the actual state remains. After setting pin WDDM to low level the watchdog keeps on running.

# 6.6 VBAT voltage divider

The integrated reverse polarity protected 6:1 voltage divider can be connected to the battery supply to measure the supply voltage with fast response time. To limit the output voltage in case of VBAT overvoltage a clamping to the microcontroller supply voltage is integrated.

The voltage divider is activated by the digital pin DIV\_ON. The divided input voltage is available at pin PV. In Sleep and Standby Mode the DIV\_ON functionality is disabled and PV is off. An internal pull-down resistor is implemented.



Fig. 13: Typical characteristic of the voltage divider

# 6.7 Fail Safe Behavior

#### 6.7.1 Reset parameters

The regulator is switched on if the supply input voltage VS exceeds  $V_{S,POR}$  threshold and is switched off if the voltage at pin VS falls below  $V_{S,PD}$  threshold. The slope of the falling edge after VDD regulator shutdown at pin VDD depends on the external buffer capacitance and the load current. The device enters power-off mode. The device powers up again if the battery voltage exceeds  $V_{S,POR}$  level again.



Fig. 14: Power up and power down behavior for 3.3 V device

PRODUCTION DATA - May 20, 2015



#### 6.7.2 Digital input pull-up / pull-down

The digital input pins have internal pull-up or pull-down sources for fail-safe operating conditions according to the following table:

| Pin  | Termination    | Reason                                                                                   |
|------|----------------|------------------------------------------------------------------------------------------|
| WDDM | weak pull-down | set WD active in case of floating pin WDDM                                               |
| TXD  | weak pull-up   | set TXD input to defined level in case of floating pin TXD                               |
| EN   | weak pull-down | force SBC in Sleep mode in case of floating pin EN                                       |
| WDIN | weak pull-down | terminates WD trigger input in case of floating pin WDIN;<br>results in activating RES_N |

#### Table 3: Fail-Save Pin-Termination Table.

#### 6.7.3 Thermal shutdown

The LIN-SBC is protected against thermal stress. In case the junction temperature exceeds the shutdown temperature  $T_{SHDN}$ , the internal SBC thermal shutdown flag is set. The flag is reset in case the junction temperature cools down by  $T_{HYST}$ .

Depending on the cause for the over temperature (voltage regulator or LIN transmitter) the SBC behaves different. In any case it shut down the detected heat source to reduce power dissipation of the SBC.

PRODUCTION DATA - May 20, 2015

#### 6.7.4 LIN over current protection

The output current of the LIN transmitter is limited to  $I_{\text{LIN,LIM}}$  in order to protect the transmitter against short circuit to pin VS .

In case the SBC thermal shutdown flag is caused by the LIN transceiver the transmitter is disabled and the LIN over temperature flag is set.

The over temperature flag is reset and the LIN transmitter is enabled in case the junction temperature cools down by  $T_{HYST}$ . The LIN shut down does not result in any state change.

#### 6.7.5 LIN TXD dominant timeout

In case of TXD dominant clamping the LIN transmitter is disabled after a dominant detection timeout. For details see chapter 6.3.3 LIN TXD dominant time out.

#### 6.7.6 Voltage regulator over current protection

In case of shorts at pin VDD the output current of the voltage regulator is limited to  $I_{DD,LIM}$ . In order to limit power dissipation of the device the voltage regulator is shut down if the thermal shutdown flag is caused by by the voltage regulator. A debounce filter of  $t_{DD,SHDN}$  is implemented.

The voltage regulator is switched on again in case the junction temperature cools down by  $T_{HYST}$  independently of pin EN. The VDD shut down causes a mode change, if the pin VDD voltage drops below the VDD reset threshold level  $V_{DD,RSTAXX}$ . In this case the device enters power-on mode.

#### 6.7.7 LIN loss of ground

In case of battery voltage loss (pin VS) and ground loss (pin GND) reverse current from the LIN bus line is limited.

#### 6.7.8 Microcontroller reset

In case the voltage at pin VDD drops below the reset threshold  $V_{DD,RSTAXX}$  the SBC reset pin RES\_N is activated and pulled down to GND. The reset pin RES\_N is released after  $t_{RES_N}$  if the VDD voltage exceeds the reset deactivation level  $V_{DD,RSTDXX}$ .



Fig. 16: RES\_N in case of VDD UV events

#### 7 **Package Information**

The device is assembled in a QFN20L5 package that is comparable to the variant VHHC-2 of JEDEC standard MO-220, Issue K. The deviation is the size of the die paddle (typ. 2.75mm x typ. 2.75mm).



SIDE VIEW



| Description                                        | Symbol  | mm   |          |      | inch  |            |       |
|----------------------------------------------------|---------|------|----------|------|-------|------------|-------|
|                                                    |         | min  | typ      | max  | min   | typ        | max   |
| Package height                                     | Α       | 0.80 | 0.90     | 1.00 | 0.031 | 0.035      | 0.039 |
| Stand off                                          | A1      | 0.00 | 0.02     | 0.05 | 0.000 | 0.00079    | 0.002 |
| Thickness of terminal leads, including lead finish | A3      |      | 0.20 REF |      |       | 0.0079 REF |       |
| Width of terminal leads                            | b       | 0.25 | 0.3      | 0.35 | 0.010 | 0.012      | 0.014 |
| Package length / width                             | D/E     |      | 5.00 BSC |      |       | 0.197 BSC  |       |
| Length / width of exposed pad                      | D2 / E2 | 2.60 | 2.75     | 2.90 | 0.102 | 0.108      | 0.114 |
| Lead pitch                                         | е       |      | 0.65 BSC |      |       | 0.026 BSC  |       |
| Length of terminal for soldering to substrate      | L       | 0.35 | 0.40     | 0.45 | 0.014 | 0.016      | 0.018 |
| Number of terminal positions                       | N       |      | 20       |      |       | 20         |       |

Note: the mm values are valid, the inch values contains rounding errors

# WARNING – Life Support Applications Policy

Elmos Semiconductor AG is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing Elmos Semiconductor AG products, to observe standards of safety, and to avoid situations in which malfunction or failure of an Elmos Semiconductor AG Product could cause loss of human life, body injury or damage to property. In the development of your design, please ensure that Elmos Semiconductor AG products are used within specified operating ranges as set forth in the most recent product specifications.

#### **General Disclaimer**

Information furnished by Elmos Semiconductor AG is believed to be accurate and reliable. However, no responsibility is assumed by Elmos Semiconductor AG for its use, nor for any infringements of patents or other rights of third parties, which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Elmos Semiconductor AG. Elmos Semiconductor AG reserves the right to make changes to this document or the products contained therein without prior notice, to improve performance, reliability, or manufacturability.

### **Application Disclaimer**

Circuit diagrams may contain components not manufactured by Elmos Semiconductor AG, which are included as means of illustrating typical applications. Consequently, complete information sufficient for construction purposes is not necessarily given. The information in the application examples has been carefully checked and is believed to be entirely reliable. However, no responsibility is assumed for inaccuracies. Furthermore, such information does not convey to the purchaser of the semiconductor devices described any license under the patent rights of Elmos Semiconductor AG or others.

#### **Contact Information**

| Headquarters<br>Elmos Semiconductor AG<br>Heinrich-Hertz-Str. 1 • D-44227 Dortmund (Germany)                                                                                                                                                                                  | 營: +492317549100  | ⊠: sales-germany@elmos.com   | Twww.elmos.com |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------------------|----------------|
| Elmos NA. Inc.<br>32255 Northwestern Highway • Suite 220 Farmington Hills<br>MI 48334 (USA)                                                                                                                                                                                   | 會: +12488653200   | 쯔: sales-usa@elmos.com       |                |
| Sales and Application Support Office China<br>Elmos Semiconductor Technology (Shanghai) Co., Ltd.<br>Unit 16B, 16F Zhao Feng World Trade Building,<br>No. 369 Jiang Su Road, Chang Ning District,<br>Shanghai, PR China, 200050<br>Sales and Application Support Office Korea | 密: +86216210 0908 | 쯔: sales-china@elmos.com     |                |
| B-1005, U-Space 2, #670 Daewangpangyo-ro,<br>Sampyoung-dong, Bunddang-gu, Sungnam-si<br>Kyounggi-do 463-400 Korea                                                                                                                                                             | ☞: +82317141131   | ⊠: sales-korea@elmos.com     |                |
| Sales and Application Support Office Japan<br>Elmos Japan K.K.<br>BR Shibaura N Bldg. 7F<br>3-20-9 Shibaura, Minato-ku,<br>Tokyo 108-0023 Japan                                                                                                                               | 密: +81334517101   | ⊠: sales-japan@elmos.com     |                |
| Sales and Application Support Office Singapore<br>Elmos Semiconductor Singapore Pte Ltd.<br>3A International Business Park<br>#09-13 ICON@IBP • 609935 Singapore                                                                                                              | 密: +65 6908 1261  | ⊠: sales-singapore@elmos.com |                |

© Elmos Semiconductor AG, 2015. Reproduction, in part or whole, without the prior written consent of Elmos Semiconductor AG, is prohibited.