

# Simple design with built-in self-controlled cell balance features circuit Cell Balance LSI of 4 to 6 Series Power Storage Element Cells for Automotive

# BD14000EFV-C

# **General Description**

BD14000EFV is a LSI IC designed as a self-controlled cell balancer. It has a built-in shunt-type power storage element balancer function that can respond to 4 to 6 cells. All the functions necessary in a cell balancer are built-in making power storage element cell balancing possible only in this LSI.

This chip can be used for electric double layer capacitors (EDLC) with cell detection voltage range of 2.4V to 3.1V and power storage capacitors which is important for cell balancers with similar electrical characteristics

It has a built-in multiple over-voltage detection function and can also detect abnormal mode such as any characteristic deterioration in cells.

Also, application-dependent operation can be set since enable control is possible.

#### Features

- AEC-Q100 qualified<sup>(Note1)</sup>
- All EDLC cell balancer functions are integrated on a single chip
- Self- controlled EDLC balance function
- Adopts shunt resistance method for simple balancing
- 4 to 6 cell series connection ready
- Multiple chip series connection is possible
- Built-in over-voltage detection flag output
- Detection voltage can be set
- (Note1 : Grade2)

#### **Applications**

- Renewable energy power storage for Automotive, Production machinery, Building machinery, etc.
- UPS and other devices that stabilizes power supplies

#### **Key Specifications**

- Input Voltage Range : 8.0V to 24.0V
- Cell Voltage Detection Range : 2.4V to 3.1V
- Cell Voltage Detection Accuracy : ±1%(Max. at 25°C)
- Shunt Switch ON Resistance :  $1\Omega(Typ.)$
- Operating Temp. Range : -40°C to +105°C

#### Package HTSSOP-B30

W (Typ) x D (Typ) x H (Max) 10.00mm x 7.60mm x 1.00mm



HTSSOP-B30

# **Typical Application Circuit**



Figure 1 Typical application circuit

OProduct structure : Silicon monolithic integrated circuit OThis product has no designed protection against radioactive rays

# **Pin Configuration**

| C6 | 1  | $\bigcirc$ | 30 | VCC      |
|----|----|------------|----|----------|
| D6 | 2  | $\bigcirc$ | 29 | VREG     |
| S6 | 3  |            | 28 | VO_OVLO1 |
| C5 | 4  |            | 27 | VO_OVLO2 |
| D5 | 5  |            | 26 | VO_OK    |
| S5 | 6  |            | 25 | ENIN     |
| C4 | 7  |            | 24 | TEST0    |
| D4 | 8  |            | 23 | OVLO_SEL |
| S4 | 9  |            | 22 | VSET0    |
| C3 | 10 |            | 21 | VSET1    |
| D3 | 11 |            | 20 | VSET2    |
| S3 | 12 |            | 19 | VSS      |
| C2 | 13 |            | 18 | S1       |
| D2 | 14 |            | 17 | D1       |
| S2 | 15 |            | 16 | ] C1     |
|    |    |            | 1  |          |

(TOP VIEW)



# **Pin Description**

| PIN No. | Symbol | Function                                          | PIN No. | Symbol   | Function                                                   |
|---------|--------|---------------------------------------------------|---------|----------|------------------------------------------------------------|
| 1       | C6     | Positive (+) connection terminal<br>pin of cell 6 | 16      | C1       | Positive (+) connection terminal pin of cell 1             |
| 2       | D6     | Shunt switch connection terminal pin for cell 6.  | 17      | D1       | Shunt switch connection terminal pin for cell 1            |
| 3       | S6     | Shunt switch connection terminal pin for cell 6.  | 18      | S1       | Shunt switch connection terminal pin fo                    |
| 4       | C5     | Positive (+) connection terminal<br>pin of cell 5 | 19      | VSS      | Analog ground (connect to (-) side of bottom cell)         |
| 5       | D5     | Shunt switch connection terminal pin for cell 5.  | 20      | VSET2    | Detection voltage setting input pin 2                      |
| 6       | S5     | Shunt switch connection terminal pin for cell 5.  | 21      | VSET1    | Detection voltage setting input pin 1                      |
| 7       | C4     | Positive (+) connection terminal pin of cell 4.   | 22      | VSET0    | Detection voltage setting input pin 0                      |
| 8       | D4     | Shunt switch connection terminal pin for cell 4.  | 23      | OVLOSEL  | Over-voltage detection setting input pir                   |
| 9       | S4     | Shunt switch connection terminal pin for cell 4.  | 24      | TEST0    | TEST terminal pin (connect to VSS)                         |
| 10      | C3     | Positive (+) connection terminal pin of cell 3.   | 25      | ENIN     | Enable signal input pin                                    |
| 11      | D3     | Shunt switch connection terminal pin for cell 3.  | 26      | VO_OK    | Self-Check OK signal output pin                            |
| 12      | S3     | Shunt switch connection terminal pin for cell 3.  | 27      | VO_OVLO2 | Overvoltage flag output pin 2                              |
| 13      | C2     | Positive (+) connection terminal<br>pin of cell 2 | 28      | VO_OVLO1 | Overvoltage flag output pin 1                              |
| 14      | D2     | Shunt switch connection terminal pin for cell 2.  | 29      | VREG     | Regulator circuit output pin<br>(output capacitor : 1.0µF) |
| 15      | S2     | Shunt switch connection terminal pin for cell 2.  | 30      | VCC      | Regulator circuit power input pin                          |

\*The back PAD is used for enhancing the radiation of heat. This PAD is needed to connect VSS. \*TEST0 : This pin is used for ROHM internal test. This pin is needed to connect VSS for normal operation.

# **Block Diagram**



Figure 3 Block Diagram

# **Description of Blocks**

- ① CONTROL block
  - 1. Cell voltage detection block
    - Setting the detection voltage is possible with cell balance voltage detection and two types of OVLO available for each cell.
    - Additionally, protection detection error can be controlled by setting delays for each voltage detection.
    - Detect control block ON/OFF control is possible by setting the ENIN pin. Additionally, cell detection voltages can be set via VSET0, 1, 2 and OVLOSEL pins.
- 2 REG block

This is used as a power block for the chip's internal blocks. This block can also be used as I/F power source of control input/output.

③ Shunt SW

Shunt Switch is used for the cell balancing function.

④ SWDET

SWDET detects if the drain pins (D1~D6) are normally changed to "L" when cell balance voltage is detected as a self-check function

⑤ Flag output

2 types of OVLO are output from VO\_OVLO1, 2. Self-check function is output from VO\_OK.

## Absolute Maximum Ratings (Ta = 25°C)

| Parameter                                                                                          | Symbol | Rating             | Unit |
|----------------------------------------------------------------------------------------------------|--------|--------------------|------|
| Supply Voltage<br>VCC,VCn(n=6) to VSS                                                              | V1-1   | -0.3 to 28         | V    |
| Supply Voltage<br>VCn to Vcn-1(n=2~6)<br>VC1 to VSS<br>VDn to Vsn (n=1~6)                          | V2-1   | -0.3 to 7          | V    |
| Supply Voltage<br>VREG,ENIN,VO_OVLO1,VO_OVLO2,<br>VO_OK,OVLOSEL,VSET0,VSET1,<br>VSET2,TEST0 to VSS | V2-2   | -0.3 to 7          | V    |
| Power Dissipation                                                                                  | Pd     | 1.55 <sup>*1</sup> | W    |
| Operating Temperature Range                                                                        | Topr   | -40 to +105        | °C   |
| Storage Temperature Range                                                                          | Tstg   | -55 to 150         | °C   |

\*<sup>1</sup> This value is for ROHM standard board (1 layer 70x70x1.6mm) mounting. For temperatures above 25°C, use a 12.4mW/°C derating factor.

**Caution:** Operating the IC over the absolute maximum ratings may damage the IC. The damage can either be a short circuit between pins or an open circuit between pins and the internal circuitry. Therefore, it is important to consider circuit protection measures, such as adding a fuse, in cases where the IC is operated over the absolute maximum ratings.

#### **Recommended Operating Conditions** (Ta= -40°C to +105°C)

| Parameter   | Symbol | Rating    | Unit |
|-------------|--------|-----------|------|
| VCC Voltage | VCC    | 8.0 to 24 | V    |

# Electrical Characteristics (Unless otherwise specified VCC=15V Ta=25°C)

| Parameter                                       | Symbol        | Min | Тур          | Max | Unit | Conditions                                                                  |
|-------------------------------------------------|---------------|-----|--------------|-----|------|-----------------------------------------------------------------------------|
| Circuit Current                                 |               |     |              |     |      |                                                                             |
| VCC circuit current when ON                     | IVCC          |     | 40           | 80  | μA   | ENIN=H<br>During cell balance start<br>voltage non-detection                |
| VCC circuit current when standby                | ON            |     | 25           | 50  | μA   | ENIN=L                                                                      |
| Cn(n=1~6) pin circuit current when ON           | IVCC          |     | 20           | 40  | μA   | ENIN=H,Vcn-Vcn-1=2.5V<br>During cell balance start<br>voltage non-detection |
| Cn(n=5,6) pin circuit current<br>when standby   | ICN<br>OFF56  | -   | 1            | 8   | μA   | ENIN=L, Vcn-Vcn-1=2.5V                                                      |
| Cn(n=1~4) pin circuit current<br>when standby   | OFF           | -   | 0            | 5   | μA   | ENIN=H,Vcn-Vcn-1=2.5V                                                       |
| Cell Voltage Detection                          |               |     |              |     |      |                                                                             |
| Cell Balance Start Detection<br>Voltage Range   | VCB           | 2.4 | _            | 3.1 | V    | Set by VSET0~2 pin                                                          |
| Cell Balance Start<br>Detection Accuracy1       | VCB<br>ERR1   | _   | _            | ±1  | %    |                                                                             |
| Cell Balance Start<br>Detection Accuracy2       | VCB<br>ERR2   | _   | _            | ±2  | %    | Ta=-40~105°C                                                                |
| Over- Voltage Detection 1<br>Detection Voltage1 | VOVLO<br>1-1  | _   | VCB<br>+0.15 | _   | V    | Set by VSET0~2 pin<br>and OVLOSEL=L                                         |
| Over- Voltage Detection 1<br>Detection Voltage2 | VOVLO<br>1-2  | _   | VCB<br>+0.25 | _   | V    | Set by VSET0~2 pin<br>and OVLOSEL=H                                         |
| Over- Voltage Detection 1<br>Detection Accuracy | VOVLO1<br>ERR | _   | _            | ±2  | %    | Ta=-40~105°C                                                                |
| Over- Voltage Detection 2<br>Detection Voltage1 | VOVLO2<br>-1  | _   | VCB<br>+0.3  | _   | V    | Set by VSET0~2 pin<br>and OVLOSEL=L                                         |
| Over- Voltage Detection 2<br>Detection Voltage2 | VOVLO2<br>-2  | _   | VCB<br>+0.5  | -   | V    | Set by VSET0~2 pin<br>and OVLOSEL=H                                         |
| Over- Voltage Detection 2<br>Detection Accuracy | VOVLO2<br>ERR | _   | _            | ±2  | %    | Ta=-40~105°C                                                                |
| Built-in Oscillator Frequency                   | fosc          | 20  | 40           | 80  | kHz  |                                                                             |
| VREG                                            | · · · · ·     |     |              |     | 1    | 1                                                                           |
| Output Voltage                                  | VREG          | 3.6 | 4.3          | 5.0 | V    | lo=10mA                                                                     |

# Electrical Characteristics (Unless otherwise specified VCC=15V Ta=25°C)

| Parameter                                                  | Symbol        | Min          | Тур | Max          | Unit | Conditions     |  |
|------------------------------------------------------------|---------------|--------------|-----|--------------|------|----------------|--|
| Shunt SW                                                   | Shunt SW      |              |     |              |      |                |  |
| Switch on resistance<br>In between Dn-Sn (n=1~6)           | Ronsw         | _            | 1.0 | 2.0          | Ω    | Vcn-Vcn-1=2.5V |  |
| Leak current during switch off<br>in between Dn-Sn (n=1~6) | ILEAIO<br>W   | _            | -   | 2            | μA   | Vdn-Vsn-1=3.5V |  |
| Digital Input/ Output Terminal                             |               |              |     |              |      |                |  |
| Output L Level Voltage<br>(VO_OVLO1.2,VO_OK)               | VOL<br>OVLO   | _            | 0.2 | 0.5          | V    | IIN=5mA        |  |
| Leak Current when off<br>(VO_OVLO1.2,VO_OK)                | ILFAK<br>OVLO | _            | _   | 2            | μA   | VIN=3.5V       |  |
| Input H Level Voltage (ENIN)                               | VIHEN         | 1.8          | _   | VREG<br>+0.2 | V    |                |  |
| Input L Level Voltage (ENIN)                               | VILEN         | -0.3         | _   | 0.4          | V    |                |  |
| Input current when H level input.<br>(ENIN)                | IIHEN         | _            | 3.5 | 7.0          | μA   | VIN=3.5V       |  |
| Input H Level Voltage<br>(VSET0~2,OVLOSEL)                 | VIH<br>SET    | VREG<br>X0.8 | _   | VREG<br>+0.2 | V    |                |  |
| Input L Level Voltage<br>(VSET0~2,OVLOSEL)                 | VIL<br>SET    | -0.3         | -   | VREG<br>X0.2 | V    |                |  |
| Input current when H level input<br>(VSET0~2,OVLOSEL)      | IIH<br>SET    | _            | _   | 2            | μA   | VIN=3.5V       |  |
| Output current when L level input (VSET0~2,OVLOSEL)        | IIL<br>SET    | —            | _   | 2            | μA   | VIN=0.0V       |  |

# **Typical Performance Curves**





Figure 5. Detection voltage for OVLO1 vs. Temp. (Detection voltage=3.35V setting)







# Function description and items that need attention

 Setting the operation mode from the Enable terminal It is possible to control the cell balancer function ON/OFF setting of the IC via the operation mode setting pin (ENIN) The settings for each input terminal is shown on the following table

| Input | Balancer Setting | Remarks   |
|-------|------------------|-----------|
| ENIN  | ON/OFF           | nemarks   |
| 0     | OFF              | Standby   |
| 1     | ON               | Operating |

When standby, only the internal power supply (VREG) is operational. When operating, the other blocks are also operational.

## 2. Detection Voltage Setting

By using the detection voltage setting terminal pins (VSET0,1 and 2), setting the cell balance start detection voltage (VCB) and over-voltage detection voltage 1,2 (VOVLO1,2) is possible. Output for each input terminal is shown on the following table:

|       | Input |       |        | Output             |                   |
|-------|-------|-------|--------|--------------------|-------------------|
| VSET2 | VSET1 | VSET0 | VCB[V] | VOVLO1[V]          | VOVLO2[V]         |
| 0     | 0     | 0     | 2.4    |                    |                   |
| 0     | 0     | 1     | 2.5    |                    |                   |
| 0     | 1     | 0     | 2.6    |                    |                   |
| 0     | 1     | 1     | 2.7    | VCB+0.15(*1)       | VCB+0.3(*1)       |
| 1     | 0     | 0     | 2.8    | or<br>VCB+0.25(*2) | or<br>VCB+0.5(*2) |
| 1     | 0     | 1     | 2.9    | ( )                | ( )               |
| 1     | 1     | 0     | 3.0    | ]                  |                   |
| 1     | 1     | 1     | 3.1    |                    |                   |

(\*1) : OVLOSEL='L' condition (\*2) : OVLOSEL='H' condition

#### 3. Over-Voltage Flag output

The Over- Voltage Detection Output Terminals (VO\_OVLO1, 2) are the OR output signals of the chip's built-in overvoltage detection 1 and 2 output signals.

The flag output logic is shown on the following tables:

| Built-In Over-<br>Voltage<br>Detection<br>(OVLO1) | Output<br>(VO_OVLO1) |
|---------------------------------------------------|----------------------|
| Non-Detection                                     | Hi-Z                 |
| Detection                                         | L                    |

| Built-In Over-<br>Voltage<br>Detection<br>(OVLO2) | Output<br>(VO_OVLO2) |
|---------------------------------------------------|----------------------|
| Non-Detection                                     | Hi-Z                 |
| Detection                                         | L                    |

#### 4. Self-Check Function

This chip has a built-in self-check function to confirm if its cell balance function is working properly. When cell balance detection voltage is exceeded, the shunt SW turns ON to make cell balance self-check function possible.

The self-check OK detection output terminal (VO\_OK) becomes the AND output of the output signals of the self-check function of each of this LSI's cells. This function is available for 4-, 5- or 6-cell applications. The plug detection logic is shown on the following table:

| Built-In Self-Check Detection | Output<br>(VO_OK) |
|-------------------------------|-------------------|
| Non-Detection                 | Hi-Z              |
| Detection (OK)                | L                 |

To cope with 4-cell and 5-cell application, the detection pin gives an output as a dummy when not yet used in the detect block for 5, 6 cells. Because of that, the cell check pin gives output "detect OK (L)" in case the cell 5 or cell 6 is either shorted or damaged. During that time, cell module voltage becomes unbalanced and abnormal detection is possible by monitoring the overvoltage pin "detect (L)" when the cell module becomes fully charged.

#### 5. Detection Time Setting

For cell balance voltage detection (VCB) and over-voltage detection 1, 2 (VOVLO1, 2), the detection time delays can be set for transitions from non-detection to detection and detection to non-detection.

During non-detection, if detection signal matches the 4x td at td=25msec (typ) intervals, the detection flag will output. Also, during detection, if the non-detection signal matches the 4x td at td=25msec (typ) intervals, the non-detection flag will output.

Through this, detection time delay can be set from 75msec (3x td) to 100msec (4x td) (typ) as detection time delay.



Figure 8. Detection time setting

6. VREG Terminal Application

VREG output voltage is used as I/F power supply and control power supply for the chip's internal blocks. It is assumed that up to 10mA maximum is applied as external load, and since it is a basic simple power supply, it can only apply power to I/F. Please use only after a thorough inspection of electrical characteristics and confirm that no problem will arise from use.

It is recommended to use a ceramic capacitor with a capacitance equal or greater than 1uF between VREG to VSS. Please select a capacitor with good DC bias characteristics and with a high capacitance value.

#### 7. Detecting operation when cell voltage is up Internal detector output of this chip varies with respect to the rise time of the cell voltage. Please use only after a thorough inspection of electrical characteristics and confirm that no problem will arise from use.

8. Cn(n=1-6) Terminal Application

When detect voltage may be influenced by noise from board or module, please use ceramic capacitors between Cn (n=1-6) to VSS for stable detection only after a thorough inspection of electrical characteristics and confirm that no problem will arise from use.

# **Application Example**

When using the power storage element with 4 cells and 5 cells, please connect all the unused terminals to the Cn terminal where n is the number of actual cells in series. This chip can respond to 4 to 6 cells, but cannot respond to 3 cells or fewer than 3 cells.



Sample pin connections for 6 cells Sample pin connections for 5 cells Sample pin connections for 4 cells (Short the unused terminal to C5 terminal) (Short the unused terminals to C4 terminal)

Figure 9. Application circuit

When using the power storage element for connection of over 8 cells, series connection of this chip is possible. Enable control (ENIN pin control) and flag output (VO\_OVLO1, VO\_OVLO2, VO\_OK pin output) are also available in the series connection by using the following application circuit.



Figure 10. Application circuit for BD14000EFV-C series connection

# **Power Dissipation**

The maximum allowable junction temperature Tj of BD14000EFV-C is 150°C. Therefore, it is necessary to design the system requirements and the board layout so that the junction temperature does not exceed 150°C in the operating temperature range.



Figure 11. Power Dissipation

[Maximum value of shunt current for cell balance]

Temperature increase, Tup[°C], of this chip can be estimated by total power consumption Pall[W] and thermal resistance  $\theta_{ja}[^{\circ}C/W]:$ 

 $T_{up} = P_{all} x \theta_{ja}$ 

Almost all of the power of this chip is consumed by shunt switches:

 $T_{up} = n \times R_{on} \times I_{shunt}^2 \times \theta_{ja}$ 

 $(R_{on}[\Omega] = shunt switch on resistance, I_{shunt} [A] = shunt current, n[pcs] = the number of cells)$ 

So, the operating condition is described as follows:

 $T_i - T_a max > T_{up}$ 

 $(T_{a_{max}}^{\circ}[^{\circ}C] = maximum operating temperature)$ 

It is possible to decide shunt current value by using this expression.

(Example)

T<sub>j</sub>=150°C, T<sub>a\_max</sub>=105°C,  $\theta_{ia}$ =80.6°C /W (ROHM standard board, 1 layer board), Ron max=2.00, n=6pcs

By using the above expressions,  $150 - 105 > 6 \times 2 \times I_{shunt}^2 \times 80.6$ 

I<sub>shunt</sub> < 0.215A 8

# I/O equivalent circuits

| Pin No.              | Pin Name                           | I/O equivalent circuit                                                                                            |
|----------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| 1~18                 | A: Cn<br>B: Dn<br>C: Sn<br>(n=1∼6) | $\begin{array}{c} VCC(n=6) \\ Or \\ Cn+1(n=1\sim5) \\ \hline \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ $ |
| 29                   | VREG                               | vcc<br>↓<br>↓<br>↓<br>↓<br>↓<br>vss                                                                               |
| 25<br>24             | ENIN<br>TEST0                      | VREG<br>VREG<br>VVSS                                                                                              |
| 22<br>21<br>20<br>23 | VSET0<br>VSET1<br>VSET2<br>OVLOSEL | VREG<br>VREG<br>VVSS                                                                                              |
| 28<br>27<br>26       | VO_OVLO1<br>VO_OVLO2<br>VO_OK      | → ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓                                                                           |

Figure 12. I/O equivalent circuit

# **Operational Notes**

## 1. Reverse Connection of Power Supply

Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply pins.

## 2. Power Supply Lines

Design the PCB layout pattern to provide low impedance supply lines. Separate the ground and supply lines of the digital and analog blocks to prevent noise in the ground and supply lines of the digital block from affecting the analog block. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors.

## 3. Ground Voltage

Ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition.

## 4. Ground Wiring Pattern

When using both small-signal and large-current ground traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance.

## 5. Thermal Consideration

Should by any chance the power dissipation rating be exceeded, the rise in temperature of the chip may result in deterioration of the properties of the chip. In case of exceeding this absolute maximum rating, increase the board size and copper area to prevent exceeding the Pd rating.

## 6. Recommended Operating Conditions

These conditions represent a range within which the expected characteristics of the IC can be approximately obtained. The electrical characteristics are guaranteed under the conditions of each parameter.

## 7. Inrush Current

When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections.

# 8. Operation Under Strong Electromagnetic Field

Operating the IC in the presence of a strong electromagnetic field may cause the IC to malfunction.

# 9. Testing on Application Boards

When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage.

## 10. Inter-pin Short and Mounting Errors

Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few.

# **Operational Notes – continued**

#### 11. Unused Input Pins

Input pins of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input pins should be connected to the power supply or ground line.

#### 12. Regarding the Input Pin of the IC

This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of the P layers with the N layers of other elements, creating a parasitic diode or transistor. For example (refer to figure below):

When GND > Pin A and GND > Pin B, the P-N junction operates as a parasitic diode. When GND > Pin B, the P-N junction operates as a parasitic transistor.

Parasitic diodes inevitably occur in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions that cause these diodes to operate, such as applying a voltage lower than the GND voltage to an input pin (and thus to the P substrate) should be avoided.



Figure 13. Example of monolithic IC structure

#### 13. Ceramic Capacitor

When using a ceramic capacitor, determine the dielectric constant considering the change of capacitance with temperature and the decrease in nominal capacitance due to DC bias and others.

# 14. Area of Safe Operation (ASO)

Operate the IC such that the output voltage, output current, and power dissipation are all within the Area of Safe Operation (ASO).

# 15. Over Current Protection Circuit (OCP)

This IC incorporates an integrated over current protection circuit that is activated when the load is shorted. This protection circuit is effective in preventing damage due to sudden and unexpected incidents. However, the IC should not be used in applications characterized by continuous operation or transitioning of the protection circuit.

# **Ordering Information**



# **Marking Diagrams**



# Physical Dimension, Tape and Reel Information



# **Revision History**

| Date        | Revision | Changes                                                                                                                             |  |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------|--|
| 9.Jul.2014  | 001      | New Release                                                                                                                         |  |
| 22,Jun,2015 | 002      | Added AEC-Q100 operating temperature grade<br>Added Ordering Information for H2 type<br>Added Tape and Reel Information for H2 type |  |

# Notice

#### **Precaution on using ROHM Products**

1. If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment <sup>(Note 1)</sup>, aircraft/spacecraft, nuclear power controllers, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.

| (Note1) Medical Equipment Classification of the Specific Application | าร |
|----------------------------------------------------------------------|----|
|----------------------------------------------------------------------|----|

| JAPAN  | USA     | EU         | CHINA  |
|--------|---------|------------|--------|
| CLASSI | CLASSII | CLASS II b | CLASSⅢ |
| CLASSⅣ | CLASSII | CLASSⅢ     |        |

2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:

[a] Installation of protection circuits or other protective devices to improve system safety

[b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure

- 3. Our Products are not designed under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
  - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
  - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
  - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
  - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
  - [f] Sealing or coating our Products with resin or other coating materials
  - [g] Use of our Products without cleaning residue of flux (even if you use no-clean type fluxes, cleaning residue of flux is recommended); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
  - [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse. is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation (Pd) depending on Ambient temperature (Ta). When used in sealed area, confirm the actual ambient temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

#### Precaution for Mounting / Circuit board design

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

#### **Precautions Regarding Application Examples and External Circuits**

- 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- 2. You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

#### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control).

#### Precaution for Storage / Transportation

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
  - [a] the Products are exposed to sea winds or corrosive gases, including Cl2, H2S, NH3, SO2, and NO2
  - [b] the temperature or humidity exceeds those recommended by ROHM
  - [c] the Products are exposed to direct sunshine or condensation
  - [d] the Products are exposed to high Electrostatic
- 2. Even under ROHM recommended storage condition, solderability of products out of recommended storage time period may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

#### **Precaution for Product Label**

QR code printed on ROHM Products label is for ROHM's internal use only.

#### Precaution for Disposition

When disposing Products please dispose them properly using an authorized industry waste company.

#### Precaution for Foreign Exchange and Foreign Trade act

Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export.

#### **Precaution Regarding Intellectual Property Rights**

- All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data.
- 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software).
- 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein.

#### **Other Precaution**

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- 3. In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

# **General Precaution**

- 1. Before you use our Products, you are requested to care fully read this document and fully understand its contents. ROHM shall not be in an y way responsible or liable for failure, malfunction or accident arising from the use of a ny ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this docume nt is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sale s representative.
- 3. The information contained in this document is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate an d/or error-free. ROHM shall not be in an y way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.