

### Electronic fuse for 3.3 V line

Datasheet - production data



#### **Features**

- Continuous current typ.: 3.6 A (DFN), 2 A (CSP)
- N-channel on resistance (typ): 40 mW
- Enable/Fault functions
- Output clamp voltage (typ): 4.5 V
- Undervoltage lockout
- · Short-circuit limit
- · Overload current limit
- · Controlled output voltage ramp
- Thermal latch (typ): 160 °C
- Uses tiny capacitors
- · Latching and auto-retry versions
- Operative junction temp. 40 °C to 125 °C
- Available in DFN10 3x3 and Flip Chip 9 bumps

# Applications

- Hard disk drives
- Solid state drives (SSD)
- Hard disk and SSD arrays
- Computer
- DVD and Blu-Ray disc drivers

### **Description**

The STEF033 is an integrated electronic fuse optimized for monitoring output current and the input voltage. Connected in series to the 3.3 V rail, it is able to protect the electronic circuitry on its output from overcurrent and overvoltage. The STEF033 has controlled delay and turn-on time. When an overload condition occurs, the device limits the output current to a predefined safe value. If the anomalous overload condition persists, it goes into an open state, disconnecting the load from the power supply. If a continuous short-circuit is present on the board, when the power is re-applied the E-fuse initially limits the output current to a safe value and then goes again into the open state. The voltage clamping circuit prevents the output voltage from exceeding a fixed value, if the input voltage goes beyond this threshold. The device is equipped with a thermal protection circuit. Intervention of thermal protection is signaled to the board-monitoring circuits through an appropriate signal on the Fault pin. Unlike mechanical fuses, which must be physically replaced after a single event, the Efuse does not degrade in its performances following short-circuit/thermal protection intervention and is reset either by re-cycling the supply voltage or using the appropriate Enable pin. The STEF033 is also available in an autoretry version; in case of thermal fault it automatically attempts to re-apply power to the load when the die temperature returns to a safe value.

Contents STEF033

## **Contents**

| 1 | Devi        | ce block diagram                               |  |  |
|---|-------------|------------------------------------------------|--|--|
| 2 | Pin (       | onfiguration                                   |  |  |
| 3 | Max         | mum ratings                                    |  |  |
| 4 | Elec        | rical Characteristics 6                        |  |  |
| 5 | Турі        | al application                                 |  |  |
|   | 5.1         | Operating modes                                |  |  |
|   |             | 5.1.1 Turn-on                                  |  |  |
|   |             | 5.1.2 Normal operating condition               |  |  |
|   |             | 5.1.3 Output voltage clamp9                    |  |  |
|   |             | 5.1.4 Current limiting                         |  |  |
|   |             | 5.1.5 Thermal shutdown and Auto-retry function |  |  |
|   | 5.2         | R <sub>Limit</sub> calculation                 |  |  |
|   | 5.3         | C <sub>dv/dt</sub> calculation                 |  |  |
|   | 5.4         | Enable-Fault pin                               |  |  |
| 6 | Турі        | al performance characteristics                 |  |  |
| 7 | Pacl        | age mechanical data                            |  |  |
| 8 | Order codes |                                                |  |  |
| 9 | Revi        | sion history                                   |  |  |

#### **Device block diagram** 1

 $V_{cc}$ ENABLE O-CHARGE PUMP OSCILLATOR **ENABLE** POWER SENSE I-LIM + dV/dT CURRENT **VOLTAGE** dV/dT o-CONTROL CONTROL CONTROL I-LIM -THERMAL UVLO \_ GND PROTECTION Vout 0

Figure 1. STEF033 block diagram

Pin configuration STEF033

## 2 Pin configuration

Figure 2. Pin configuration (top view)



Table 1. Pin description

| Pin n°<br>(DFN) | Pin n°<br>(CSP) | Symbol                   | Note                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|-----------------|-----------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1,2,3,4,5       | C1,C2,C3        | V <sub>OUT</sub> /Source | Connected to the source of the internal power MOSFET and to the output terminal of the fuse                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 6               | A1              | I-lim +                  | A resistor between these two pins sets the overload and short-circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 7               | N.C.            | l-lim -                  | current limit levels. On the CSP the resistor must be connected between the I-Lim+ and Source pins                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 8               | A2              | En/Fault                 | The Enable/Fault pin is a tri-state, bi-directional interface. During normal operation the pin must be left floating, or it can be used to disable the output of the device by pulling it to ground using an open drain or open collector device. If a thermal fault occurs, the voltage on this pin goes into an intermediate state to signal a monitor circuit that the device is in thermal shutdown. It can be connected to another device of this family to cause a simultaneous shutdown during thermal events. |  |
| 9               | N.C.            | dv/dt                    | The internal dv/dt circuit controls the slew rate of the output voltage at turn-on. The internal capacitor allows a ramp-up time of around 1.4 ms. An external capacitor can be added to this pin to increase the ramp time. If an additional capacitor is not required, this pin should be left open. This feature is not available on the CSP version.                                                                                                                                                              |  |
| 10              | А3              | GND                      | Ground pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| Exposed pad     | B1,B2,B3        | V <sub>CC</sub>          | Exposed pad. Positive input voltage must be connected to V <sub>CC</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |

STEF033 Maximum ratings

## 3 Maximum ratings

Table 2. Absolute maximum ratings

| Symbol                   | Parameter                                           | Value                         | Unit |  |
|--------------------------|-----------------------------------------------------|-------------------------------|------|--|
| V <sub>CC</sub>          | Positive power supply voltage                       | - 0.3 to 10                   | V    |  |
| V <sub>OUT</sub> /source | V <sub>OUT</sub> pin voltage                        | - 0.3 to 7                    | V    |  |
| VOUT/Source              | V <sub>OUT</sub> pin voltage (100 ms)               | - 0.3 to Vcc+0.3              | v    |  |
| I-Lim+/I-Lim-            | Current limit pin voltage                           | -0.3 to 7                     | V    |  |
| -L    +/ -L    -         | Current limit pin voltage (100 ms)                  | - 0.3 to V <sub>CC</sub> +0.3 | ]    |  |
| En/Fault                 | Enable/Fault pin voltage                            | - 0.3 to 4.6                  | V    |  |
| dv/dt                    | dv/dt pin voltage                                   | - 0.3 to 4.6                  | V    |  |
| T <sub>OP</sub>          | Operating junction temperature range <sup>(1)</sup> | - 40 to 125                   | °C   |  |
| T <sub>STG</sub>         | Storage temperature range                           | - 65 to 150                   | °C   |  |
| T <sub>LEAD</sub>        | Lead temperature (soldering) 10 sec                 | 260                           | °C   |  |

<sup>1.</sup> The thermal limit is set above the maximum thermal rating. It is not recommended to operate the device at temperatures greater than the maximum ratings for extended periods of time.

Note:

Absolute maximum ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied.

Table 3. Recommended operating condition

| Symbol             | Parameter                                              | Value     | Unit |
|--------------------|--------------------------------------------------------|-----------|------|
| V <sub>CC</sub>    | Positive power supply voltage                          | 3.1 to 8  | V    |
| R-limit            | Current limitation resistor range, STEF033, STEF033A   | 10 to 120 | Ω    |
| K-IIIIII           | Current limitation resistor range, STEF033J, STEF033JA | 15 to 120 | 52   |
| C <sub>dv/dt</sub> | Soft-start capacitor range                             | 0 to 1    | nF   |
| V <sub>EN</sub>    | Enable/Fault pin voltage                               | 0 to 3.6  | V    |

Table 4. Thermal data

| Symbol            | Parameter                                  | Value | Unit |
|-------------------|--------------------------------------------|-------|------|
| D                 | Thermal resistance junction-ambient, DFN10 | 70    |      |
| R <sub>thJA</sub> | Thermal resistance junction-ambient, CSP9  | 90    | °C/W |
| R <sub>thJC</sub> | Thermal resistance junction-case, DFN10    | 34    |      |

Table 5. ESD performance

| Symbol | Parameter      | Test conditions | Value | Unit |
|--------|----------------|-----------------|-------|------|
|        |                | НВМ             | 4     | kV   |
| ESD    | ESD protection | MM              | 400   | V    |
|        |                | CDM             | 500   | V    |



Electrical Characteristics STEF033

## 4 Electrical Characteristics

 $V_{CC}$  = 3.3 V,  $C_{I}$  = 10  $\mu F,\, C_{O}$  =10  $\mu F,\, T_{J}$  = 25°C (unless otherwise specified)

Table 6. Electrical characteristics for STEF033

| Symbol              | Parameter                        | Test conditions                                                                       | Min. | Тур. | Max.     | Unit  |
|---------------------|----------------------------------|---------------------------------------------------------------------------------------|------|------|----------|-------|
| Under/Ove           | er Voltage Protection            |                                                                                       |      | 1    |          |       |
| V <sub>Clamp</sub>  | Output clamping voltage          | V <sub>CC</sub> = 8 V                                                                 | 4    | 4.5  | 5        | V     |
| V <sub>UVLO</sub>   | Under voltage Lockout            | Turn-on, voltage increasing                                                           | 2.15 | 2.35 | 2.5      | V     |
| V <sub>Hyst</sub>   | UVLO hysteresis                  |                                                                                       |      | 0.1  |          | V     |
| Power MC            | OSFET                            |                                                                                       |      | •    | •        |       |
| t <sub>dly</sub>    | Delay time                       | Enabling of chip to V <sub>OUT</sub> =10% of nominal value.                           |      | 500  |          | μs    |
|                     | ON and drawn                     | (1)                                                                                   |      | 40   | 60       |       |
| $R_{DSon}$          | ON resistance                    | -40°C <t<sub>J&lt;125°C <sup>(2)</sup></t<sub>                                        |      |      | 70       | mΩ    |
| V <sub>OFF</sub>    | Off State output voltage         | V <sub>EN</sub> =GND, R <sub>L</sub> =infinite                                        |      |      | 100      | mV    |
|                     | Continuous surrent               | DFN package                                                                           |      | 3.6  |          | _     |
| I <sub>D</sub>      | Continuous current               | CSP package                                                                           |      | 2    |          | A     |
| Current lin         | nit                              |                                                                                       |      |      | •        | •     |
| I <sub>Short</sub>  | Short-circuit current limit      | R <sub>Limit</sub> = 24 Ω                                                             | 1    | 1.35 | 1.75     | Α     |
| I <sub>Lim</sub>    | Overload current limit           | $R_{Limit} = 24 \Omega^{(2)}$                                                         |      | 2.5  |          | Α     |
| dv/dt circu         | uit                              |                                                                                       |      |      |          | •     |
| dv/dt               | Output voltage ramp time         | Vout=10% to 90% of nominal voltage, No C <sub>dv/dt</sub>                             | 0.8  | 1.4  | 2.5      | ms    |
| Enable/Fa           | ult                              |                                                                                       |      |      |          |       |
| V <sub>IL</sub>     | Low level input voltage          | Output disabled, (2)                                                                  |      |      | 0.5      | V     |
| $V_{I(INT)}$        | Intermediate level input voltage | Thermal fault, output disabled (2)                                                    | 0.8  | 1.4  | 2        | V     |
| V <sub>IH</sub>     | High level input voltage         | Output enabled                                                                        | 2.5  |      |          | V     |
| V <sub>I(MAX)</sub> | High state maximum voltage       |                                                                                       |      | 3.25 |          | V     |
| I <sub>IL</sub>     | Low level input current (sink)   | V <sub>Enable</sub> = GND                                                             |      | -28  | -50      | μA    |
|                     | Maximum fan-out for fault signal | Total number of chips that can be connected to this pin for simultaneous shutdown (2) |      |      | 3        | Units |
| Total device        | ce                               | · ·                                                                                   |      |      |          |       |
|                     |                                  | Device operational                                                                    |      | 0.6  | 2        |       |
| I <sub>Bias</sub>   | Bias current                     | Thermal shutdown (2)                                                                  |      | 0.5  |          | mA    |
| ·bias               | 1                                | Device disabled (V <sub>Enable</sub> =GND)                                            |      | 0.35 | <b>t</b> | 1     |



Table 6. Electrical characteristics for STEF033 (continued)

| Symbol           | Parameter                 | Test conditions        | Min. | Тур. | Max. | Unit |
|------------------|---------------------------|------------------------|------|------|------|------|
| V <sub>min</sub> | Minimum operating voltage |                        |      |      | 2    | V    |
| Thermal la       | Thermal latch             |                        |      |      |      |      |
| TSD              | Shutdown temperature      | (2)                    |      | 160  |      | °C   |
| 130              | Hysteresis                | Only on STEF033Axx (2) |      | 25   |      | O    |

<sup>1.</sup> Pulse test: Pulse width = 300  $\mu$ s, Duty cycle = 2%



<sup>2.</sup> Guaranteed by design, but not tested in production

Typical application STEF033

### 5 Typical application

C<sub>IN</sub> EN/Fault I-lim+ R-lim C<sub>OUT</sub> LOAD

Figure 3. Application circuit, STEF033 and STEF033A (DFN10 package)

Figure 4. Application circuit, STEF033J and STEF033JA (Flip-Chip 9 bump package)



### 5.1 Operating modes

#### 5.1.1 Turn-on

When the input voltage is applied, the Enable/Fault pin goes up to the high state, enabling the internal control circuitry.

After an initial delay time of typically 500 ms, the output voltage is supplied with a slope defined by the internal dv/dt circuitry. If no additional capacitor is connected to dv/dt pin, the total time from the Enable signal going high and the output voltage reaching the nominal value is around 1.6 ms (refer to *Figure 4*, and *Figure 14*).

STEF033 Typical application

#### 5.1.2 Normal operating condition

The STEF033 E-fuse behaves like a mechanical fuse, buffering the circuitry on its output with the same voltage shown at its input, with a small voltage fall due to the N-channel MOSFET  $R_{DSOn}$ .

### 5.1.3 Output voltage clamp

This internal protection circuit clamps the output voltage to a maximum safe value, typically 4.5 V, if the input voltage exceeds this threshold.

### 5.1.4 Current limiting

When an overload event occurs, the current limiting circuit reduces the conductivity of the power MOSFET, in order to clamp the output current at the value selected externally by means of the limiting resistor R<sub>l imit</sub> (*Figure 2*).

#### 5.1.5 Thermal shutdown and Auto-retry function

If the device temperature exceeds the thermal latch threshold, typically 160 °C, the thermal shutdown circuitry turns the power MOSFET off, thus disconnecting the load. The EN/Fault pin of the device is automatically set to an intermediate voltage, in order to signal the overtemperature event.

The STEF033 latch version can be reset from this condition either by cycling the supply voltage or by pulling down the EN pin below the  $V_{il}$  threshold and then releasing it.

On the STEF033A auto-retry version, the power MOSFET will remain in an OFF state until the die temperature drops below the hysteresis value. Once this happens, the internal auto-retry circuit attempts to reset the device, pulling up the EN/Fault pin to the operative value.

### 5.2 R<sub>Limit</sub> calculation

As shown in *Figure 2*, and *Figure 3* the device uses an internal N-channel Sense FET with a fixed ratio, to monitor the output current and limit it at the level set by the user.

The  $R_{Limit}$  value for achieving the requested current limitation can be estimated by using the "Current limit vs  $R_{Limit}$ ", graph in *Figure 12*.

The device has two levels of current limitation, depending on the load condition.

The short-circuit current limit ( $I_{Short}$ ) is the current level that is imposed when the output voltage decreases sharply, as in the case of a short-circuit on the output.

The overload current limit ( $I_{Lim}$ ), also described as "Current limit trip-point", represents the current level that is recognized by the device as an overload condition. Following this, the current limit trip point is reached the device enters into current limitation, and the current to the load is limited to the  $I_{Short}$  value, which is generally lower than the trip-point value.

The overload current limit ( $I_{Lim}$ ) is dependent on the device reaction time, so it is influenced by the load current slew-rate. The faster the current increase, the higher the current limit trip point.

Typical application STEF033

#### C<sub>dv/dt</sub> calculation 5.3

The device includes a rise-time control circuit, allowing the soft-start during turn-on and Hotplug of the equipment. The pre-programmed rise time, defined as the time interval during which the output voltage goes from 10% to 90% of the nominal voltage, is typically 1.4 ms.

The STEF033 and STEF033A in DFN10 package feature a user-programmable output voltage ramp-up time; by connecting a capacitor between the C<sub>dv/dt</sub> pin and GND, modification of the output voltage ramp-up time is possible. The capacitance to be added on the C<sub>dv/dt</sub> pin can be selected using the following table.

100 pF 470 pF 1 nF C<sub>dv/dt</sub> none Rise Time (1) [ms] 1.4 2.8 8 16

Table 7. Typical rise time values vs. dv/dt capacitor

<sup>1.</sup>  $V_{CC}$  = 3.3 V,  $C_{IN}$  = 10  $\mu$ F,  $C_{OUT}$  = 10  $\mu$ F,  $R_{LIMIT}$  = 24  $\Omega$ ,  $I_{OUT}$  = 1 A



Figure 5. Delay time and V<sub>OUT</sub> rise time

#### 5.4 **Enable-Fault pin**

The Enable/Fault pin has the dual function of controlling the output of the device and, at the same time, of providing information about the device status to the application.

It can be connected to an external open-drain or open-collector device. In this case, when it is pulled at low logic level, it will turn the output of the E-Fuse off.

If this pin is left floating, since it has internal pull-up circuitry, the output of the E-Fuse is kept ON in normal operating conditions.

This pin should never be biased to a voltage higher than 3.6 V.

In case of thermal fault, the pin is pulled to an intermediate state (Figure 5). This signal can be provided to a monitor circuit, signaling that a thermal shutdown has occurred, or it can be

10/23 DocID025099 Rev 1 STEF033 Typical application

directly connected to the Enable/Fault pins of other STEFxx devices on the same application, in order to achieve a simultaneous enable/disable feature.

When a thermal fault occurs, the device can be reset either by cycling the supply voltage or by pulling down the Enable pin below the  $V_{il}$  threshold and then releasing it.



Figure 6. Enable/Fault pin status

#### **Typical performance characteristics** 6

The following plots are referred to the typical application circuit and, unless otherwise noted, at  $T_A = 25 \,^{\circ}\text{C}$ .

Figure 7. Clamping voltage vs. temperature

Figure 8. Short-circuit current vs. temperature



operational)

Figure 9. Bias current vs. temperature (device Figure 10. Bias current vs. temperature (device disabled)



Figure 11. ON resistance vs. temperature

Vcc = 3.3 V, R-limit =  $5 \Omega$ 60 RDS-ON [m\O] 40 lout 500 mA 30 lout 2 A 20 10 -20 60 100 120 140 Temperature (°C)

Figure 12. Current limit vs.  $R_{Limit}$  ( $I_{OUT}$  ramp)



12/23

Figure 13. V<sub>OUT</sub> ramp-up vs. enable

Figure 14. V<sub>OUT</sub> ramp-up vs. enable



Figure 15. V<sub>OUT</sub> turn-on vs. enable

Figure 16. V<sub>OUT</sub> turn-off vs. enable



Figure 17. Startup (slow rising)

Figure 18. Startup and voltage clamp





Figure 19. Thermal latch from 2 A load to short-circuit

Figure 20. Startup into output short-circuit



Figure 21. Voltage clamp

Figure 22. Trip and short current (I<sub>OUT</sub> ramp)



## 7 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.

Table 8. DFN10L (3 x 3 mm.) mechanical data

| Dim.   |      | mm.   |      |
|--------|------|-------|------|
| Dilli. | Min. | Тур.  | Max. |
| Α      | 0.80 | 0.90  | 1.00 |
| A1     |      | 0.02  | 0.05 |
| A2     | 0.55 | 0.65  | 0.80 |
| A3     |      | 0.20  |      |
| b      | 0.18 | 0.25  | 0.30 |
| D      | 2.85 | 3.00  | 3.15 |
| D2     | 2.20 |       | 2.70 |
| E      | 2.85 | 3.00  | 3.15 |
| E2     | 1.40 |       | 1.75 |
| E3     |      | 0.230 |      |
| E4     |      | 0.365 |      |
| е      |      | 0.50  |      |
| L      | 0.30 | 0.40  | 0.50 |
| ddd    |      |       | 0.08 |

5



DocID025099 Rev 1

Figure 23. DFN10L package outline

Table 9. Flip-Chip 9 bumps mechanical data

| Dim.   | mm.  |       |      |  |  |  |
|--------|------|-------|------|--|--|--|
| Dilli. | Min. | Тур.  | Max. |  |  |  |
| Α      | 0.50 | 0.55  | 0.60 |  |  |  |
| A1     | 0.17 | 0.20  | 0.23 |  |  |  |
| A2     | 0.33 | 0.35  | 0.37 |  |  |  |
| b      | 0.23 | 0.25  | 0.29 |  |  |  |
| D      | 1.16 | 1.19  | 1.22 |  |  |  |
| D1     |      | 0.8   |      |  |  |  |
| E      | 1.16 | 1.19  | 1.22 |  |  |  |
| E1     |      | 0.8   |      |  |  |  |
| е      |      | 0.40  |      |  |  |  |
| f      |      | 0.195 |      |  |  |  |
| ccc    |      | 0.075 |      |  |  |  |





Figure 24. Flip-Chip 9 bumps package outline

### Tape and reel QFNxx/DFNxx (3x3 mm) mechanical data

| Dim  |      | mm.  |      | inch. |       |        |
|------|------|------|------|-------|-------|--------|
| Dim. | Min. | Тур. | Max. | Min.  | Тур.  | Max.   |
| Α    |      |      | 330  |       |       | 12.992 |
| С    | 12.8 |      | 13.2 | 0.504 |       | 0.519  |
| D    | 20.2 |      |      | 0.795 |       |        |
| N    | 60   |      |      | 2.362 |       |        |
| Т    |      |      | 18.4 |       |       | 0.724  |
| Ao   |      | 3.3  |      |       | 0.130 |        |
| Во   |      | 3.3  |      |       | 0.130 |        |
| Ko   |      | 1.1  |      |       | 0.043 |        |
| Po   |      | 4    |      |       | 0.157 |        |
| Р    |      | 8    |      |       | 0.315 |        |





Figure 25. DFN10L footprint - recommended data (dimensions in mm.)

477

STEF033 Order codes

### 8 Order codes

Table 10. Order codes

| Tape and reel  | Package     | Version    | Marking |
|----------------|-------------|------------|---------|
| STEF033PUR     | DFN         | Latch      | EF03    |
| STEF033JR (1)  | Flip-Chip 9 | Latch      | 33      |
| STEF033APUR    | DFN         | Auto-retry | EF03A   |
| STEF033AJR (1) | Flip-Chip 9 | Auto-retry | 3A      |

<sup>1.</sup> Available on request.

Revision history STEF033

## 9 Revision history

Table 11. Document revision history

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 06-Aug-2013 | 1        | Initial release. |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT AUTHORIZED FOR USE IN WEAPONS. NOR ARE ST PRODUCTS DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

