

The following document contains information on Cypress products. Although the document is marked with the name "Broadcom", the company that originally developed the specification, Cypress will continue to offer these products to new and existing customers.

#### CONTINUITY OF SPECIFICATIONS

There is no change to this document as a result of offering the device as a Cypress product. Any changes that have been made are the result of normal document improvements and are noted in the document history page, where supported. Future revisions will occur when appropriate, and changes will be noted in a document history page.

#### **CONTINUITY OF ORDERING PART NUMBERS**

Cypress continues to support existing part numbers. To order these products, please use only the Ordering Part Numbers listed in this document.

#### FOR MORE INFORMATION

Please visit our website at www.cypress.com or contact your local sales office for additional information about Cypress products and services.

#### **OUR CUSTOMERS**

Cypress is for true innovators – in companies both large and small.

Our customers are smart, aggressive, out-of-the-box thinkers who design and develop game-changing products that revolutionize their industries or create new industries with products and solutions that nobody ever thought of before.

#### ABOUT CYPRESS

Founded in 1982, Cypress is the leader in advanced embedded system solutions for the world's most innovative automotive, industrial, home automation and appliances, consumer electronics and medical products. Cypress's programmable systems-on-chip, general-purpose microcontrollers, analog ICs, wireless and USB-based connectivity solutions and reliable, high-performance memories help engineers design differentiated products and get them to market first.

Cypress is committed to providing customers with the best support and engineering resources on the planet enabling innovators and out-of-the-box thinkers to disrupt markets and create new product categories in record time. To learn more, go to www.cypress.com.

# 

## WICED<sup>™</sup> IEEE 802.11 b/g/n SoC with an Embedded Applications Processor

#### GENERAL DESCRIPTION

The Broadcom<sup>®</sup> Ltd. BCM43903 embedded wireless system-on-a-chip (SoC) is uniquely suited for Internet-of-Things applications. It supports all rates specified in the IEEE 802.11 b/g/n specifications.The device includes an ARM Cortex-based applications processor, a single stream IEEE 802.11n MAC/ baseband/radio, a power amplifier (PA), and a receive low-noise amplifier (LNA). It also supports optional antenna diversity for improved RF performance in difficult environments.

The BCM43903 is an optimized SoC targeting embedded Internet-of-Things applications in the industrial and medical sensor, and home appliance markets. Using advanced design techniques and process technology to reduce active and idle power, the device is designed for embedded applications that require minimal power consumption and a compact size.

The device includes a PMU for simplifying system power topology and allows for direct operation from a battery while maximizing battery life.

#### FEATURES

#### Application Processor Features

- ARM Cortex-R4 32-bit RISC processor.
- 1 MB of on-chip SRAM for code and data.
- An on-chip cryptography core
- 640 KB of ROM containing WICED SDK components such as RTOS and TCP/IP stack.
- 17 GPIOs supported.
- Q-SPI serial flash interface to support up to 40 Mbps of peak transfer.
- Support for UART (3), SPI or BSC master, and BSC-only interfaces. (Broadcom Serial Control (BSC) is an I<sup>2</sup>C-compatible interface.)

#### FEATURES

#### Key IEEE 801.11x Features

- IEEE 802.11n compliant.
- Single-stream spatial multiplexing up to 150 Mbps.
- Supports 20 MHz channels with optional SGI.
- Full IEEE 802.11 b/g legacy compatibility with enhanced performance.
- TX and RX low-density parity check (LDPC) support for improved range and power efficiency.
- On-chip power and low-noise amplifiers.
- An internal fractional nPLL allows support for a wide range of reference clock frequencies.
- Integrated ARM Cortex-R4 processor with tightly coupled memory for complete WLAN subsystem functionality, minimizing the need to wake up the applications processor for standard WLAN functions (to further minimize power consumption while maintaining the ability to upgrade to future features in the field).
- Software architecture supported by standard
   WICED SDK allows easy migration from existing
   discrete MCU designs and to future devices.
- Security support:
  - WPA and WPA2 (Personal) support for powerful encryption and authentication.
  - AES and TKIP in hardware for faster data encryption and IEEE 802.11i compatibility.
  - Reference WLAN subsystem provides Cisco Compatible Extensions (CCX, CCX 2.0, CCX 3.0, CCX 4.0, and CCX 5.0).
  - Wi-Fi Protected Setup and Wi-Fi Easy-Setup
- Worldwide regulatory support: Global products supported with worldwide design approval.

#### **General Features**

- Supports battery voltage range from 3.0V to 4.8V with an internal switching regulator.
- Programmable dynamic power management.
- 6 Kb OTP memory for storing board parameters.
- 151-ball WLBGA (4.91mm x 5.85mm, 0.4mm pitch)





#### **Revision History**

| Revision      | Date       | Change Description                                                                                       |
|---------------|------------|----------------------------------------------------------------------------------------------------------|
| 43903-DS102-R | 03/12/16   | Updated:                                                                                                 |
|               |            | General edits                                                                                            |
| 43903-DS101-R | 11/03/15   | Updated:                                                                                                 |
|               |            | <ul> <li>Table 21: "Absolute Maximum Ratings," on page 109.</li> </ul>                                   |
|               |            | <ul> <li>Table 24: "Recommended Operating Conditions and DC<br/>Characteristics," on page 111</li> </ul> |
|               |            | <ul> <li>Table 30: "WLAN 2.4 GHz Receiver Performance Specifications," on<br/>page 116</li> </ul>        |
|               |            | <ul> <li>Table 31: "WLAN 2.4 GHz Transmitter Performance Specifications," on<br/>page 119.</li> </ul>    |
| 43903-DS100-R | 10/15/2015 | Initial release                                                                                          |

© 2016 by Broadcom. All rights reserved.

Broadcom<sup>®</sup>, the pulse logo, Connecting everything<sup>®</sup>, the Connecting everything logo, and Avago Technologies are among the trademarks of Broadcom and/or its affiliates in the United States, certain other countries and/or the EU. Any other trademarks or trade names mentioned are the property of their respective owners.

Broadcom reserves the right to make changes without further notice to any products or data herein to improve reliability, function, or design.

Information furnished by Broadcom is believed to be accurate and reliable. However, Broadcom does not assume any liability arising out of the application or use of this information, nor the application or use of any product or circuit described herein, neither does it convey any license under its patent rights nor the rights of others.

This data sheet (including, without limitation, the Broadcom component(s) identified herein) is not designed, intended, or certified for use in any military, nuclear, medical, mass transportation, aviation, navigations, pollution control, hazardous substances management, or other high-risk application. BROADCOM PROVIDES THIS DATA SHEET "AS-IS," WITHOUT WARRANTY OF ANY KIND. BROADCOM DISCLAIMS ALL WARRANTIES, EXPRESSED AND IMPLIED, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT.

## **Table of Contents**

| About This Document                                   |    |
|-------------------------------------------------------|----|
| Purpose and Audience                                  |    |
| Acronyms and Abbreviations                            |    |
| Document Conventions                                  |    |
| Technical Support                                     |    |
| Section 1: Overview                                   |    |
| Introduction                                          |    |
| Features                                              |    |
| Standards Compliance                                  |    |
| Section 2: Power Supplies and Power Management        | 14 |
| Power Supply Topology                                 | 14 |
| BCM43903 Power Management Unit Features               | 14 |
| Power Management                                      |    |
| PMU Sequencing                                        |    |
| Power-Off Shutdown                                    |    |
| Power-Up/Power-Down/Reset Circuits                    |    |
| Section 3: Frequency References                       |    |
| Crystal Interface and Clock Generation                |    |
| External Frequency Reference                          | 21 |
| Frequency Selection                                   |    |
| External 32.768 kHz Low-Power Oscillator              |    |
| Section 4: Applications Subsystem                     | 24 |
| Overview                                              |    |
| Applications CPU and Memory Subsystem                 |    |
| Memory-to-Memory DMA Core                             |    |
| Cryptography Core                                     |    |
| Section 5: Applications Subsystem External Interfaces |    |
| GPIO                                                  |    |
| Broadcom Serial Control                               |    |
| JTAG and ARM Serial Wire Debug                        |    |
| PWM                                                   |    |
| Real-Time Clock                                       |    |
| SPI Flash                                             |    |
| UART                                                  |    |

| External Coexistence Interface       29         One-Time Programmable Memory       29         Hibernation Block       30         System Boot Sequence       30         Section 7: Wireless LAN Subsystem       31         WLAN CPU and Memory Subsystem       31         IEEE 802.11n MAC       31         PSM       33         WEP       33         TXE       34         IFS       34         TSF       35         MAC-PHY Interface       35         MAC-PHY Interface       35         MAC-PHY Interface       36         Section 8: WLAN Radio Subsystem       38         Receiver Path       38         Transmit Path       38         Calibration       38         Section 9: Pinout and Signal Descriptions       40         Ball Map       40         Ball Map       40         Overview       49         Overview       49         Overview       49         Section 10: GPIO Signals and Strapping Options       49         Overview       49         Section 11: Pin Multiplexing       52         Section 12: I/O States       54      <                                                                   | Section 6: Global Functions                    |    |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|----|
| Hibernation Block       30         System Boot Sequence.       30         Section 7: Wireless LAN Subsystem       31         WLAN CPU and Memory Subsystem       31         IEEE 802.11n MAC       31         PSM       33         WEP       33         TXE       34         RXE       34         IFS.       34         TSF       35         MAC-PHY Interface       35         IEEE 802.11" b/g/n PHY       36         Section 8: WLAN Radio Subsystem       38         Receiver Path       38         Transmit Path       38         Calibration       38         Section 9: Pinout and Signal Descriptions       40         Ball Map       40         Ball Map       40         Ball Map       40         Verview       49         Verview       49         Weak Pull-Down and Pull-Up Resistances       49         Strapping Options       51         Section 11: Pin Multiplexing       52         Section 12: I/O States       54         Section 13: Electrical Characteristics       57         Absolute Maximum Ratings       57                                                                              | External Coexistence Interface                 |    |
| System Boot Sequence       30         Section 7: Wireless LAN Subsystem       31         WLAN CPU and Memory Subsystem       31         IEEE 802.11n MAC       31         PSM       33         WEP       33         TXE       34         RXE       34         IFS       34         TSF       35         NAV       35         MAC-PHY Interface       35         IEEE 802.11 <sup>w</sup> bigin PHY       36         Section 8: WLAN Radio Subsystem       38         Receiver Path       38         Transmit Path       38         Calibration       38         Section 9: Pinout and Signal Descriptions       40         Ball Map       40         Ball Map       40         Ball List.       41         Signal Descriptions       49         Weak Pull-Down and Pull-Up Resistances       49         Weak Pull-Down and Pull-Up Resistances       51         Section 12: I/O States       52         Section 12: I/O States       54         Section 12: I/O States       57         Absolute Maximum Ratings       57         Absolute Maximum Ratings       57                                                    | One-Time Programmable Memory                   |    |
| Section 7: Wireless LAN Subsystem       31         WLAN CPU and Memory Subsystem       31         IEEE 802.11n MAC       31         PSM       33         WEP       33         TXE       34         RXE       34         IFS.       34         IFS       34         TSF       35         NAV       35         MAC-PHY Interface       35         IEEE 802.11" brg/n PHY       36         Section 8: WLAN Radio Subsystem       38         Receiver Path       38         Transmit Path       38         Calibration       38         Section 9: Pinout and Signal Descriptions       40         Ball Map       40         Ball Map       40         Ball Map       40         Verview       49         Weak Pull-Down and Pull-Up Resistances       49         Weak Pull-Down and Pull-Up Resistances       49         Section 11: Pin Multiplexing       52         Section 12: I/O States       54         Section 13: Electrical Characteristics       57         Absolute Maximum Ratings       57         Absolute Maximum Ratings       57                                                                        |                                                |    |
| WLAN CPU and Memory Subsystem         31           IEEE 802.11n MAC         31           PSM         33           WEP         33           TXE         34           RXE         34           TSF         35           NAV         35           MAC-PHY Interface         35           IEEE 802.11 <sup>m</sup> b/g/n PHY         36           Section 8: WLAN Radio Subsystem         38           Receiver Path         38           Transmit Path         38           Calibration         38           Section 9: Pinout and Signal Descriptions         40           Ball Map         40           Ball List         41           Signal Descriptions         49           Overview         49           Weak Pull-Down and Pull-Up Resistances         49           Section 11: Pin Multiplexing         51           Section 12: I/O States         54           Section 13: Electrical Characteristics         57           Environmental Ratings         57           Electrostatic Discharge Specifications         58                                                                                        | System Boot Sequence                           |    |
| IEEE 802.11n MAC         31           PSM.         33           WEP         33           TXE         34           RXE         34           IFS.         34           TSF.         35           NAV         35           MAC-PHY Interface         35           IEEE 802.11" big/n PHY         36           Section 8: WLAN Radio Subsystem         38           Receiver Path         38           Transmit Path         38           Calibration         38           Section 9: Pinout and Signal Descriptions         40           Ball Map         40           Ball List         41           Signal Descriptions         49           Overview         49           Weak Pull-Down and Pull-Up Resistances         49           Section 10: GPIO Signals and Strapping Options         50           Alternate GPIO Signal Functions         51           Section 11: Pin Multiplexing         52           Section 12: I/O States         54           Section 13: Electrical Characteristics         57           Absolute Maximum Ratings         57           Environmental Ratings         58           Elec | Section 7: Wireless LAN Subsystem              |    |
| PSM33WEP33TXE34RXE34IFS34IFS35NAV35MAC-PHY Interface35IEEE 802.11 <sup>™</sup> b/g/n PHY36Section 8: WLAN Radio Subsystem38Receiver Path38Transmit Path38Calibration38Section 9: Pinout and Signal Descriptions40Ball Map40Ball List41Signal Descriptions44Section 10: GPIO Signals and Strapping Options49Overview49Weak Pull-Down and Pull-Up Resistances49Strapping Options50Alternate GPIO Signal Functions51Section 11: Pin Multiplexing52Section 12: I/O States54Section 13: Electrical Characteristics57Absolute Maximum Ratings57Environmental Ratings58Electrostatic Discharge Specifications58                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | WLAN CPU and Memory Subsystem                  |    |
| WEP       33         TXE       34         RXE       34         IFS.       34         TSF       35         NAV       35         MAC-PHY Interface       35         IEEE 802.11 <sup>™</sup> b/g/n PHY       36         Section 8: WLAN Radio Subsystem       38         Receiver Path       38         Transmit Path       38         Calibration       38         Section 9: Pinout and Signal Descriptions       40         Ball Map       40         Ball Map       40         Signal Descriptions       44         Section 10: GPIO Signals and Strapping Options       49         Weak Pull-Down and Pull-Up Resistances       49         Strapping Options       50         Alternate GPIO Signal Functions       51         Section 11: Pin Multiplexing       52         Section 12: I/O States       54         Section 13: Electrical Characteristics       57         Absolute Maximum Ratings       57         Electrostatic Discharge Specifications       58                                                                                                                                              | IEEE 802.11n MAC                               |    |
| TXE       34         RXE       34         IFS       35         NAV       35         NAV       35         MAC-PHY Interface       35         IEEE 802.11 <sup>™</sup> b/g/n PHY       36         Section 8: WLAN Radio Subsystem       38         Receiver Path       38         Transmit Path       38         Calibration       38         Section 9: Pinout and Signal Descriptions       40         Ball Map       40         Ball List       41         Signal Descriptions       44         Section 10: GPIO Signals and Strapping Options       49         Weak Pull-Down and Pull-Up Resistances       49         Strapping Options       50         Alternate GPIO Signal Functions       51         Section 11: Pin Multiplexing       52         Section 12: I/O States       54         Section 13: Electrical Characteristics       57         Absolute Maximum Ratings       57         Electrostatic Discharge Specifications       58                                                                                                                                                                   | PSM                                            |    |
| RXE34IFS.35NAV.35NAV.35MAC-PHY Interface.35IEEE 802.11 <sup>™</sup> b/g/n PHY36Section 8: WLAN Radio Subsystem38Receiver Path.38Transmit Path.38Calibration.38Section 9: Pinout and Signal Descriptions40Ball Map.40Ball List.41Signal Descriptions.49Overview.49Weak Pull-Down and Pull-Up Resistances50Alternate GPIO Signal Functions51Section 11: Pin Multiplexing.52Section 12: I/O States54Section 13: Electrical Characteristics57Absolute Maximum Ratings57Environmental Ratings58Electrostatic Discharge Specifications58                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | WEP                                            |    |
| IFS       34         TSF       35         NAV       35         MAC-PHY Interface       35         IEEE 802.11 <sup>™</sup> b/g/n PHY       36         Section 8: WLAN Radio Subsystem       38         Receiver Path       38         Transmit Path       38         Calibration       38         Section 9: Pinout and Signal Descriptions       40         Ball Map       40         Ball IList       41         Signal Descriptions       44         Section 10: GPIO Signals and Strapping Options       49         Overview       49         Weak Pull-Down and Pull-Up Resistances       49         Strapping Options       51         Section 11: Pin Multiplexing       52         Section 13: Electrical Characteristics       57         Absolute Maximum Ratings       57         Electrostatic Discharge Specifications       58                                                                                                                                                                                                                                                                           | TXE                                            |    |
| TSF.       35         NAV.       35         MAC-PHY Interface.       35         IEEE 802.11 <sup>™</sup> b/g/n PHY       36         Section 8: WLAN Radio Subsystem                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | RXE                                            |    |
| NAV35MAC-PHY Interface35IEEE 802.11 <sup>™</sup> b/g/n PHY36Section 8: WLAN Radio Subsystem38Receiver Path38Transmit Path38Calibration38Section 9: Pinout and Signal Descriptions40Ball Map40Ball List41Signal Descriptions44Section 10: GPIO Signals and Strapping Options49Overview49Weak Pull-Down and Pull-Up Resistances49Strapping Options50Alternate GPIO Signal Functions51Section 11: Pin Multiplexing52Section 13: Electrical Characteristics57Absolute Maximum Ratings57Environmental Ratings58Electrostatic Discharge Specifications58                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | IFS                                            |    |
| MAC-PHY Interface       35         IEEE 802.11 <sup>™</sup> b/g/n PHY       36         Section 8: WLAN Radio Subsystem       38         Receiver Path       38         Transmit Path       38         Calibration       38         Section 9: Pinout and Signal Descriptions       40         Ball Map       40         Ball Ist       41         Signal Descriptions       44         Section 10: GPIO Signals and Strapping Options       49         Overview       49         Weak Pull-Down and Pull-Up Resistances       49         Strapping Options       50         Alternate GPIO Signal Functions       51         Section 11: Pin Multiplexing       52         Section 13: Electrical Characteristics       57         Absolute Maximum Ratings       57         Electrostatic Discharge Specifications       58                                                                                                                                                                                                                                                                                           | TSF                                            |    |
| IEEE 802.11 <sup>™</sup> b/g/n PHY       36         Section 8: WLAN Radio Subsystem       38         Receiver Path       38         Transmit Path       38         Calibration       38         Section 9: Pinout and Signal Descriptions       40         Ball Map       40         Ball Ist       41         Signal Descriptions       49         Overview       49         Weak Pull-Down and Pull-Up Resistances       49         Strapping Options       50         Alternate GPIO Signal Functions       51         Section 11: Pin Multiplexing       52         Section 12: I/O States       54         Section 13: Electrical Characteristics       57         Absolute Maximum Ratings       57         Electrostatic Discharge Specifications       58                                                                                                                                                                                                                                                                                                                                                      |                                                |    |
| Section 8: WLAN Radio Subsystem       38         Receiver Path       38         Transmit Path       38         Calibration       38         Section 9: Pinout and Signal Descriptions       40         Ball Map       40         Ball List       41         Signal Descriptions       44         Section 10: GPIO Signals and Strapping Options       49         Overview       49         Weak Pull-Down and Pull-Up Resistances       49         Strapping Options       50         Alternate GPIO Signal Functions       51         Section 12: I/O States       52         Section 13: Electrical Characteristics       57         Absolute Maximum Ratings       57         Electrostatic Discharge Specifications       58                                                                                                                                                                                                                                                                                                                                                                                       |                                                |    |
| Receiver Path38Transmit Path38Calibration38Section 9: Pinout and Signal Descriptions40Ball Map40Ball List41Signal Descriptions44Section 10: GPIO Signals and Strapping Options49Overview49Weak Pull-Down and Pull-Up Resistances49Strapping Options50Alternate GPIO Signal Functions51Section 11: Pin Multiplexing52Section 12: I/O States54Section 13: Electrical Characteristics57Absolute Maximum Ratings58Electrostatic Discharge Specifications58                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | IEEE 802.11 <sup>™</sup> b/g/n PHY             |    |
| Transmit Path38Calibration38Section 9: Pinout and Signal Descriptions40Ball Map40Ball List41Signal Descriptions44Section 10: GPIO Signals and Strapping Options49Overview49Weak Pull-Down and Pull-Up Resistances49Strapping Options50Alternate GPIO Signal Functions51Section 11: Pin Multiplexing52Section 12: I/O States54Section 13: Electrical Characteristics57Absolute Maximum Ratings58Electrostatic Discharge Specifications58                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Section 8: WLAN Radio Subsystem                |    |
| Calibration38Section 9: Pinout and Signal Descriptions40Ball Map40Ball List41Signal Descriptions44Section 10: GPIO Signals and Strapping Options49Overview49Weak Pull-Down and Pull-Up Resistances49Strapping Options50Alternate GPIO Signal Functions51Section 11: Pin Multiplexing52Section 12: I/O States54Section 13: Electrical Characteristics57Absolute Maximum Ratings58Electrostatic Discharge Specifications58                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Receiver Path                                  |    |
| Section 9: Pinout and Signal Descriptions40Ball Map40Ball List41Signal Descriptions44Section 10: GPIO Signals and Strapping Options49Overview49Weak Pull-Down and Pull-Up Resistances49Strapping Options50Alternate GPIO Signal Functions51Section 11: Pin Multiplexing52Section 12: I/O States54Section 13: Electrical Characteristics57Absolute Maximum Ratings58Electrostatic Discharge Specifications58                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Transmit Path                                  |    |
| Ball Map       40         Ball List       41         Signal Descriptions       44         Section 10: GPIO Signals and Strapping Options       49         Overview       49         Weak Pull-Down and Pull-Up Resistances       49         Strapping Options       50         Alternate GPIO Signal Functions       51         Section 11: Pin Multiplexing       52         Section 12: I/O States       54         Section 13: Electrical Characteristics       57         Absolute Maximum Ratings       57         Electrostatic Discharge Specifications       58                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Calibration                                    |    |
| Ball List       41         Signal Descriptions       44         Section 10: GPIO Signals and Strapping Options       49         Overview       49         Weak Pull-Down and Pull-Up Resistances       49         Strapping Options       50         Alternate GPIO Signal Functions       51         Section 11: Pin Multiplexing       52         Section 12: I/O States       54         Section 13: Electrical Characteristics       57         Absolute Maximum Ratings       57         Electrostatic Discharge Specifications       58                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Section 9: Pinout and Signal Descriptions      |    |
| Signal Descriptions44Section 10: GPIO Signals and Strapping Options49Overview49Weak Pull-Down and Pull-Up Resistances49Strapping Options50Alternate GPIO Signal Functions51Section 11: Pin Multiplexing52Section 12: I/O States54Section 13: Electrical Characteristics57Absolute Maximum Ratings57Environmental Ratings58Electrostatic Discharge Specifications58                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Ball Map                                       |    |
| Section 10: GPIO Signals and Strapping Options       49         Overview       49         Weak Pull-Down and Pull-Up Resistances       49         Strapping Options       50         Alternate GPIO Signal Functions       51         Section 11: Pin Multiplexing       52         Section 12: I/O States       54         Section 13: Electrical Characteristics       57         Absolute Maximum Ratings       57         Electrostatic Discharge Specifications       58                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Ball List                                      |    |
| Overview49Weak Pull-Down and Pull-Up Resistances49Strapping Options50Alternate GPIO Signal Functions51Section 11: Pin Multiplexing52Section 12: I/O States54Section 13: Electrical Characteristics57Absolute Maximum Ratings57Environmental Ratings58Electrostatic Discharge Specifications58                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Signal Descriptions                            |    |
| Overview49Weak Pull-Down and Pull-Up Resistances49Strapping Options50Alternate GPIO Signal Functions51Section 11: Pin Multiplexing52Section 12: I/O States54Section 13: Electrical Characteristics57Absolute Maximum Ratings57Environmental Ratings58Electrostatic Discharge Specifications58                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Section 10: GPIO Signals and Strapping Options |    |
| Strapping Options50Alternate GPIO Signal Functions51Section 11: Pin Multiplexing52Section 12: I/O States54Section 13: Electrical Characteristics57Absolute Maximum Ratings57Environmental Ratings58Electrostatic Discharge Specifications58                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                |    |
| Alternate GPIO Signal Functions       51         Section 11: Pin Multiplexing       52         Section 12: I/O States       54         Section 13: Electrical Characteristics       57         Absolute Maximum Ratings       57         Environmental Ratings       58         Electrostatic Discharge Specifications       58                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Weak Pull-Down and Pull-Up Resistances         |    |
| Section 11: Pin Multiplexing       52         Section 12: I/O States       54         Section 13: Electrical Characteristics       57         Absolute Maximum Ratings       57         Environmental Ratings       58         Electrostatic Discharge Specifications       58                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Strapping Options                              |    |
| Section 12: I/O States                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Alternate GPIO Signal Functions                | 51 |
| Section 13: Electrical Characteristics       57         Absolute Maximum Ratings       57         Environmental Ratings       58         Electrostatic Discharge Specifications       58                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Section 11: Pin Multiplexing                   |    |
| Absolute Maximum Ratings57Environmental Ratings58Electrostatic Discharge Specifications58                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Section 12: I/O States                         |    |
| Absolute Maximum Ratings57Environmental Ratings58Electrostatic Discharge Specifications58                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                |    |
| Environmental Ratings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                |    |
| Electrostatic Discharge Specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -                                              |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | -                                              |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                |    |

| Power Supply Segments                                                     | 61 |
|---------------------------------------------------------------------------|----|
| GPIO, UART, and JTAG Interfaces DC Characteristics                        | 61 |
| Section 14: WLAN RF Specifications                                        |    |
| Introduction                                                              |    |
| 2.4 GHz Band General RF Specifications                                    |    |
| WLAN 2.4 GHz Receiver Performance Specifications                          | 63 |
| WLAN 2.4 GHz Transmitter Performance Specifications                       |    |
| General Spurious Emissions Specifications                                 | 67 |
| Transmitter Spurious Emissions Specifications                             | 67 |
| 2.4 GHz Band Spurious Emissions                                           | 67 |
| 20-MHz Channel Spacing                                                    |    |
| Receiver Spurious Emissions Specifications                                |    |
| Section 15: Internal Regulator Electrical Specifications                  |    |
| Core Buck Switching Regulator                                             |    |
| 3.3V LDO (LDO3P3)                                                         | 70 |
| CLDO                                                                      | 71 |
| LNLDO                                                                     | 72 |
| BBPLL LDO                                                                 |    |
| Section 16: System Power Consumption                                      | 74 |
| WLAN Current Consumption                                                  | 74 |
| 2.4 GHz Mode                                                              | 74 |
| Section 17: SPI Flash Characteristics                                     | 76 |
| SPI Flash Timing                                                          |    |
| Read-Register Timing                                                      |    |
| Write-Register Timing                                                     | 77 |
| Memory Fast-Read Timing                                                   |    |
| Memory-Write Timing                                                       | 79 |
| SPI Flash Parameters                                                      |    |
| Section 18: Power-Up Sequence and Timing                                  |    |
| Sequencing of Reset and Regulator Control Signals                         | 81 |
| Description of Control Signals                                            |    |
| Control Signal Timing Diagrams                                            |    |
| Section 19: Thermal Information                                           |    |
| Package Thermal Characteristics                                           |    |
| Junction Temperature Estimation and $PSI_{JT}$ Versus THETA <sub>JC</sub> |    |
| Environmental Characteristics                                             |    |

| Section 20: Mechanical Information |  |
|------------------------------------|--|
| Section 21: Ordering Information   |  |

## List of Figures

| Figure 1: Functional Block Diagram                                    | 2  |
|-----------------------------------------------------------------------|----|
| Figure 2: Block Diagram and I/O                                       | 11 |
| Figure 3: Typical Power Topology (Page 1 of 2)                        | 15 |
| Figure 4: Typical Power Topology (Page 2 of 2)                        | 16 |
| Figure 5: Recommended Oscillator Configuration                        | 20 |
| Figure 6: Recommended Circuit to Use With an External Reference Clock | 21 |
| Figure 7: Broadcom 2-Wire External Coexistence Interface              | 29 |
| Figure 8: WLAN MAC Architecture                                       | 32 |
| Figure 9: WLAN PHY Block Diagram                                      | 37 |
| Figure 10: Radio Functional Block Diagram                             | 39 |
| Figure 11: 151-Ball WLBGA Map—Top View with Balls Facing Down         | 40 |
| Figure 12: Port Locations for WLAN Testing                            | 62 |
| Figure 13: SPI Flash Read-Register Timing                             | 76 |
| Figure 14: SPI Flash Write-Register Timing                            | 77 |
| Figure 15: Memory Fast-Read Timing                                    | 78 |
| Figure 16: Memory-Write Timing                                        | 79 |
| Figure 17: SPI Flash Timing Parameters Diagram                        | 80 |
| Figure 18: REG_ON = High, No HIB_REG_ON_OUT Connection to REG_ON      | 82 |
| Figure 19: HIB_REG_ON_IN = High, HIB_REG_ON_OUT Connected to REG_ON   | 82 |
| Figure 20: WLBGA Package                                              | 84 |

## **List of Tables**

| Table 1: BCM43903 Power Modes                                                       | 17 |
|-------------------------------------------------------------------------------------|----|
| Table 2: Power-Up/Power-Down/Reset Control Signals                                  | 19 |
| Table 3: Crystal Oscillator and External Clock—Requirements and Performance         | 21 |
| Table 4: External 32.768 kHz Sleep Clock Specifications                             | 23 |
| Table 5: JTAG_SEL and TAP_SEL States for Test and Debug Function Selection          | 27 |
| Table 6: WLBGA Net Names                                                            | 41 |
| Table 7: Signal Descriptions                                                        | 44 |
| Table 8: Strapping Options                                                          | 50 |
| Table 9: Alternate GPIO Signal Functions                                            | 51 |
| Table 10: Pin Multiplexing                                                          | 52 |
| Table 11: I/O States                                                                | 54 |
| Table 12: Absolute Maximum Ratings                                                  | 57 |
| Table 13: Environmental Ratings                                                     | 58 |
| Table 14: ESD Specifications                                                        | 58 |
| Table 15: Recommended Operating Conditions and DC Characteristics                   | 59 |
| Table 16: Power Supply Segments                                                     | 61 |
| Table 17: GPIO, UART, and JTAG Interfaces                                           | 61 |
| Table 18: 2.4 GHz Band General RF Specifications                                    | 62 |
| Table 19: WLAN 2.4 GHz Receiver Performance Specifications                          | 63 |
| Table 20: WLAN 2.4 GHz Transmitter Performance Specifications                       | 66 |
| Table 21: Recommended Spectrum Analyzer Settings                                    | 67 |
| Table 22: 2.4 GHz Band, 20-MHz Channel Spacing TX Spurious Emissions Specifications | 68 |
| Table 23: 2G General Receiver Spurious Emissions                                    | 68 |
| Table 24: Core Buck Switching Regulator (CBUCK) Specifications                      | 69 |
| Table 25: LDO3P3 Specifications                                                     | 70 |
| Table 26: CLDO Specifications                                                       | 71 |
| Table 27: LNLDO Specifications                                                      | 72 |
| Table 28: BBPLL LDO Specifications                                                  | 73 |
| Table 29: 2.4 GHz Mode WLAN Current Consumption                                     | 74 |
| Table 30: SPI Flash Timing Parameters                                               | 80 |
| Table 31: Package Thermal Characteristics                                           | 83 |

## About This Document

#### **Purpose and Audience**

This document provides details of the functional, operational, and electrical characteristics of the Broadcom<sup>®</sup> Ltd. BCM43903. It is intended for hardware design, application, and OEM engineers.

#### **Acronyms and Abbreviations**

In most cases, acronyms and abbreviations are defined on first use.

For a comprehensive list of acronyms and other terms used in Broadcom documents, go to: <a href="http://www.broadcom.com/press/glossary.php">http://www.broadcom.com/press/glossary.php</a>.

#### **Document Conventions**

The following conventions may be used in this document:

| Convention | Description                                                                                                             |
|------------|-------------------------------------------------------------------------------------------------------------------------|
| Bold       | User input and actions: for example, type exit, click OK, press Alt+C                                                   |
| Monospace  | Code: #include <iostream><br/>HTML:<br/>Command line commands and parameters: wl [-1] <command/></iostream>             |
| <>         | Placeholders for required elements: enter your <username> or w1 <command/></username>                                   |
| []         | Indicates <i>optional</i> command-line parameters: w1 [-1]<br>Indicates bit and byte ranges (inclusive): [0:3] or [7:0] |

## **Technical Support**

Broadcom provides customer access to a wide range of information, including technical documentation, schematic diagrams, product bill of materials, PCB layout information, and software updates through its customer support portal (<u>https://support.broadcom.com</u>). For a CSP account, contact your Sales or Engineering support representative.

In addition, Broadcom provides other product support through its Downloads and Support site (<u>http://www.broadcom.com/support/</u>).

## Section 1: Overview

### Introduction

The Broadcom Ltd. BCM43903 is a single-chip device that provides the highest level of integration for an embedded system-on-a-chip with integrated IEEE 802.11 b/g/n MAC/baseband/radio and a separate ARM Cortex-R4 applications processor. It provides a small form-factor solution with minimal external components to drive down cost for mass volumes and allows for an embedded system with flexibility in size, form, and function. Comprehensive power management circuitry and software ensure that the system can meet the needs of highly embedded systems that require minimal power consumption and reliable operation.

Figure 2 shows the interconnect of all the major physical blocks in the BCM43903 and their associated external interfaces, which are described in greater detail in Section 5: "Applications Subsystem External Interfaces," on page 26.



#### Figure 2: Block Diagram and I/O

**Note:** Another SPI interface can be defined by reconfiguring GPIO\_8 through GPIO\_11 and another BSC interface can be defined by reconfiguring GPIO\_12 and GPIO\_13 (see Table 10: "Pin Multiplexing," on page 52).

#### Features

The BCM43903 supports the following features:

- ARM Cortex-R4 clocked at 160 MHz (in 1× mode) or up to 320 MHz (in 2× mode).
- 1 MB of SRAM and 640 KB ROM available for the applications processor.
- One high-speed 4-wire UART interface with operation up to 4 Mbps.
- Two low-speed 2-wire UART interfaces multiplexed on general purpose I/O (GPIO) pins.
- One dedicated BSC<sup>1</sup> interface.



**Note:** Another BSC interface can be defined by reconfiguring GPIOs. See Table 10: "Pin Multiplexing," on page 52.

· One SPI master/slave interface with operation up to 24 MHz.



**Note:** In addition to the dedicated BSC interface, the SPI interface can be used as a BSC master interface.

**Note:** Another SPI interface can be defined by reconfiguring GPIOs. See Table 10: "Pin Multiplexing," on page 52.

- One SPI master interface for serial flash.
- Six dedicated PWM outputs.
- 17 GPIOs.
- IEEE 802.11 b/g/n 1×1 2.4 GHz radio.
- Single- and dual-antenna support.

#### Standards Compliance

The BCM43903 supports the following standards:

- IEEE 802.11n
- IEEE 802.11b
- IEEE 802.11g
- IEEE 802.11d
- IEEE 802.11h
- IEEE 802.11i
- Security:
  - WEP
  - WPA Personal
  - WPA2 Personal
  - 1. Broadcom Serial Control (BSC) is an I<sup>2</sup>C-compatible interface.

- WMM
- WMM-PS (U-APSD)
- WMM-SA
- AES (hardware accelerator)
- TKIP (hardware accelerator)
- CKIP (software support)
- Proprietary Protocols:
  - CCXv2
  - CCXv3
  - CCXv4
  - CCXv5
  - WFAEC

The BCM43903 supports the following additional standards:

- IEEE 802.11r—Fast Roaming (between APs)
- IEEE 802.11w—Secure Management Frames
- IEEE 802.11 Extensions:
  - IEEE 802.11e QoS enhancements (already supported as per the WMM specification)
  - IEEE 802.11i MAC enhancements
  - IEEE 802.11k radio resource measurement

## Section 2: Power Supplies and Power Management

## Power Supply Topology

One core buck regulator, multiple LDO regulators, and a power management unit (PMU) are integrated into the BCM43903. All regulators are programmable via the PMU. These blocks simplify power supply design for application and WLAN functions in embedded designs.

A single VBAT (3.0V to 4.8V DC maximum) and VIO supply (1.8V to 3.3V) can be used, with all additional voltages being provided by the regulators in the BCM43903.

The REG\_ON control signal is used to power up the regulators and take the appropriate sections out of reset. The CBUCK, CLDO, LNLDO, and other regulators power up when any of the reset signals are deasserted. All regulators are powered down only when REG\_ON is deasserted. The regulators may be turned off/on based on the dynamic demands of the digital baseband.

The BCM43903 provides a low power-consumption mode whereby the CBUCK, CLDO, and LNLDO regulators are shut down. When in this state, the low-power linear regulator (LPLDO1) supplied by the system VIO supply provides the BCM43903 with all required voltages.

### BCM43903 Power Management Unit Features

The BCM43903 supports the following Power Management Unit (PMU) features:

- VBAT to 1.35Vout (550 mA maximum) core buck (CBUCK) switching regulator
- VBAT to 3.3Vout (450 mA maximum) LDO3P3
- 1.35V to 1.2Vout (350 mA maximum) CLDO with bypass mode for deep-sleep
- 1.35V to 1.2Vout (55 mA maximum) LDO for BBPLL
- Additional internal LDOs (not externally accessible)
- PMU internal timer auto-calibration by the crystal clock for precise wake-up timing from the low powerconsumption mode.

Figure 3 and Figure 4 on page 16 show the regulators and a typical power topology.

Figure 3: Typical Power Topology (Page 1 of 2)





Figure 4: Typical Power Topology (Page 2 of 2)

#### **Power Management**

The BCM43903 has been designed with the stringent power consumption requirements of mobile devices in mind. All areas of the chip design are optimized to minimize power consumption. Silicon processes and cell libraries were chosen to reduce leakage current and supply voltages. Additionally, the BCM43903 includes an advanced Power Management Unit (PMU) sequencer. The PMU sequencer provides significant power savings by putting the BCM43903 into various power management states appropriate to the environment and activities that are being performed. The power management unit enables and disables internal regulators, switches, and other blocks based on a computation of the required resources and a table that describes the relationship between resources and the time needed to enable and disable them. Power-up sequences are fully programmable. Configurable, free-running counters (running at a 32.768 kHz LPO clock) in the PMU sequencer are used to turn on and turn off individual regulators and power switches. Clock speeds are dynamically changed (or gated altogether) as a function of the mode. Slower clock speeds are used whenever possible.

 Table 1 provides descriptions for the BCM43903 power modes.

| Mode       | Description                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Active     | All WLAN blocks in the BCM43903 are powered up and fully functional with active carrier sensing and frame transmission and receiving.                                                                                                                                                                                                                                                                                |
|            | All required regulators are enabled and put in the most efficient mode based on the load current. Clock speeds are dynamically adjusted by the PMU sequencer.                                                                                                                                                                                                                                                        |
| Doze       | The radio, analog domains, and most of the linear regulators are powered down.                                                                                                                                                                                                                                                                                                                                       |
|            | The rest of the BCM43903 remains powered up in an idle state. All main clocks (PLL, crystal oscillator, or TCXO) are shut down to minimize active power consumption. The 32.768 kHz LPO clock is available only for the PMU sequencer. This condition is necessary to allow the PMU sequencer to wake up the chip and transition to Active mode. In Doze mode, the primary power consumed is due to leakage current. |
| Deep-sleep | Most of the chip, including both analog and digital domains and most of the regulators, is powered off.                                                                                                                                                                                                                                                                                                              |
|            | Logic states in the digital core are saved and preserved in a retention memory in the Always-<br>On domain before the digital core is powered off. Upon a wake-up event triggered by the PMU<br>timers or an external interrupt, logic states in the digital core are restored to their pre-deep-<br>sleep settings to avoid lengthy HW reinitialization.                                                            |
| Power-down | The BCM43903 is effectively powered off by shutting down all internal regulators.                                                                                                                                                                                                                                                                                                                                    |
|            | The chip is brought out of this mode by external logic re-enabling the internal regulators.                                                                                                                                                                                                                                                                                                                          |

#### Table 1: BCM43903 Power Modes

### **PMU Sequencing**

The PMU sequencer minimizes system power consumption. It enables and disables various system resources based on a computation of required resources and a table that describes the relationship between resources and the time required to enable and disable them.

Resource requests can come from several sources: clock requests from cores, the minimum resources defined in the *ResourceMin* register, and the resources requested by any active resource-request timers. The PMU sequencer maps clock requests into a set of resources required to produce the requested clocks.

Each resource is in one of the following four states:

- enabled
- disabled
- transition\_on
- transition\_off

The timer contains 0 when the resource is enabled or disabled and a nonzero value when in a transition state. The timer is loaded with the time\_on or time\_off value of the resource after the PMU determines that the resource must be enabled or disabled and decrements on each 32.768 kHz PMU clock. When it reaches 0, the state changes from transition\_off to disabled or transition\_on to enabled. If the time\_on value is 0, the resource can transition immediately from disabled to enabled. Similarly, a time\_off value of 0 indicates that the resource can transition immediately from enabled to disabled. The terms *enable sequence* and *disable sequence* refer to either the immediate transition or the timer load-decrement sequence.

During each clock cycle, the PMU sequencer performs the following actions:

- · Computes the required resource set based on requests and the resource dependency table.
- Decrements all timers whose values are nonzero. If a timer reaches 0, the PMU clears the ResourcePending bit of the resource and inverts the ResourceState bit.
- Compares the request with the current resource status and determines which resources must be enabled or disabled.
- Initiates a disable sequence for each resource that is enabled, is no longer being requested, and has no
  powered-up dependents.
- Initiates an enable sequence for each resource that is disabled, is being requested, and has all of its dependencies enabled.

### Power-Off Shutdown

The BCM43903 provides a low-power shutdown feature that allows the device to be turned off while the host, and any other system devices remain operational. When the BCM43903 is not needed in the system, VDDIO\_RF and VDDC are shut down while VDDIO remains powered. This allows the BCM43903 to be effectively off while keeping the I/O pins powered so that they do not draw extra current from devices connected to the I/O.

During a low-power shutdown state, provided VDDIO remains applied to the BCM43903, all outputs are tristated and most inputs signals are disabled. Input voltages must remain within the limits defined for normal operation. This is done to prevent current paths or create loading on any digital signals in the system, and enables the BCM43903 to be fully integrated in an embedded device while taking full advantage of the lowest power-saving modes.

When the BCM43903 is powered on from this state, it is the same as a normal power-up and does not retain any information about its state from before it was powered down.

## Power-Up/Power-Down/Reset Circuits

The BCM43903 has two signals (see Table 2) that enable or disable circuits and the internal regulator blocks, allowing the host to control power consumption. For timing diagrams of these signals and the required power-up sequences, see Section 18: "Power-Up Sequence and Timing," on page 81.

| Table 2: | Power-Up/Power-Down/Reset Control | l Signals |
|----------|-----------------------------------|-----------|
|----------|-----------------------------------|-----------|

| Signal        | Description                                                                                                                                                                                                                                                                                                                                                                                           |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REG_ON        | This signal is used by the PMU to power up the BCM43903. It controls the internal BCM43903 regulators. When this pin is high, the regulators are enabled and the device is out of reset. When this pin is low, the device is in reset and the regulators are disabled. This pin has an internal 200 k $\Omega$ pull-down resistor that is enabled by default. It can be disabled through programming. |
| HIB_REG_ON_IN | This signal is used by the hibernation block to decide whether or not to power down the internal BCM43903 regulators. If HIB_REG_ON_IN is low, the regulators will be disabled. For a signal at HIB_REG_ON_IN to function as intended, HIB_REG_ON_OUT must be connected to REG_ON.                                                                                                                    |

## Section 3: Frequency References

An external crystal is used for generating all radio frequencies and normal-operation clocking. As an alternative, an external frequency reference can be used. In addition, a low-power oscillator (LPO) is provided for lower power mode timing.

### Crystal Interface and Clock Generation

The BCM43903 can use an external crystal to provide a frequency reference. The recommended crystal oscillator configuration, including all external components, is shown in Figure 5. Consult the reference schematics for the latest configuration.





A fractional-N synthesizer in the BCM43903 generates the radio frequencies, clocks, and data/packet timing, enabling it to operate using a wide selection of frequency references.

The recommended default frequency reference is a 37.4 MHz crystal. The signal characteristics for the crystal interface are listed in Table 3 on page 21.



**Note:** Although the fractional-N synthesizer can support alternative reference frequencies, frequencies other than the default require support to be added in the driver, plus additional extensive system testing. Contact Broadcom for further details.

### External Frequency Reference

As an alternative to a crystal, an external precision frequency reference can be used, provided that it meets the phase noise requirements listed in Table 3.

If used, the external clock should be connected to the WRF\_XTAL\_XON pin through an external 1000 pF coupling capacitor, as shown in Figure 6. The internal clock buffer connected to this pin will be turned off when the BCM43903 goes into sleep mode. When the clock buffer turns on and off, there will be a small impedance variation. Power must be supplied to the WRF\_XTAL\_VDD1P35 pin.

Figure 6: Recommended Circuit to Use With an External Reference Clock



|                                                                                                        |                                                                                | Crystal <sup>a</sup>                   |      |      | External Frequency<br>Reference <sup>b c</sup> |      |      |                   |
|--------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|----------------------------------------|------|------|------------------------------------------------|------|------|-------------------|
| Parameter                                                                                              | Conditions/Notes                                                               | Min.                                   | Тур. | Max. | Min.                                           | Тур. | Max. | Units             |
| Frequency                                                                                              | 2.4 GHz band:<br>IEEE 802.11n operation and<br>legacy IEEE 802.11b/g operation | Between 19 MHz and 52 MHz <sup>d</sup> |      |      |                                                |      |      |                   |
| Frequency tolerance<br>over the lifetime of<br>the equipment,<br>including<br>temperature <sup>e</sup> | Without trimming                                                               | -20                                    | -    | 20   | -20                                            | -    | 20   | ppm               |
| Crystal load capacitance                                                                               | -                                                                              | -                                      | 16   | _    | _                                              | _    | -    | pF                |
| ESR                                                                                                    |                                                                                | _                                      | _    | 60   | -                                              | -    | _    | Ω                 |
| Drive level                                                                                            | External crystal must be able to tolerate this drive level.                    | 200                                    | -    | _    | _                                              | _    | -    | μW                |
| Input impedance<br>(WRF_XTAL_XON)                                                                      | Resistive                                                                      | _                                      | _    | _    | 30k                                            | 100k | _    | Ω                 |
|                                                                                                        | Capacitive                                                                     | _                                      | _    | 7.5  | -                                              | _    | 7.5  | pF                |
| WRF_XTAL_XON<br>Input low level                                                                        | DC-coupled digital signal                                                      | _                                      | _    | _    | 0                                              | _    | 0.2  | V                 |
| WRF_XTAL_XON<br>Input high level                                                                       | DC-coupled digital signal                                                      | _                                      | _    | _    | 1.0                                            | _    | 1.26 | V                 |
| WRF_XTAL_XON<br>input voltage<br>(see Figure 6)                                                        | IEEE 802.11b/g operation only                                                  | -                                      | -    | -    | 400                                            | -    | 1200 | mV <sub>p-p</sub> |

|                                                 |                                      | Crystal <sup>a</sup> |      | External Frequency<br>Reference <sup>b c</sup> |      |      |      |                  |
|-------------------------------------------------|--------------------------------------|----------------------|------|------------------------------------------------|------|------|------|------------------|
| Parameter                                       | Conditions/Notes                     | Min.                 | Тур. | Max.                                           | Min. | Тур. | Max. | Units            |
| WRF_XTAL_XON<br>input voltage<br>(see Figure 6) | IEEE 802.11n AC-coupled analog input | -                    | -    | -                                              | 1    | -    | -    | V <sub>p-p</sub> |
| Duty cycle                                      | 37.4 MHz clock                       | _                    | _    | _                                              | 40   | 50   | 60   | %                |
| Phase noise <sup>f</sup>                        | 37.4 MHz clock at 10 kHz offset      | _                    | _    | _                                              | _    | -    | -129 | dBc/Hz           |
| (IEEE 802.11b/g)                                | 37.4 MHz clock at 100 kHz offset     | _                    | -    | -                                              | -    | _    | -136 | dBc/Hz           |
| Phase noise <sup>f</sup>                        | 37.4 MHz clock at 10 kHz offset      | _                    | _    | _                                              | _    | -    | -134 | dBc/Hz           |
| (IEEE 802.11n,<br>2.4 GHz)                      | 37.4 MHz clock at 100 kHz offset     | _                    | -    | _                                              | _    | -    | -141 | dBc/Hz           |

Table 3: Crystal Oscillator and External Clock—Requirements and Performance (Cont.)

a. (Crystal) Use WRF\_XTAL\_XON and WRF\_XTAL\_XOP.

b. See "External Frequency Reference" on page 21 for alternative connection methods.

c. For a clock reference other than 37.4 MHz, 20 × log10(f/ 37.4) dB should be added to the limits, where f = the reference clock frequency in MHz.

d. The frequency step size is approximately 80 Hz.

e. It is the responsibility of the equipment designer to select oscillator components that comply with these specifications.

f. Assumes that external clock has a flat phase noise response above 100 kHz.

## **Frequency Selection**

Any frequency within the ranges specified for the crystal and TCXO reference may be used. These include not only the standard handset reference frequencies of 19.2, 19.8, 24, 26, 33.6, 37.4, 38.4, and 52 MHz, but also other frequencies in this range, with approximately 80 Hz resolution. The BCM43903 must have the reference frequency set correctly in order for any of the external interfaces to function correctly, since all bit timing is derived from the reference frequency.



**Note:** The fractional-N synthesizer can support many reference frequencies. However, frequencies other than the default require support to be added in the driver plus additional, extensive system testing. Contact Broadcom for more information.

The reference frequency for the BCM43903 may be set in the following ways:

- Set the *xtalfreq=xxxxx* parameter (in Hertz) in the nvram.txt file (used to load the driver) to correctly match the crystal frequency.
- Auto-detect any of the standard handset reference frequencies using an external LPO clock.

For applications such as handsets and portable smart communication devices, where the reference frequency is one of the standard frequencies commonly used, the BCM43903 automatically detects the reference frequency and programs itself to the correct reference frequency. In order for automatic frequency detection to work correctly, the BCM43903 must have a valid and stable 32.768 kHz LPO clock that meets the requirements listed in Table 4 on page 23 and is present during a power-on reset.

#### External 32.768 kHz Low-Power Oscillator

The BCM43903 uses a secondary low frequency clock for low-power-mode timing. Either the internal lowprecision LPO or an external 32.768 kHz precision oscillator is required. The internal LPO frequency range is approximately 33 kHz  $\pm$  30% over process, voltage, and temperature, which is adequate for some applications. However, one tradeoff caused by this wide LPO tolerance is a small current consumption increase during power save mode that is incurred by the need to wake-up earlier to avoid missing beacons.

Whenever possible, the preferred approach is to use a precision external 32.768 kHz clock that meets the requirements listed in Table 4.

| Parameter                              | LPO Clock                | Units   |
|----------------------------------------|--------------------------|---------|
| Nominal input frequency                | 32.768                   | kHz     |
| Frequency accuracy                     | ±200                     | ppm     |
| Duty cycle                             | 30–70                    | %       |
| Input signal amplitude                 | 200–3300                 | mV, p-p |
| Signal type                            | Square-wave or sine-wave | _       |
| Input impedance <sup>a</sup>           | >100k                    | Ω       |
|                                        | <5                       | pF      |
| Clock jitter (during initial start-up) | <10,000                  | ppm     |

#### Table 4: External 32.768 kHz Sleep Clock Specifications

a. When power is applied or switched off.

## Section 4: Applications Subsystem

### Overview

The Applications subsystem contains the general use CPU, memory, the standalone DMA core, the cryptography core, and the majority of the external interfaces.

## Applications CPU and Memory Subsystem

This subsystem has an integrated 32-bit ARM Cortex-R4 processor with an internal 32 KB D-cache and an internal 32 KB I-cache. The ARM Cortex-R4 is a low-power processor that features a low gate count, low interrupt latency, and low-cost debugging capabilities. It is intended for deeply embedded applications that require fast interrupt response features. The ARM Cortex-R4 implements the ARM v7-R architecture and supports the Thumb-2 instruction set.

At 0.19 µW/MHz, the Cortex-R4 is the most power efficient general-purpose microprocessor available, outperforming 8- and 16-bit devices on a MIPS/µW basis. It also supports integrated sleep modes.

Using multiple technologies to reduce cost, the ARM Cortex-R4 enables improved memory utilization, reduced pin overhead, and reduced silicon area. It also has extensive debugging features, including real-time tracing of program execution.

On-chip memory for the CPU includes 1 MB SRAM, 640 KB ROM, and an 8 KB RAM powered independently of the application subsystem.

### Memory-to-Memory DMA Core

The BCM43903 memory-to-memory DMA (M2MDMA) engine contains eight DMA channel pairs, each containing one transmit/pull engine and one receive/push engine.

The DMA engine provides general purpose data movement between memories that can be on the device, attached directly to the device, or accessed through a host interface. The transmit/pull engine reads data from the source memory and immediately passes it to the paired receive/push engine, which proceeds to write it to the destination memory. Multiple masters can program the individual channels, and multiple interrupts are provided so that interrupts for different channels can be routed separately to different masters.

## Cryptography Core

This core provides general purpose data movement between memories, which may be either on the device, attached directly to the device, or accessed through a host interface. The transmit/pull engine reads data from the source memory and passes it immediately to the paired receive/push engine that proceeds to write it to the destination memory. Multiple masters may program the individual channels, and multiple interrupts are provided so that interrupts for different channels can be routed separately to different masters.

The cryptography block provides a hardware accelerator for enciphering and deciphering data that has undergone processing using standards-based encryption algorithms. The cryptography block includes the following primary features:

- Encryption and hash engines that support single pass AUTH-ENC or ENC-AUTH processing.
- A scalable AES module that supports CBC, ECB, CTR, CFB, OFB, and XTS encryption with 128-, 192-, and 256-bit key sizes.
- A scalable DES module that supports DES and 3DES in ECB and CBC modes.
- An RC4 stream cipher module that supports state initialization, state update, and key-stream generation.
- MD5, SHA1, SHA224, and SHA256 engines that support pure hash or HMAC operations.
- A built-in 512-byte key cache for locally protected key storage.

OTP memory is used to store authentication keys.

## Section 5: Applications Subsystem External Interfaces

## GPIO

There are 17 general-purpose I/O (GPIO) pins available on the BCM43903. The GPIOs can be used to connect to various external devices.

Upon power-up and reset, these pins are tristated. Subsequently, they can be programmed to be either input or output pins via the GPIO control register. In addition, the GPIO pins can be assigned to various other functions.

Apart from other functions, GPIOs are used to set bootstrap options and use the JTAG interface for debugging during software development.

## **Broadcom Serial Control**

The BCM43903 has two Broadcom Serial Control (BSC<sup>2</sup>) master interfaces for external communication with codecs, DACs, NVRAM, etc. The I/O pads can be configured as pull-ups or pull-ups can be installed on the reference design to support a multimaster on an open drain bus.

## JTAG and ARM Serial Wire Debug

The BCM43903 supports the IEEE 1149.1 JTAG boundary scan standard for performing device package and PCB assembly testing during manufacturing. In addition, the JTAG interface allows Broadcom to assist customers by using proprietary debug and characterization test tools during board bring-up. Therefore, it is highly recommended to provide access to the JTAG pins by means of test points or a header on all PCB designs.

The BCM43903 also supports ARM Serial Wire Debug (SWD) for connecting a JTAG debugger directly to both ARM Cortex-R4s. For SWD, the combination of a clock and a bidirectional signal (on a single pin) provides normal JTAG debug and test functionality. The reduced pin-count SWD interface is a high-performance alternative to the JTAG interface.

<sup>2.</sup> Broadcom Serial Control is an I<sup>2</sup>C compatible interface.

Table 5 shows the JTAG\_SEL and TAP\_SEL states for test and debug function selection. Test and debug function selection is independent of the debugging interface (JTAG or SWD) being used.

| JTAG_SEL State | TAP_SEL State | Test and Debug Function                                                                                      |
|----------------|---------------|--------------------------------------------------------------------------------------------------------------|
| 0              | 0             | JTAG not used.                                                                                               |
| 0              | 1             | JTAG not used.                                                                                               |
| 1              | 0             | Access the LV tap directly for ATE and bring-up.                                                             |
| 1              | 1             | Access either of the ARM Cortex-R4's directly via either the 5-pin JTAG port or the 2-pin SWD configuration. |

Table 5: JTAG\_SEL and TAP\_SEL States for Test and Debug Function Selection

#### **PWM**

The BCM43903 provides up to six independent pulse width modulation (PWM) channels. The following features apply to the PWM channels:

- Each channel is a square wave generator with a programmable duty cycle.
- · Each channel generates its duty cycle by dividing down the input clock.
- Both the high and low duration of the duty cycle can be divided down independently by a 16-bit divider register.
- Each channel can work independently or update simultaneously.
- Pairs of PWM outputs can be inverted for devices that need a differential output.
- · Continuous or single pulses can be generated.
- The input clock can either be a high-speed clock from a PLL channel or a lower speed clock at the crystal frequency.

## **Real-Time Clock**

The BCM43903 provides a real-time clock (RTC) provided that an accurate 32.768 kHz crystal is used. The RTC generates date/time using the 32.768 kHz reference and is always powered on when the chip is on, except while in Hibernation mode.

The RTC has a precision of seconds and will display the calendar day and time provided the initial start time is programmed correctly. The second, minute, hour, day, month, year, and 24-hour mode can be set individually.

Interrupts can be set on any periodic time event or on specific time events. The PMU uses the RTC interrupt to determine when to wake up the chip.

### SPI Flash

The SPI flash interface supports the following features:

- A SPI-compatible serial bus.
- An 80 MHz (maximum) clock frequency.
- Quad I/O, which provides increased throughput to 40 MB/s.
- Support for either ×1 or ×4 addresses with ×4 data.
- 3-bytes and 4-byte addressing modes.
- A configurable dummy-cycle count that is programmable from 1 to 15.
- Programmable instructions output to serial flash.
- An option to change the sampling edge from rising-edge to falling-edge for read-back data when in highspeed mode.

### UART

A high-speed 4-wire CTS/RTS UART interface can be enabled by software and has dedicated pins. Provided primarily for debugging during development, this UART enables the BCM43903 to operate as RS-232 data termination equipment (DTE) for exchanging and managing data with other serial devices. It is compatible with the industry standard 16550 UART and provides a FIFO size of 64 × 8 in each direction.

There are two low-speed UART interfaces on the BCM43903. Each functions as a standard 2-wire UART. They are also enabled as alternate functions on GPIOs and can be enabled independently of the 4-wire fast UART.

## Section 6: Global Functions

## External Coexistence Interface

An external handshake interface is available to enable signaling between the device and an external colocated wireless device, such as Bluetooth, to manage wireless medium sharing for optimum performance.

Figure 7 shows the coexistence interface.





## **One-Time Programmable Memory**

Various hardware configuration parameters can be stored in an internal 6144-bit (768 bytes) One-Time Programmable (OTP) memory that is read by system software after a device reset. In addition, customer-specific parameters, including the system vendor ID and MAC address can be stored, depending on the specific board design.

The initial state of all bits in an unprogrammed OTP memory device is 0. After any bit is programmed to a 1, it cannot be reprogrammed to 0. The entire OTP memory array can be programmed in a single write-cycle using a utility provided with the Broadcom WLAN manufacturing test tools. Alternatively, multiple write cycles can be used to selectively program specific bytes, but only bits that are still in the 0 state can be altered during each programming cycle.

Prior to OTP memory programming, all values should be verified using the appropriate editable nvram.txt file. The nvram.txt file is provided with the reference board design package.

### **Hibernation Block**

The Hibernation (HIB) block is a self-contained power domain that can be used to completely shut down the rest of the BCM43903. This optional block uses the HIB\_REG\_ON\_OUT pin to drive the REG\_ON pin. Therefore, for the HIB block to work as designed, the HIB\_REG\_ON\_OUT pin must be connected to the REG\_ON pin. To use the HIB block, software programs the HIB block with a wake count and then asserts a signal indicating that the chip should be put into hibernation. After assertion, the HIB block drives HIB\_REG\_ON\_OUT low for the number of 32 kHz clock cycles programmed as the wake count. After the wake-count timer expires, HIB\_REG\_ON\_OUT is driven high. Other than the logic state of the HIB block, no state is saved in the BCM43903 during hibernation.

### System Boot Sequence

The following general sequence occurs after a BCM43903 is powered on:

1. Either REG\_ON or HIB\_REG\_ON\_IN is asserted.



**Note:** For HIB\_REG\_ON\_IN to function as intended, HIB\_REG\_ON\_OUT must be connected to REG\_ON.

- 2. The core LDO (CLDO) and LDO3P3 outputs stabilize.
- **3.** The OTP memory bits are used to initialize various functions, such as PMU trimming, package selection, memory size selection, etc.
- 4. The APP and WLAN cores are powered up.
- 5. The XTAL is powered up.
- 6. The APP and WLAN CPU bootup sequences start.

## Section 7: Wireless LAN Subsystem

## WLAN CPU and Memory Subsystem

The BCM43903 WLAN section includes an integrated 32-bit ARM Cortex-R4 processor with internal RAM and ROM. The ARM Cortex-R4 is a low-power processor that features a low gate count, a small interrupt latency, and low-cost debug capabilities. It is intended for deeply embedded applications that require fast interrupt response features. Delivering more than a 30% performance gain over ARM7TDMI, the ARM Cortex-R4 implements the ARM v7-R architecture with support for the Thumb-2 instruction set.

At 0.19  $\mu$ W/MHz, the Cortex-R4 is the most power efficient general-purpose microprocessor available, outperforming 8- and 16-bit devices on MIPS/ $\mu$ W. It also supports integrated sleep modes.

On-chip memory for this CPU includes 576 KB of SRAM and 448 KB of ROM.

### IEEE 802.11n MAC

The BCM43903 WLAN media access controller (MAC) is designed to support high-throughput operation with low power consumption. It does so without compromising the Bluetooth coexistence policies, thereby enabling optimal performance over both networks. In addition, several power-saving modes have been implemented that allow the MAC to consume very little power while maintaining network-wide timing synchronization. The architecture diagram of the MAC is shown in Figure 8.

The following sections provide an overview of the important MAC modules.



#### Figure 8: WLAN MAC Architecture

The BCM43903 WLAN MAC supports features specified in the IEEE 802.11 base standard and amended by IEEE 802.11n. The key MAC features include:

- Transmission and reception of aggregated MPDUs (A-MPDU) for high throughput (HT).
- Support for power management schemes, including WMM power-save, power-save multi-poll (PSMP), and multiphase PSMP operation.
- Support for immediate ACK and Block-ACK policies.
- Interframe space timing support, including RIFS.
- Support for RTS/CTS and CTS-to-self frame sequences for protecting frame exchanges.
- Back-off counters in hardware for supporting multiple priorities as specified in the WMM specification.
- Timing synchronization function (TSF), network allocation vector (NAV) maintenance, and target beacon transmission time (TBTT) generation in hardware.
- Hardware offload for AES-CCMP, legacy WPA TKIP, legacy WEP ciphers, WAPI, and support for key management.
- Support for coexistence with Bluetooth and other external radios.
- Programmable independent basic service set (IBSS) or infrastructure basic service set functionality.
- Statistics counters for MIB support.

#### **PSM**

The programmable state machine (PSM) is a microcoded engine that provides most of the low-level control to the hardware in order to implement the IEEE 802.11 specification. It is a microcontroller that is highly optimized for flow-control operations, which are predominant in implementations of communication protocols. The instruction set and fundamental operations are simple and general, allowing algorithms to be optimized very late in the design process. It also allows for changes to the algorithms to track evolving IEEE 802.11 specifications.

The PSM fetches instructions from microcode memory. It uses the shared memory to obtain operands for instructions, as a data store, and to exchange data between both the host and the MAC data pipeline (via the SHM bus). The PSM also uses a scratch-pad memory (similar to a register bank) to store frequently accessed and temporary variables.

The PSM exercises fine-grained control over the hardware engines by programming internal hardware registers (IHR). These IHRs are colocated with the hardware functions they control and are accessed by the PSM via the IHR bus.

The PSM fetches instructions from the microcode memory using an address determined by the program counter, instruction literal, or a program stack. For ALU operations, the operands are obtained from shared memory, scratch-pad memory, IHRs, or instruction literals, and the results are written into the shared memory, scratch-pad memory, or IHRs.

There are two basic branch instructions: conditional branches and ALU-based branches. To better support the many decision points in the IEEE 802.11 algorithms, branches can depend on either readily available signals from the hardware modules (branch condition signals are available to the PSM without polling the IHRs) or on the results of ALU operations.

#### WEP

The wired equivalent privacy (WEP) engine encapsulates all the hardware accelerators to perform encryption and decryption as well as MIC computation and verification. The accelerators implement the following cipher algorithms: legacy WEP, WPA TKIP, WPA2 AES-CCMP.

The PSM determines, based on the frame type and association information, the appropriate cipher algorithm to use. It supplies the keys to the hardware engines from an on-chip key table. The WEP interfaces with the transmit engine (TXE) to encrypt and compute the MIC on transmit frames and the receive engine (RXE) to decrypt and verify the MIC on receive frames.

#### TXE

The transmit engine (TXE) constitutes the transmit data path of the MAC. It coordinates the DMA engines to store the transmit frames in the TXFIFO. It interfaces with the WEP module to encrypt frames and transfers the frames across the MAC-PHY interface at the appropriate time determined by the channel-access mechanisms.

The data received from the DMA engines are stored in transmit FIFOs. The MAC has multiple logical queues to support traffic streams that have different QoS priority requirements. The PSM uses the channel access information from the IFS module to schedule a queue from which the next frame is transmitted. Once the frame is scheduled, the TXE hardware transmits the frame based on a precise timing trigger received from the IFS module.

The TXE module also contains the hardware that allows the rapid assembly of MPDUs into an A-MPDU for transmission. The hardware module aggregates the encrypted MPDUs by adding appropriate headers and pad delimiters as needed.

### RXE

The receive engine (RXE) constitutes the receive data path of the MAC. It interfaces with the DMA engine to drain the received frames from the RXFIFO. It transfers bytes across the MAC-PHY interface and interfaces with the WEP module to decrypt frames. The decrypted data is stored in the RXFIFO.

The RXE module contains filters that are programmed by the PSM to accept or filter frames based on several criteria such as receiver address, BSSID, and certain frame types.

The RXE module also contains the hardware required to detect A-MPDUs, parse the headers of the containers, and disaggregate them into component MPDUS.

#### IFS

The IFS module contains the timers required to determine interframe-space timing including RIFS timing. It also contains multiple backoff engines required to support prioritized access to the medium as specified by WMM.

The interframe-spacing timers are triggered by the cessation of channel activity on the medium, as indicated by the PHY. These timers provide precise timing to the TXE to begin frame transmission. The TXE uses this information to send response frames or perform transmit frame-bursting (RIFS or SIFS separated, as within a TXOP).

The backoff engines (for each access category) monitor channel activity, in each slot duration, to determine whether to continue or pause the backoff counters. When the backoff counters reach 0, the TXE gets notified so that it may commence frame transmission. In the event of multiple backoff counters decrementing to 0 at the same time, the hardware resolves the conflict based on policies provided by the PSM.

The IFS module also incorporates hardware that allows the MAC to enter a low-power state when operating under the IEEE power save mode. In this mode, the MAC is in a suspended state with its clock turned off. A sleep timer, whose count value is initialized by the PSM, runs on a slow clock and determines the duration over which the MAC remains in this suspended state. When the timer expires, the MAC is restored to its functional state. The PSM updates the TSF timer based on the sleep duration, ensuring that the TSF is synchronized to the network.

The IFS module also contains the PTA hardware that assists the PSM in Bluetooth coexistence functions.

#### TSF

The timing synchronization function (TSF) module maintains the TSF timer of the MAC. It also maintains the target beacon transmission time (TBTT). The TSF timer hardware, under the control of the PSM, is capable of adopting timestamps received from beacon and probe response frames in order to maintain synchronization with the network.

The TSF module also generates trigger signals for events that are specified as offsets from the TSF timer, such as uplink and downlink transmission times used in PSMP.

#### NAV

The network allocation vector (NAV) timer module is responsible for maintaining the NAV information conveyed through the duration field of MAC frames. This ensures that the MAC complies with the protection mechanisms specified in the standard.

The hardware, under the control of the PSM, maintains the NAV timer and updates the timer appropriately based on received frames. This timing information is provided to the IFS module, which uses it as a virtual carrier-sense indication.

#### **MAC-PHY Interface**

The MAC-PHY interface consists of a data path interface to exchange RX/TX data from/to the PHY. In addition, there is an programming interface that can be controlled either by the host or the PSM to configure and control the PHY.

### IEEE 802.11<sup>™</sup> b/g/n PHY

The BCM43903 WLAN digital PHY complies with IEEE 802.11b/g/n single-stream specifications to provide wireless LAN connectivity supporting data rates from 1 Mbps to 433.3 Mbps for low-power, high-performance, handheld applications.

The PHY has been designed to work in the presence of interference, radio nonlinearity, and various other impairments. It incorporates optimized implementations of filters, FFTs, and Viterbi-decoder algorithms. Efficient algorithms have been designed to achieve maximum throughput and reliability, including algorithms for carrier sensing and rejection, frequency/phase/timing acquisition and tracking, and channel estimation and tracking. The PHY receiver also contains a robust IEEE 802.11b demodulator. The PHY carrier-sensing algorithm provides high throughput for IEEE 802.11b/g hybrid networks with Bluetooth coexistence.

The key PHY features include:

- Programmable data rates from MCS0–7 in 20 MHz channels.
- Support for Optional Short GI and Green Field modes in TX and RX.
- TX and RX LDPC for improved range and power efficiency.
- All scrambling, encoding, forward error correction, and modulation in the transmit direction and inverse operations in the receive direction.
- Support for IEEE 802.11h/k for worldwide operation.
- Advanced algorithms for low power consumption and enhanced sensitivity, range, and reliability.
- Algorithms to improve performance in the presence of externally received Bluetooth signals.
- An automatic gain control scheme for blocking and nonblocking cellular applications.
- Closed loop transmit power control.
- Digital RF chip calibration algorithms to handle CMOS RF chip process, voltage, and temperature (PVT) variations.
- On-the-fly channel frequency and transmit power selection.
- Per-packet RX antenna diversity.
- Available per-packet channel quality and signal-strength measurements.
- Compliance with FCC and other worldwide regulatory requirements.



Figure 9: WLAN PHY Block Diagram

# Section 8: WLAN Radio Subsystem

The BCM43903 includes an integrated WLAN RF transceiver that has been optimized for use in 2.4 GHz Wireless LAN systems. It has been designed to provide low-power, low-cost, and robust communications for applications operating in the globally available 2.4 GHz unlicensed ISM band. The transmit and receive sections include all on-chip filtering, mixing, and gain control functions.

Ten RF control signals are available to drive external RF switches. See the reference board schematics for more information.

A block diagram of the radio subsystem is shown in Figure 10 on page 39. Note that integrated on-chip baluns (not shown) convert the fully differential transmit and receive paths to single-ended signal pins.

### **Receiver Path**

The BCM43903 has a wide dynamic range, direct conversion receiver that employs high-order on-chip channel filtering to ensure reliable operation in the noisy 2.4 GHz ISM band. The 2.4 GHz path has a dedicated on-chip low-noise amplifier (LNA).

### Transmit Path

Baseband data is modulated and upconverted to the 2.4 GHz ISM band. Linear on-chip power amplifiers deliver high output powers while meeting IEEE 802.11b/g/n specifications without the need for external PAs. When using the internal PA, which is required in the 2.4 GHz band, closed-loop output power control is completely integrated.

### Calibration

The BCM43903 features dynamic and automatic on-chip calibration to continually compensate for temperature and process variations across components. These calibration routines are performed periodically during the course of normal radio operation. Examples of some of the automatic calibration algorithms are baseband filter calibration for optimum transmit and receive performance and LOFT calibration for carrier leakage reduction. In addition, I/Q calibration and VCO calibration are performed on-chip. No per-board calibration is required during manufacturing testing. This helps to minimize the test time and cost in large-volume production environments.



Figure 10: Radio Functional Block Diagram

# Section 9: Pinout and Signal Descriptions

### Ball Map

|    | Р                   | N                    | м                   | L                    | к                 | J                   | н                  | G        | F      | Е        | D                | с                | В                   | А         |    |
|----|---------------------|----------------------|---------------------|----------------------|-------------------|---------------------|--------------------|----------|--------|----------|------------------|------------------|---------------------|-----------|----|
| 12 |                     | VDDIO                | RF_SW_<br>CTRL_8    | RF_SW_<br>CTRL_7     | PWR_GND           | NC_J12              | NC_H12             | GPIO_3   | GPIO_6 | VOUT_3P3 | LDO_<br>VDDBAT5V | LDO_<br>VDD1P5   | SR_<br>VDDBAT5V     | SR_PVSS   | 12 |
| 11 | SRSTN               | RF_SW_<br>CTRL_9     | VSSC                | RF_SW_<br>CTRL_1     | VSSC              | NC_J11              | VDDC               | NC_G11   | GPIO_5 | VDDIO    | VOUT_LNLDO       | VOUT_<br>HSICLDO | VOUT_CLDO           | SR_VLX    | 11 |
| 10 | JTAG_SEL            | NC_N10               | RF_SW_<br>CTRL_5    | VDDC                 | RF_SW_<br>CTRL_6  | NC_J10              | VSSC               | GPIO_2   | GPIO_4 | VDDIO    | VSSC             | PMU_AVSS         | VOUT_<br>CLDO_SENSE | WL_REG_ON | 10 |
| 9  | RF_SW_<br>CTRL_2    | RF_SW_<br>CTRL_3     | RF_SW_<br>CTRL_0    | RF_SW_<br>CTRL_4     | VDDIO_RF          | VSSC                | NC_H9              | VSSC     | VSSC   | VDDIO    | GPIO_8           | VSSC             | I2C0_SDATA          | VDDC      | 9  |
| 8  | OTP_VDD3P3          | AVDD1P2              | LPO_XTAL_IN         | VSSC                 | VDDIO_RF          | VDDIO               |                    |          | VSSC   | GPIO_13  | VSSC             | I2C0_CLK         | UART0_TXD           | VDDIO     | 8  |
| 7  | WRF_XTAL_<br>XON    | WRF_XTAL_<br>GND1P2  | AVSS                | VDDC                 | VDDIO             |                     | VDDC               | VSSC     |        |          | VSSC             | UART0_RXD        | UART0_RTS           | UART0_CTS | 7  |
| 6  | WRF_XTAL_<br>XOP    | WRF_XTAL_<br>VDD1P35 | WRF_XTAL_<br>VDD1P2 | WRF_SYNTH_<br>VDD3P3 | VDDC              | VSSC                |                    | VDDC     | VSSC   | SPI0_CS  |                  | GPIO_12          | SPI0_SISO           | SFL_CS    | 6  |
| 5  | WRF_PMU_<br>VDD1P35 | WRF_SYNTH_<br>VDD1P2 | WRF_SYNTH_<br>GND   | WRF_VCO_<br>GND      | VDDC              | VSSC                | VDDC               |          | VDDC   | GPIO_7   |                  | SPI0_MISO        | SPI0_CLK            | SFL_CLK   | 5  |
| 4  | WRF_RX5G_<br>GND    | WRF_AFE_<br>VDD1P35  | WRF_GENERAL<br>_GND | WRF_EXT_<br>TSSIA    | VSSC              |                     |                    | VSSC     |        |          | VDDC             | SFL_IO3          | SFL_IO2             | SFL_IO0   | 4  |
| 3  | RF_GND_P3           | WRF_GENERAL<br>2_GND | WRF_AFE_<br>GND     | WRF_GPAIO_<br>OUT    | HIB_REG_<br>ON_IN | HIB_LPO_<br>SELMODE | HIB_WAKE_B         | VSSC     |        | VSSC     | VDDC             | VSSC             | SFL_IO1             | GPIO_14   | 3  |
| 2  | RF_GND_P2           | WRF_PA_<br>GND3P3    | WRF_TXMIX_<br>VDD   | WRF_RX2G_<br>GND     | VSSC              | HIB_XTALOUT         | HIB_XTALIN         | VSSC     | VDDC   | GPIO_9   | VSSC             | GPIO_16          | VSSC                | GPIO_15   | 2  |
| 1  | WRF_PA_<br>VDD3P3   |                      | WRF_<br>PAOUT_2G    | WRF_RFIN_<br>2G      | VSSC              | VDDC                | HIB_REG_ON_O<br>UT | HIB_VDDO | VDDC   | GPIO_0   | GPIO_1           | GPIO_10          | GPIO_11             |           | 1  |
|    | Р                   | N                    | М                   | L                    | к                 | J                   | н                  | G        | F      | E        | D                | С                | В                   | А         | -  |

#### Figure 11: 151-Ball WLBGA Map—Top View with Balls Facing Down

### Ball List

Table 6 contains the 151-ball WLBGA net names.

|      | Table           | 6: WLBGA Net Na | ames         |
|------|-----------------|-----------------|--------------|
| Ball | Net Name        | Ball            | Net Name     |
| A2   | GPIO_15         | D1              | GPIO_1       |
| A3   | GPIO_14         | D2              | VSSC         |
| A4   |                 | D3              | VDDC         |
| A5   | SFL_CLK         | D4              | VDDC         |
| A6   | SFL_CS          | D7              | VSSC         |
| A7   | UART0_CTS       | D8              | VSSC         |
| A8   | VDDIO           | D9              | GPIO_8       |
| A9   | VDDC            | D10             | VSSC         |
| A10  | REG_ON          | D11             | VOUT_LNLDO   |
| A11  | SR_VLX          | D12             | LDO_VDDBAT5V |
| A12  | SR_PVSS         | E1              | GPIO_0       |
| B1   | <br>GPIO_11     | E2              | GPIO_9       |
| B2   | VSSC            | E3              | VSSC         |
| B3   | SFL_IO1         | E5              | GPIO_7       |
| B4   | <br>SFL_IO2     | E6              | SPI0_CS      |
| B5   | SPI0_CLK        | E8              | GPIO_13      |
| B6   | SPI0_SISO       | E9              | VDDIO        |
| B7   | UART0_RTS       | E10             | VDDIO        |
| B8   | UART0_TXD       | E11             | VDDIO        |
| B9   | I2C0_SDATA      | E12             | VOUT_3P3     |
| B10  | VOUT_CLDO_SENSE | F1              | VDDC         |
| B11  | VOUT_CLDO       | F2              | VDDC         |
| B12  | SR_VDDBAT5V     | F5              | VDDC         |
| C1   | GPIO_10         | F6              | VSSC         |
| C2   | GPIO_16         | F8              | VSSC         |
| C3   | VSSC            | F9              | VSSC         |
| C4   | SFL_IO3         | F10             | GPIO_4       |
| C5   | SPI0_MISO       | F11             | GPIO_5       |
| C6   | GPIO_12         | F12             | GPIO_6       |
| C7   | UARTO RXD       | G1              | HIB_VDDO     |
| C8   | <br>I2C0_CLK    | G2              | VSSC         |
| C9   | VSSC            | G3              | VSSC         |
| C10  | PMU_AVSS        | G4              | VSSC         |
| C11  | VOUT_HSICLDO    | G6              | VDDC         |
| C12  | LDO VDD1P5      | G7              | VSSC         |
|      |                 |                 |              |

#### Table 6: WLBGA Net Names

Page 41

| Ball | Net Name        |
|------|-----------------|
| G9   | VSSC            |
| G10  | GPIO_2          |
| G11  | NC_G11          |
| G12  | GPIO_3          |
| H1   | HIB_REG_ON_OUT  |
| H2   | HIB_XTALIN      |
| H3   | HIB_WAKE_B      |
| H5   | VDDC            |
| H7   | VDDC            |
| H9   | NC_H9           |
| H10  | VSSC            |
| H11  | VDDC            |
| H12  | NC_H12          |
| J1   | VDDC            |
| J2   | HIB_XTALOUT     |
| J3   | HIB_LPO_SELMODE |
| J5   | VSSC            |
| J6   | VSSC            |
| J8   | VDDIO           |
| J9   | VSSC            |
| J10  | NC_J10          |
| J11  | NC_J11          |
| J12  | NC_J12          |
| K1   | VSSC            |
| K2   | VSSC            |
| K3   | HIB_REG_ON_IN   |
| K4   | VSSC            |
| K5   | VDDC            |
| K6   | VDDC            |
| K7   | VDDIO           |
| K8   | VDDIO_RF        |
| K9   | VDDIO_RF        |
| K10  | RF_SW_CTRL_6    |
| K11  | VSSC            |
| K12  | PWR_GND         |
| L1   | WRF_RFIN_2G     |
| L2   | WRF_AFE_GND     |
| L3   | WRF_GPAIO_OUT   |
| L4   | WRF_EXT_TSSIA   |
| L5   | WRF_AFE_GND     |
|      |                 |

| Net Name         |
|------------------|
| WRF_SYNTH_VDD3P3 |
| VDDC             |
| VSSC             |
| RF_SW_CTRL_4     |
| VDDC             |
| RF_SW_CTRL_1     |
| RF_SW_CTRL_7     |
| WRF_PAOUT_2G     |
| WRF_TXMIX_VDD    |
| WRF_AFE_GND      |
| WRF_AFE_GND      |
| WRF_AFE_GND      |
| WRF_XTAL_VDD1P2  |
| AVSS             |
| LPO_XTAL_IN      |
| RF_SW_CTRL_0     |
| RF_SW_CTRL_5     |
| VSSC             |
| RF_SW_CTRL_8     |
| WRF_AFE_GND      |
| WRF_AFE_GND      |
| WRF_AFE_VDD1P35  |
| WRF_SYNTH_VDD1P2 |
| WRF_XTAL_VDD1P35 |
| WRF_AFE_GND      |
| AVDD1P2          |
| RF_SW_CTRL_3     |
| NC_N10           |
| RF_SW_CTRL_9     |
| VDDIO            |
| WRF_PA_VDD3P3    |
| RF_GND_P2        |
| RF_GND_P3        |
| WRF_AFE_GND      |
| WRF_PMU_VDD1P35  |
| WRF_XTAL_XOP     |
| WRF_XTAL_XON     |
| OTP_VDD3P3       |
| RF_SW_CTRL_2     |
| JTAG_SEL         |
|                  |

| Ball | Net Name |
|------|----------|
| P11  | SRSTN    |

# Signal Descriptions

Table 7 provides the signal name, type, and description for each BCM43903 ball. The symbols shown under Type indicate pin directions (I/O = bidirectional, I = input, and O = output) and the internal pull-up/pull-down characteristics (PU = weak internal pull-up resistor and PD = weak internal pull-down resistor), if any.

| Ball Number    | Signal Name                | Туре | Description                              |
|----------------|----------------------------|------|------------------------------------------|
| Broadcom Sei   | rial Control (BSC) Interfa | ices |                                          |
| C8             | I2C0_CLK                   | 0    | BSC master clock.                        |
| B9             | I2C0_SDATA                 | I/O  | BSC serial data                          |
| Clocks         |                            |      |                                          |
| P6             | WRF_XTAL_XOP               | I    | XTAL oscillator input.                   |
| P7             | WRF_XTAL_XON               | 0    | XTAL oscillator output.                  |
| M8             | LPO_XTAL_IN                |      | External sleep clock input (32.768 kHz). |
| H2             | HIB_XTALIN                 | I    | 3.3V 32 kHz crystal input                |
| J2             | HIB_XTALOUT                | 0    | 3.3V 32 kHz crystal output               |
| GPIO Interface | e (WLAN)                   |      |                                          |
| E1             | GPIO_0                     | I/O  | Programmable GPIO pins.                  |
| D1             | GPIO_1                     | I/O  | _                                        |
| G10            | GPIO_2                     | I/O  | _                                        |
| G12            | GPIO_3                     | I/O  | _                                        |
| F10            | GPIO_4                     | I/O  | _                                        |
| F11            | GPIO_5                     | I/O  | _                                        |
| F12            | GPIO_6                     | I/O  | _                                        |
| E5             | GPIO_7                     | I/O  | _                                        |
| D9             | GPIO_8                     | I/O  | _                                        |
| E2             | GPIO_9                     | I/O  | _                                        |
| C1             | GPIO_10                    | I/O  | _                                        |
| B1             | GPIO_11                    | I/O  | _                                        |
| C6             | GPIO_12                    | I/O  |                                          |
| E8             | GPIO_13                    | I/O  |                                          |
| A3             | GPIO_14                    | I/O  |                                          |
| A2             | GPIO_15                    | I/O  | _                                        |
| C2             | GPIO_16                    | I/O  | _                                        |
|                |                            |      |                                          |

| Table 7: | Signal | Descriptions |
|----------|--------|--------------|
|----------|--------|--------------|

| Ball Number                                                                                                                  | Signal Name                                                                               | Туре    | Description                                                                                                                                                                                                                                                                                                        |
|------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ground                                                                                                                       |                                                                                           |         |                                                                                                                                                                                                                                                                                                                    |
| L2, L5, M3, M4,<br>M5, N2, N3, N7,<br>P4                                                                                     | WRF_AFE_GND                                                                               | GND     | AFE ground                                                                                                                                                                                                                                                                                                         |
| M11, K11, H10,<br>D10, J9, G9, F9,<br>C9, L8, F8, D8,<br>G7, D7, J6, F6,<br>J5, K4, G4, G3,<br>E3, C3, K2, G2,<br>D2, B2, K1 |                                                                                           | GND     | Core ground for WLAN and APP sections                                                                                                                                                                                                                                                                              |
| A12                                                                                                                          | SR_PVSS                                                                                   | GND     | Power ground                                                                                                                                                                                                                                                                                                       |
| C10                                                                                                                          | PMU_AVSS                                                                                  | GND     | Quiet ground                                                                                                                                                                                                                                                                                                       |
| M7                                                                                                                           | AVSS                                                                                      | GND     | Baseband PLL ground                                                                                                                                                                                                                                                                                                |
| Hibernation Blo                                                                                                              | ock, Power-Down/Power                                                                     | Up, and | d Reset                                                                                                                                                                                                                                                                                                            |
| A10                                                                                                                          | REG_ON                                                                                    | I       | Used by PMU to power up or power down the internal BCM43903 regulators used by the WLAN and APP sections. Also, when deasserted, this pin holds the WLAN and APP sections in reset. This pin has an internal 200 k $\Omega$ pull-down resistor that is enabled by default. It can be disabled through programming. |
| К3                                                                                                                           | HIB_REG_ON_IN                                                                             | I       | Used by the hibernation block to power up or power down<br>the internal BCM43903 regulators. For applications that use<br>the hibernation block, HIB_REG_ON_OUT must connect to<br>REG_ON. Also, when deasserted, this pin holds the WLAN<br>and APP sections in reset.                                            |
| H1                                                                                                                           | HIB_REG_ON_OUT                                                                            | 0       | REG_ON output signal generated by the hibernation block.                                                                                                                                                                                                                                                           |
| H3                                                                                                                           | HIB_WAKE_B                                                                                | I       | Wake up chip from hibernation mode.                                                                                                                                                                                                                                                                                |
| J3                                                                                                                           | HIB_LPO_SELMODE                                                                           | I       | Select precise or coarse 32 kHz clock.                                                                                                                                                                                                                                                                             |
| P11                                                                                                                          | SRSTN                                                                                     | I       | System reset. This active-low signal resets the backplanes.                                                                                                                                                                                                                                                        |
| JTAG Interface                                                                                                               |                                                                                           |         |                                                                                                                                                                                                                                                                                                                    |
| P10                                                                                                                          | JTAG_SEL                                                                                  | I       | JTAG select. This pin must be connected to ground if the JTAG interface is not used.                                                                                                                                                                                                                               |
| No Connects                                                                                                                  |                                                                                           |         |                                                                                                                                                                                                                                                                                                                    |
| J10,<br>J11,<br>J12,<br>H9,<br>H12,<br>G11,<br>N10,<br>L4                                                                    | NC_J10,<br>NC_J11,<br>NC_J12,<br>NC_H9,<br>NC_H12,<br>NC_G11,<br>NC_N10,<br>WRF_EXT_TSSIA | -       | No connect                                                                                                                                                                                                                                                                                                         |

| Ball Number                                                           | Signal Name                    | Туре   | Description                                   |  |  |  |  |
|-----------------------------------------------------------------------|--------------------------------|--------|-----------------------------------------------|--|--|--|--|
| Power Supplies                                                        | Power Supplies (Miscellaneous) |        |                                               |  |  |  |  |
| P8                                                                    | OTP_VDD3P3                     | PWR    | OTP 3.3V supply                               |  |  |  |  |
| H11, L10, A9,<br>L7, H7, K6, G6,<br>K5, H5, F5, D4,<br>D3, F2, J1, F1 | VDDC                           | PWR    | 1.2V core supply for WLAN                     |  |  |  |  |
| N12, E11, E10,<br>E9, J8, A8, K7                                      | VDDIO                          | PWR    | I/O supply                                    |  |  |  |  |
| K8, K9                                                                | VDDIO_RF                       | PWR    | I/O supply for RF switch control pads (3.3V). |  |  |  |  |
| K12                                                                   | PWR_GND                        | GND    | Power supply ground                           |  |  |  |  |
| G1                                                                    | HIB_VDDO                       | PWR    | I/O supply for hibernation block              |  |  |  |  |
| N8                                                                    | AVDD1P2                        | PWR    | 1.2V supply for baseband PLL                  |  |  |  |  |
| Power Supplies                                                        | s (WLAN)                       |        |                                               |  |  |  |  |
| L6                                                                    | WRF_SYNTH_VDD3P3               | PWR    | Synthesizer VDD 3.3V supply                   |  |  |  |  |
| P1                                                                    | WRF_PA_VDD3P3                  | PWR    | 2.4 GHz PA 3.3V VBAT supply                   |  |  |  |  |
| P5                                                                    | WRF_PMU_VDD1P35                | PWR    | PMU 1.35V supply                              |  |  |  |  |
| M2                                                                    | WRF_TXMIX_VDD                  | PWR    | 3.3V supply for TX mixer                      |  |  |  |  |
| N5                                                                    | WRF_SYNTH_VDD1P2               | PWR    | 1.2V supply for synthesizer                   |  |  |  |  |
| N4                                                                    | WRF_AFE_VDD1P35                | PWR    | 1.35V supply for the analog front end (AFE)   |  |  |  |  |
| PWM Interface                                                         | (Alternate Function for G      | GPIOs) |                                               |  |  |  |  |
| _                                                                     | PWM0                           | 0      | Pulse width modulation bit 0.                 |  |  |  |  |
| _                                                                     | PWM1                           | 0      | Pulse width modulation bit 1                  |  |  |  |  |
| _                                                                     | PWM2                           | 0      | Pulse width modulation bit 2                  |  |  |  |  |
| _                                                                     | PWM3                           | 0      | Pulse width modulation bit 3                  |  |  |  |  |
| _                                                                     | PWM4                           | 0      | Pulse width modulation bit 4                  |  |  |  |  |
| -                                                                     | PWM5                           | 0      | Pulse width modulation bit 5                  |  |  |  |  |

| Ball Number     | Signal Name   | Туре | Description                                                 |
|-----------------|---------------|------|-------------------------------------------------------------|
| RF Signal Inte  | rface (WLAN)  |      |                                                             |
| L1              | WRF_RFIN_2G   | I    | 2.4 GHz WLAN receiver input                                 |
| P3              | RF_GND_P3     | GND  | RF ground                                                   |
| M1              | WRF_PAOUT_2G  | 0    | 2.4 GHz WLAN PA output                                      |
| P2              | RF_GND_P2     | GND  | RF ground                                                   |
| L3              | WRF_GPAIO_OUT | I/O  | Analog GPIO                                                 |
| RF Switch Cor   | ntrol Lines   |      |                                                             |
| M9              | RF_SW_CTRL_0  | 0    | Programmable RF switch control lines. The control lines are |
| L11             | RF_SW_CTRL_1  | 0    | programmable via the driver and nvram.txt file.             |
| P9              | RF_SW_CTRL_2  | 0    | _                                                           |
| N9              | RF_SW_CTRL_3  | 0    | _                                                           |
| L9              | RF_SW_CTRL_4  | 0    | _                                                           |
| M10             | RF_SW_CTRL_5  | I/O  | _                                                           |
| K10             | RF_SW_CTRL_6  | I/O  | _                                                           |
| L12             | RF_SW_CTRL_7  | I/O  | _                                                           |
| M12             | RF_SW_CTRL_8  | I/O  | _                                                           |
| N11             | RF_SW_CTRL_9  | I/O  | _                                                           |
| SPI Flash Inter | rface         |      |                                                             |
| A5              | SFL_CLK       | 0    | Flash clock                                                 |
| A4              | SFL_IO0       | I/O  | Flash data                                                  |
| B3              | SFL_IO1       | I/O  | Flash data                                                  |
| B4              | SFL_IO2       | I/O  | Flash data                                                  |
| C4              | SFL_IO3       | I/O  | Flash data                                                  |
| A6              | SFL_CS        | 0    | Flash slave select                                          |

| Signal Name                                                                          | Туре                                                                                                                                                                                                                                                                                                                                                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                                                                                      |                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| Note: The SPI interface can alternatively be configured and used as a BSC interface. |                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| SPI0_CLK                                                                             | 0                                                                                                                                                                                                                                                                                                                                                        | SPI clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| SPI0_MISO                                                                            | I                                                                                                                                                                                                                                                                                                                                                        | SPI data master in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| SPI0_SISO                                                                            | 0                                                                                                                                                                                                                                                                                                                                                        | SPI data master out                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| SPI0_CS                                                                              | 0                                                                                                                                                                                                                                                                                                                                                        | SPI slave select                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| 9                                                                                    |                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| UART0_CTS                                                                            | I                                                                                                                                                                                                                                                                                                                                                        | UART clear-to-send                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| UART0_RTS                                                                            | 0                                                                                                                                                                                                                                                                                                                                                        | UART request-to-send                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| UART0_RXD                                                                            | I                                                                                                                                                                                                                                                                                                                                                        | UART serial input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| UART0_TXD                                                                            | 0                                                                                                                                                                                                                                                                                                                                                        | UART serial output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| ators (Integrated)                                                                   |                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| SR_VDDBAT5V                                                                          | I                                                                                                                                                                                                                                                                                                                                                        | VBAT.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| SR_VLX                                                                               | 0                                                                                                                                                                                                                                                                                                                                                        | CBUCK switching regulator output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| LDO_VDD1P5                                                                           | I                                                                                                                                                                                                                                                                                                                                                        | LNLDO input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| LDO_VDDBAT5V                                                                         | I                                                                                                                                                                                                                                                                                                                                                        | LDO VBAT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| WRF_XTAL_VDD1P35                                                                     | I                                                                                                                                                                                                                                                                                                                                                        | XTAL LDO input (1.35V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| WRF_XTAL_VDD1P2                                                                      | 0                                                                                                                                                                                                                                                                                                                                                        | XTAL LDO output (1.2V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| VOUT_LNLDO                                                                           | 0                                                                                                                                                                                                                                                                                                                                                        | Terminate with 2.2 µF capacitor to GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| VOUT_CLDO                                                                            | 0                                                                                                                                                                                                                                                                                                                                                        | Output of core LDO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| VOUT_3P3                                                                             | 0                                                                                                                                                                                                                                                                                                                                                        | LDO 3.3V output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| VOUT_CLDO_SENSE                                                                      | 0                                                                                                                                                                                                                                                                                                                                                        | Voltage sense pin for core LDO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| VOUT_HSICLDO                                                                         | 0                                                                                                                                                                                                                                                                                                                                                        | Output of HSIC LDO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|                                                                                      | nterface can alternatively b<br>SPI0_CLK<br>SPI0_MISO<br>SPI0_SISO<br>SPI0_SISO<br>SPI0_CS<br>UART0_CTS<br>UART0_RTS<br>UART0_RTS<br>UART0_RXD<br>UART0_RXD<br>UART0_TXD<br>SR_VDDBAT5V<br>SR_VDDBAT5V<br>SR_VLX<br>LDO_VDD1P5<br>LDO_VDD1P5<br>LDO_VDDBAT5V<br>WRF_XTAL_VDD1P35<br>WRF_XTAL_VDD1P35<br>WRF_XTAL_VDD1P2<br>VOUT_LNLDO<br>VOUT_CLDO_SENSE | nterface can alternatively be confi         SPI0_CLK       O         SPI0_MISO       I         SPI0_SISO       O         SPI0_CS       O         UART0_CTS       I         UART0_RTS       O         UART0_RXD       I         UART0_TXD       O         tors (Integrated)       O         SR_VDDBAT5V       I         SR_VLX       O         LDO_VDD1P5       I         LDO_VDDBAT5V       I         WRF_XTAL_VDD1P35       I         WRF_XTAL_VDD1P2       O         VOUT_LNLDO       O         VOUT_SP3       O         VOUT_SP3       O |  |  |  |

# Section 10: GPIO Signals and Strapping Options

### Overview

This section describes GPIO signals and strapping options. The pins are sampled at power-on reset (POR) to determine various operating modes. Sampling occurs a few milliseconds after an internal POR or deassertion of the external POR. After the POR, each pin assumes the GPIO or alternative function specified in Table 9 on page 51. Each strapping option pin has an internal pull-up (PU) or pull-down (PD) resistor that determines the default mode. To change the mode, connect an external PU resistor to VDDIO or a PD resistor to ground, using a 10 k $\Omega$  resistor or less.



**Note:** Refer to the reference board schematics for more information.

### Weak Pull-Down and Pull-Up Resistances

At VDDO =  $3.3V \pm 10\%$ , the minimum, typical, and maximum weak pull-down resistances (for a pin voltage of VDDO) are  $37.99 \text{ k}\Omega$ ,  $44.57 \text{ k}\Omega$ , and  $51.56 \text{ k}\Omega$ , respectively. At VDDO =  $3.3V \pm 10\%$ , the minimum, typical, and maximum weak pull-up resistances (for a pin voltage of 0V) are  $34.73 \text{ k}\Omega$ ,  $39.58 \text{ k}\Omega$ , and  $44.51 \text{ k}\Omega$ , respectively.

# **Strapping Options**

Table 8 provides the strapping options.

| Pin Name     | Strap          | #   | Default<br>Internal Pull<br>During Strap | Description                                                               |
|--------------|----------------|-----|------------------------------------------|---------------------------------------------------------------------------|
| GPIO_1       | GSPI_MODE      | D1  | PD                                       | Enable gSPI interface                                                     |
| GPIO_7       | WCPU_BOOT_MODE | E5  | PD                                       | Boot from SoC SROM or SoC SRAM                                            |
| GPIO_11      | ACPU_BOOT_MODE | B1  | PD                                       | Boot from tightly coupled memory (TCM) ROM or TCM RAM                     |
| GPIO_13      | SDIO_MODE      | E8  | PD                                       | Select either SDIO host mode or SDIO device mode                          |
| GPIO_15      | VTRIM_EN       | A2  | PD                                       | Enable PMU voltage trimming                                               |
| RF_SW_CTRL_5 | DAP_CLK_SEL    | M10 | PD                                       | Select XTAL clock or the test clock (tck) for the debug access port (DAP) |
| RF_SW_CTRL_7 | RSRC_INIT_MODE | L12 | PD                                       | PMU resource initialization mode selection                                |
|              |                |     |                                          |                                                                           |

#### Table 8: Strapping Options

### Alternate GPIO Signal Functions

Table 9 provides the alternate signal functions of the GPIO signals.

| GPIO    | Default     | JTAG_SEL  | Default Pull | HOLD/PDLOW/PDHIGH | Strap          | Comments |
|---------|-------------|-----------|--------------|-------------------|----------------|----------|
| GPIO_0  | -           | -         | No pull      | HOLD              | -              | 8 mA     |
| GPIO_1  | -           | -         | Down         | HOLD              | GSPI_MODE      | 8 mA     |
| GPIO_2  | GCI_GPIO(0) | JTAG_TCK  | No pull      | HOLD              | -              | 8 mA     |
| GPIO_3  | GCI_GPIO(1) | JTAG_TMS  | No pull      | HOLD              | -              | 8 mA     |
| GPIO_4  | GCI_GPIO(2) | JTAG_TDI  | No pull      | HOLD              | -              | 8 mA     |
| GPIO_5  | GCI_GPIO(3) | JTAG_TDO  | No pull      | HOLD              | -              | 8 mA     |
| GPIO_6  | GCI_GPIO(4) | JTAG_TRST | No pull      | HOLD              | -              | 8 mA     |
| GPIO_7  | _           | _         | Down         | HOLD              | WCPU_BOOT_MODE | 8 mA     |
| GPIO_8  | GPIO_8      | _         | No pull      | HOLD              | -              | 8 mA     |
| GPIO_9  | GPIO_9      | _         | Down         | HOLD              |                | 8 mA     |
| GPIO_10 | GPIO_10     | _         | No pull      | HOLD              | -              | 8 mA     |
| GPIO_11 | _           | _         | Down         | HOLD              | ACPU_BOOT_MODE | 8 mA     |
| GPIO_12 | GPIO_12     | _         | No pull      | HOLD              | _              | 8 mA     |
| GPIO_13 | -           | _         | Down         | HOLD              | SDIO_MODE      | 8 mA     |
| GPIO_14 | GPIO_14     | _         | No pull      | HOLD              | _              | 8 mA     |
| GPIO_15 | _           | _         | Down         | HOLD              | VTRIM_EN       | 8 mA     |
| GPIO_16 | _           | _         | No pull      | HOLD              | _              | 8 mA     |
|         |             |           |              |                   |                |          |

#### Table 9: Alternate GPIO Signal Functions

# Section 11: Pin Multiplexing

Table 10 shows the pin multiplexing functions.

Table 10: Pin Multiplexing

|                  |                  |                   |                   |            |                   | Function   |         |         |                  |            |      |
|------------------|------------------|-------------------|-------------------|------------|-------------------|------------|---------|---------|------------------|------------|------|
| Pin              | 1                | 2                 | 3                 | 4          | 5                 | 6          | 7       | 8       | 9                | 10         | 11   |
| GPIO_0           | GPIO_0           | UART0_RXD         | I2C1_SDATA        | PWM0       | SPI1_MISO         | PWM2       | GPIO_12 | GPIO_8  | _                | PWM4       | _    |
| GPIO_1           | GPIO_1           | UART0_TXD         | I2C1_CLK          | PWM1       | SPI1_CLK          | PWM3       | GPIO_13 | GPIO_9  | _                | PWM5       | _    |
| GPIO_2           | GPIO_2           | _                 | -                 | GCI_GPIO_0 | -                 | _          | _       | _       | TCK              | _          | _    |
| GPIO_3           | GPIO_3           | _                 | _                 | GCI_GPIO_1 | _                 | _          | _       | _       | TMS              | _          | _    |
| GPIO_4           | GPIO_4           | _                 | _                 | GCI_GPIO_2 | _                 | _          | _       | _       | TDI              | _          | _    |
| GPIO_5           | GPIO_5           | _                 | -                 | GCI_GPIO_3 | -                 | -          | -       | _       | TDO              | -          | -    |
| GPIO_6           | GPIO_6           | _                 | _                 | GCI_GPIO_4 | _                 | _          | _       | _       | TRST_L           | _          | _    |
| GPIO_7           | GPIO_7           | UART0_<br>RTS_OUT | PWM1              | PWM3       | SPI1_CS           | I2C1_CLK   | GPIO_15 | GPIO_11 | PMU_TEST_<br>O   | -          | PWM5 |
| GPIO_8           | GPIO_8           | SPI1_MISO         | PWM2              | PWM4       | UART0_RXD         | _          | GPIO_16 | GPIO_12 | TAP_SEL_P        | I2C1_SDATA | PWM0 |
| GPIO_9           | GPIO_9           | SPI1_CLK          | PWM3              | PWM5       | UART0_TXD         | _          | GPIO_0  | GPIO_13 | _                | I2C1_CLK   | PWM1 |
| GPIO_10          | GPIO_10          | SPI1_MOSI         | PWM4              | I2C1_SDATA | UART0_<br>CTS_IN  | PWM0       | GPIO_1  | GPIO_14 | PWM2             | -          | -    |
| GPIO_11          | GPIO_11          | SPI1_CS           | PWM5              | I2C1_CLK   | UART0_<br>RTS_OUT | PWM1       | GPIO_7  | GPIO_15 | PWM3             | -          | -    |
| GPIO_12          | GPIO_12          | I2C1_SDATA        | UART0_RXD         | SPI1_MISO  | PWM2              | PWM4       | GPIO_8  | GPIO_16 | PWM0             | _          | _    |
| GPIO_13          | GPIO_13          | I2C1_CLK          | UART0_TXD         | SPI1_CLK   | PWM3              | PWM5       | GPIO_9  | GPIO_0  | PWM1             | _          | _    |
| GPIO_14          | GPIO_14          | PWM0              | UART0_<br>CTS_IN  | SPI1_MOSI  | I2C1_SDATA        | -          | GPIO_10 | -       | PWM4             | -          | PWM2 |
| GPIO_15          | GPIO_15          | PWM1              | UART0_<br>RTS_OUT | SPI1_CS    | I2C1_CLK          | -          | GPIO_11 | GPIO_7  | PWM5             | -          | PWM3 |
| GPIO_16          | GPIO_16          | UART0_<br>CTS_IN  | PWM0              | PWM2       | SPI1_MOSI         | I2C1_SDATA | GPIO_14 | GPIO_10 | RF_<br>DISABLE_L | -          | PWM4 |
| RF_SW_<br>CTRL_5 | RF_SW_<br>CTRL_5 | GCI_GPIO_5        | -                 | -          | -                 | -          | -       | -       | -                | -          | -    |
| RF_SW_<br>CTRL_6 | RF_SW_<br>CTRL_6 | UART_<br>DBG_RX   | SECI_IN           | -          | -                 | -          | -       | _       | -                | -          | -    |

|                  |                                                                                                                       |                                                                                                                                                              |                                                                                                                                                                                                                                       | Table Tu                                                                                                                                                                                                                                      | . <i>Fiii Wulup</i>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Jiexing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------|-----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Function         |                                                                                                                       |                                                                                                                                                              |                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1                | 2                                                                                                                     | 3                                                                                                                                                            | 4                                                                                                                                                                                                                                     | 5                                                                                                                                                                                                                                             | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RF_SW_<br>CTRL_7 | UART_<br>DBG_TX                                                                                                       | SECI_OUT                                                                                                                                                     | _                                                                                                                                                                                                                                     | -                                                                                                                                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| RF_SW_<br>CTRL_8 | SECI_IN                                                                                                               | UART_<br>DBG_RX                                                                                                                                              | -                                                                                                                                                                                                                                     | -                                                                                                                                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| RF_SW_<br>CTRL_9 | SECI_OUT                                                                                                              | UART_<br>DBG_TX                                                                                                                                              | -                                                                                                                                                                                                                                     | -                                                                                                                                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SPI0_MISO        | GPIO_17                                                                                                               | GPIO_24                                                                                                                                                      | _                                                                                                                                                                                                                                     | _                                                                                                                                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SPI0_CLK         | GPIO_18                                                                                                               | GPIO_25                                                                                                                                                      | _                                                                                                                                                                                                                                     | -                                                                                                                                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SPI0_MOSI        | GPIO_19                                                                                                               | GPIO_26                                                                                                                                                      | _                                                                                                                                                                                                                                     | _                                                                                                                                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SPI0_CS          | GPIO_20                                                                                                               | GPIO_27                                                                                                                                                      | _                                                                                                                                                                                                                                     | _                                                                                                                                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| I2C0_SDATA       | GPIO_21                                                                                                               | GPIO_28                                                                                                                                                      | _                                                                                                                                                                                                                                     | _                                                                                                                                                                                                                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| I2C0_CLK         | GPIO_22                                                                                                               | GPIO_29                                                                                                                                                      | -                                                                                                                                                                                                                                     | -                                                                                                                                                                                                                                             | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                  | RF_SW_<br>CTRL_7<br>RF_SW_<br>CTRL_8<br>RF_SW_<br>CTRL_9<br>SPI0_MISO<br>SPI0_CLK<br>SPI0_CS<br>SPI0_CS<br>I2C0_SDATA | RF_SW_<br>CTRL_7UART_<br>DBG_TXRF_SW_<br>CTRL_8SECI_INRF_SW_<br>CTRL_9SECI_OUTSPI0_MISOGPIO_17SPI0_CLKGPIO_18SPI0_MOSIGPIO_19SPI0_CSGPIO_20I2C0_SDATAGPIO_21 | RF_SW_<br>CTRL_7UART_<br>DBG_TXSECI_OUTRF_SW_<br>CTRL_8SECI_INUART_<br>DBG_RXRF_SW_<br>CTRL_9SECI_OUTUART_<br>DBG_TXSPI0_MISOGPIO_17GPIO_24SPI0_CLKGPIO_18GPIO_25SPI0_MOSIGPIO_19GPIO_26SPI0_CSGPIO_20GPIO_27I2C0_SDATAGPIO_21GPIO_28 | RF_SW_<br>CTRL_7UART_<br>DBG_TXSECI_OUT-RF_SW_<br>CTRL_8SECI_INUART_<br>DBG_RX-RF_SW_<br>CTRL_9SECI_OUTUART_<br>DBG_TX-SPI0_MISOGPIO_17GPIO_24-SPI0_CLKGPIO_18GPIO_25-SPI0_MOSIGPIO_20GPIO_26-SPI0_CSGPIO_20GPIO_27-I2C0_SDATAGPIO_21GPIO_28- | 1         2         3         4         5           RF_SW_<br>CTRL_7         UART_<br>DBG_TX         SECI_OUT         -         -           RF_SW_<br>CTRL_8         SECI_IN         UART_<br>DBG_RX         -         -           RF_SW_<br>CTRL_9         SECI_OUT         UART_<br>DBG_TX         -         -           RF_SW_<br>CTRL_9         SECI_OUT         UART_<br>DBG_TX         -         -           SPI0_MISO         GPIO_17         GPIO_24         -         -           SPI0_CLK         GPIO_18         GPIO_25         -         -           SPI0_MOSI         GPIO_19         GPIO_26         -         -           SPI0_CS         GPIO_20         GPIO_27         -         -           SPI0_CS         GPIO_21         GPIO_28         -         - | Image: Note: | 1         2         3         4         5         6         7           RF_SW_<br>CTRL_7         UART_<br>DBG_TX         SECI_OUT         -         -         -         -         -           RF_SW_<br>CTRL_8         SECI_IN         UART_<br>DBG_RX         -         -         -         -         -           RF_SW_<br>CTRL_9         SECI_OUT         UART_<br>DBG_RX         -         -         -         -         -           RF_SW_<br>CTRL_9         SECI_OUT         UART_<br>DBG_TX         -         -         -         -         -           SPI0_MISO         GPIO_17         GPIO_24         -         -         -         -         -           SPI0_CLK         GPIO_18         GPIO_25         -         -         -         -         -           SPI0_MOSI         GPIO_19         GPIO_26         -         -         -         -         -           SPI0_CS         GPIO_20         GPIO_27         -         -         -         -         -           I2C0_SDATA         GPIO_21         GPIO_28         -         -         -         -         - | Image: Figure 1         Image: Figure 1           Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1         Image: 1 <thimage: 1<="" th="">         Image: 1         Image: 1</thimage:> | Image: Problem in the second | Function            1         2         3         4         5         6         7         8         9         10           RF_SW_CTRL_7         UART_DBG_TX         SECI_OUT         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         - </td |

Table 10: Pin Multiplexing

# Section 12: I/O States

Table 11 provides I/O state information for the signals listed.

The following notations are used in Table 11:

- I: Input signal
- O: Output signal
- I/O: Input/Output signal
- PU = Pulled up
- PD = Pulled down
- NoPull = Neither pulled up nor pulled down

#### Table 11: I/O States

| Ball Name     | I/O | Keeper <sup>a</sup> | Active Mode                            | Low Power State/Sleep<br>(All Power Present)                           |                       | <i>Out-of-Reset; Before<br/>Software Download<br/>(REG_ON High)</i> | Power Rail |
|---------------|-----|---------------------|----------------------------------------|------------------------------------------------------------------------|-----------------------|---------------------------------------------------------------------|------------|
| HIB_REG_ON_IN | I   | Ν                   | Input; PD (Pull-down can be disabled.) | Input; PD (Pull-down can be disabled.)                                 | Input                 | Input                                                               | -          |
| REG_ON        | I   | Ν                   | Input; PD (Pull-down can be disabled.) | Input; PD (Pull-down can be disabled.)                                 | Input; PD (of 200 kΩ) | Input; PD (of 200 kΩ)                                               | _          |
| GPIO_0        | I/O | Y                   |                                        | Input/Output; PU, PD, or<br>NoPull (programmable<br>[Default: PD])     | High-Z, NoPull        | Input; PD                                                           | VDDIO      |
| GPIO_1        | I/O | Y                   | NoPull (programmable                   | Input/Output; PU, PD, or<br>NoPull (programmable<br>[Default: NoPull]) | High-Z, NoPull        | Input; NoPull                                                       | VDDIO      |
| GPIO_2        | I/O | Y                   |                                        | Input/Output; PU, PD, or<br>NoPull (programmable<br>[Default: NoPull]) | High-Z, NoPull        | Input; NoPull                                                       | VDDIO      |
| GPIO_3        | I/O | Y                   |                                        | Input/Output; PU, PD, or<br>NoPull (programmable<br>[Default: PD])     | High-Z, NoPull        | Input; PD                                                           | VDDIO      |

#### Table 11: I/O States

| Ball Name | I/O | Keeper <sup>a</sup> | Active Mode                                                            | Low Power State/Sleep<br>(All Power Present)                           | Power-down <sup>b</sup><br>(REG_ON Held Low) | <i>Out-of-Reset; Before<br/>Software Download<br/>(REG_ON High)</i> | Power Rail |
|-----------|-----|---------------------|------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------|---------------------------------------------------------------------|------------|
| GPIO_4    | I/O | Y                   |                                                                        | Input/Output; PU, PD, or<br>NoPull (programmable<br>[Default: NoPull]) | High-Z, NoPull                               | Input; NoPull                                                       | VDDIO      |
| GPIO_5    | I/O | Y                   |                                                                        | Input/Output; PU, PD, or<br>NoPull (programmable<br>[Default: PD])     | High-Z, NoPull                               | Input; PD                                                           | VDDIO      |
| GPIO_6    | I/O | Y                   |                                                                        | Input/Output; PU, PD, or<br>NoPull (programmable<br>[Default: NoPull]) | High-Z, NoPull                               | Input; NoPull                                                       | VDDIO      |
| GPIO_7    | I/O | Y                   |                                                                        | Input/Output; PU, PD, or<br>NoPull (programmable<br>[Default: NoPull]) | High-Z, NoPull                               | Input; NoPull                                                       | VDDIO      |
| GPIO_8    | I/O | Y                   |                                                                        | Input/Output; PU, PD, or<br>NoPull (programmable<br>[Default: PD])     | High-Z, NoPull                               | Input; PD                                                           | VDDIO      |
| GPIO_9    | I/O | Y                   |                                                                        | Input/Output; PU, PD, or<br>NoPull (programmable<br>[Default: PD])     | High-Z, NoPull                               | Input; PD                                                           | VDDIO      |
| GPIO_10   | I/O | Y                   |                                                                        | Input/Output; PU, PD, or<br>NoPull (programmable<br>[Default: NoPull]) | High-Z, NoPull                               | Input; NoPull                                                       | VDDIO      |
| GPIO_11   | I/O | Y                   |                                                                        | Input/Output; PU, PD, or<br>NoPull (programmable<br>[Default: PD])     | High-Z, NoPull                               | Input; PD                                                           | VDDIO      |
| GPIO_12   | I/O | Y                   | Input/Output; PU, PD, or<br>NoPull (programmable<br>[Default: NoPull]) | Input/Output; PU, PD, or<br>NoPull (programmable<br>[Default: NoPull]) | High-Z, NoPull                               | Input; NoPull                                                       | VDDIO      |
| GPIO_13   | I/O | Y                   |                                                                        | Input/Output; PU, PD, or<br>NoPull (programmable<br>[Default: NoPull]) | High-Z, NoPull                               | Input; NoPull                                                       | VDDIO      |
| GPIO_14   | I/O | Y                   |                                                                        | Input/Output; PU, PD, or<br>NoPull (programmable<br>[Default: NoPull]) | High-Z, NoPull                               | Input; NoPull                                                       | VDDIO      |

#### Table 11: I/O States

| Ball Name              | I/O | Keeper <sup>a</sup> | Active Mode    | Low Power State/Sleep<br>(All Power Present)                           | Power-down <sup>b</sup><br>(REG_ON Held Low) | <i>Out-of-Reset; Before<br/>Software Download<br/>(REG_ON High)</i> | Power Rail |
|------------------------|-----|---------------------|----------------|------------------------------------------------------------------------|----------------------------------------------|---------------------------------------------------------------------|------------|
| GPIO_15                | I/O | Y                   |                | Input/Output; PU, PD, or<br>NoPull (programmable<br>[Default: NoPull]) | High-Z, NoPull                               | Input; NoPull                                                       | VDDIO      |
| GPIO_16                | I/O | Y                   |                | Input/Output; PU, PD, or<br>NoPull (programmable<br>[Default: NoPull]) | High-Z, NoPull                               | Input; NoPull                                                       | VDDIO      |
| RF_SW_CTRL<br>(0 to 9) | I/O | Y                   | Output; NoPull | Output; NoPull                                                         | High-Z                                       | Output; NoPull                                                      | VDDIO_RF   |

a. Keeper column: N = pad has no keeper. Y = pad has a keeper. Keeper is always active except in power-down state. If there is no keeper, and it is an input and there is NoPull, then the pad should be driven to prevent leakage due to floating pad (WL\_REG\_ON, for example).

b. In the power-down state (xx\_REG\_ON=0): High-Z; NoPull => the pad is disabled because power is not supplied.

# **Section 13: Electrical Characteristics**

<u>/!</u>\

**Note:** Values in this data sheet are design goals and are subject to change based on the results of device characterization.

### Absolute Maximum Ratings

**Caution!** The absolute maximum ratings in Table 12 indicate levels where permanent damage to the device can occur, even if these limits are exceeded for only a brief duration. Functional operation is not guaranteed under these conditions. Operation at absolute maximum conditions for extended periods can adversely affect long-term reliability of the device.

#### Table 12: Absolute Maximum Ratings

| Parameter                                                     | Symbol      | Value         | Unit |
|---------------------------------------------------------------|-------------|---------------|------|
| DC supply for VBAT and PA driver supply <sup>a</sup>          | VBAT        | -0.5 to +5.5  | V    |
| DC supply voltage for digital I/O                             | VDDIO       | -0.5 to 3.9   | V    |
| DC supply voltage for RF switch I/O                           | VDDIO_RF    | -0.5 to 3.9   | V    |
| DC input supply voltage for CLDO, LNLDO, and LDO <sup>b</sup> | _           | -0.5 to 1.575 | V    |
| 3.3V DC supply voltage for RF analog <sup>c</sup>             | VDD3P3RF    | –0.5 to 3.6   | V    |
| 1.35V DC supply voltage for RF analog <sup>d</sup>            | VDD1P35RF   | –0.5 to 1.5   | V    |
| 1.2V DC supply voltage for RF analog <sup>e</sup>             | VDD1P2RF    | -0.5 to 1.26  | V    |
| 1.2V DC supply voltage for analog circuits <sup>f</sup>       | VDD1P2A     | -0.5 to 1.26  | V    |
| DC supply voltage for the core <sup>g</sup>                   | VDDC        | -0.5 to 1.32  | V    |
| DC supply voltage for OTP memory                              | OTP_VDD3P3  | -0.5 to 3.9   | V    |
| Maximum undershoot voltage for I/O                            | Vundershoot | -0.5          | V    |
| Maximum junction temperature                                  | Tj          | 125           | °C   |

a. For the SR\_VDDBAT5V and LDO\_VDDBAT5V supplies.

b. For the LDO\_VDD1P5 and WRF\_XTAL\_VDD1P35 supplies.

c. For the WRF\_SYNTH\_VDD3P3, WRF\_PA\_VDD3P3, and WRF\_TXMIX\_VDD supplies.

d. For WRF\_PMU\_VDD1P35 and WRF\_AFE\_VDD1P35 supplies.

e. For the WRF\_SYNTH\_VDD1P2 supply.

f. For the AVDD1P2 supply.

g. For the VDD supply.

### **Environmental Ratings**

The environmental ratings are shown in Table 13.

| Characteristic                        | Value        | Units | Conditions/Comments  |
|---------------------------------------|--------------|-------|----------------------|
| Ambient temperature (T <sub>A</sub> ) | -30 to +85   | °C    | Functional operation |
| Storage temperature                   | -40 to +125  | °C    | -                    |
| Relative humidity                     | Less than 60 | %     | Storage              |
|                                       | Less than 85 | %     | Operation            |

#### Table 13: Environmental Ratings

# Electrostatic Discharge Specifications

Extreme caution must be exercised to prevent electrostatic discharge (ESD) damage. Proper use of wrist and heel grounding straps to discharge static electricity is required when handling these devices. Always store unused material in its antistatic packaging.

#### Table 14: ESD Specifications

| Pin Type                                                                   | Symbol       | Condition                                                        | ESD<br>Rating | Unit |
|----------------------------------------------------------------------------|--------------|------------------------------------------------------------------|---------------|------|
| ESD, Handling<br>Reference: NQY00083,<br>Section 3.4, Group D9,<br>Table B | ESD_HAND_HBM | Human body model contact discharge per JEDEC EID/JESD22-A114     | 1.5 kΩ        | V    |
| CDM                                                                        | ESD_HAND_CDM | Charged device model contact discharge per JEDEC EIA/JESD22-C101 | 250           | V    |

∕!∖

### **Recommended Operating Conditions and DC Characteristics**

**Caution!** Functional operation is not guaranteed outside of the limits shown in Table 15. Operation outside these limits for extended periods can adversely affect long-term reliability of the device.

|                                                  |                           |                  | Value   |                 |           |
|--------------------------------------------------|---------------------------|------------------|---------|-----------------|-----------|
| Parameter                                        | Symbol                    | Minimum          | Typical | Maximum         | _<br>Unit |
| DC supply voltage for VBAT                       | VBAT                      | 2.3 <sup>a</sup> | 3.6     | 4.8             | V         |
| DC supply voltage for digital I/O                | VDDIO                     | 1.71             | _       | 3.63            | V         |
| DC supply voltage for RF switch I/Os             | VDDIO_RF <sup>b</sup>     | 3.13             | 3.3     | 3.6             | V         |
| DC input supply voltage for CLDO, LNLDO, and LDO | -                         | 1.3              | 1.35    | 1.5             | V         |
| 3.3V DC supply voltage for RF analog             | VDD3P3RF <sup>c</sup>     | 3                | 3.3     | 3.45            | V         |
| 1.35V DC supply voltage for RF analog            | VDD1P35RF <sup>c</sup>    | 1.3              | 1.35    | 1.5             | V         |
| 1.2V DC supply voltage for RF analog             | VDD1P2RF <sup>c</sup>     | 1.1              | 1.2     | 1.26            | V         |
| 1.2V DC supply voltage for analog                | VDD1P2A <sup>c</sup>      | 1.1              | 1.2     | 1.26            | V         |
| DC supply voltage for core                       | VDDC                      | 1.14             | 1.2     | 1.26            | V         |
| DC supply voltage for OTP memory                 | OTP_VDD3P3 <sup>b</sup>   | 2.97             | 3.3     | 3.63            | V         |
| DC supply voltage for TCXO input buffer          | WRF_TCXO_VDD <sup>c</sup> | 1.62             | 1.8     | 1.98            | V         |
| Internal POR threshold                           | Vth_POR                   | 0.4              | _       | 0.7             | V         |
| Other Digital I/O Pins                           |                           |                  |         |                 |           |
| For VDDIO = 1.8V:                                |                           |                  |         |                 |           |
| Input high voltage                               | VIH                       | 0.65 × VDDIO     | _       | _               | V         |
| Input low voltage                                | VIL                       | _                | _       | 0.35 ×<br>VDDIO | V         |
| Output high voltage @ 2 mA                       | VOH                       | VDDIO - 0.45     | _       | _               | V         |
| Output low voltage @ 2 mA                        | VOL                       | _                | _       | 0.45            | V         |
| For VDDIO = 3.3V:                                |                           |                  | _       |                 |           |
| Input high voltage                               | VIH                       | 2.00             | _       | _               | V         |
| Input low voltage                                | VIL                       | _                | _       | 0.80            | V         |
| Output high voltage @ 2 mA                       | VOH                       | VDDIO – 0.4      | _       | _               | V         |
| Output low voltage @ 2 mA                        | VOL                       | _                | _       | 0.40            | V         |
| RF Switch Control Output Pins <sup>d</sup>       |                           |                  |         |                 |           |
| For VDDIO_RF = 3.3V:                             |                           |                  |         |                 |           |
| Output high voltage @ 2 mA                       | VOH                       | VDDIO – 0.4      | _       | _               | V         |
| Output low voltage @ 2 mA                        | VOL                       | _                | -       | 0.40            | V         |
|                                                  |                           |                  |         |                 |           |

#### Table 15: Recommended Operating Conditions and DC Characteristics

|                   |                 |         | Value   |         |      |
|-------------------|-----------------|---------|---------|---------|------|
| Parameter         | Symbol          | Minimum | Typical | Maximum | Unit |
| Input capacitance | C <sub>IN</sub> | _       | _       | 5       | pF   |

#### Table 15: Recommended Operating Conditions and DC Characteristics (Cont.)

a. The BCM43903 is functional across this range of voltages. Optimal RF performance specified in the data sheet, however, is guaranteed only for 3V < VBAT < 4.8V.

b. VDD3P3RF, which is an internally generated supply, can drive this node. There is sufficient current and the appropriate state is maintained during hibernation and sleep cycles.

c. Internally generated supply.

d. Programmable 2 mA to 16 mA drive strength. Default is 10 mA.

### **Power Supply Segments**

The digital I/O's are placed in physical segments. The supply voltage for each segment can be independently selected.

Table 16 shows the power supply segments and the I/O pins associated with each segment.

Table 16: Power Supply Segments

| Power Supply Segment | Pins                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDDIO                | GPIO_0, GPIO_1, GPIO_2, GPIO_3, GPIO_4, GPIO_5, GPIO_6, GPIO_7,<br>GPIO_8, GPIO_9, GPIO_10, GPIO_11, GPIO_12, GPIO_13, GPIO_14,<br>GPIO_15, GPIO_16, I2C0_CLK, I2C0_SDATA, I2C1_CLK, I2C1_SDATA,<br>JTAG_SEL, SFL_CLK, SFL_CS, SFL_IO0, SFL_IO1, SFL_IO2, SFL_IO3,<br>SPI0_CLK, SPI0_CS, SPI0_MISO, SPI0_SISO, SPI1_CLK, SPI1_CS,<br>SPI1_MISO, SPI1_SISO, SRSTN, UART0_CTS, UART0_RTS, UART0_RXD,<br>UART0_TXD |
| VDDIO_RF             | RF_SW_CTRL_0, RF_SW_CTRL_1, RF_SW_CTRL_2, RF_SW_CTRL_3,<br>RF_SW_CTRL_4, RF_SW_CTRL_5, RF_SW_CTRL_6, RF_SW_CTRL_7,<br>RF_SW_CTRL_8, RF_SW_CTRL_9                                                                                                                                                                                                                                                                |

### **GPIO, UART, and JTAG Interfaces DC Characteristics**

| Parameter                 | Symbol          | Minimum | Maximum     | Units | Conditions |
|---------------------------|-----------------|---------|-------------|-------|------------|
| Logic input high voltage  | V <sub>IH</sub> | 2.0     | VDDIO + 0.5 | V     | -          |
| Logic input low voltage   | V <sub>IL</sub> | -0.5    | 0.8         | V     | -          |
| Logic output high voltage | V <sub>OH</sub> | 2.4     | _           | V     | -          |
| Logic output low voltage  | V <sub>OL</sub> | -       | 0.4         | V     | -          |

#### Table 17: GPIO, UART, and JTAG Interfaces

# Section 14: WLAN RF Specifications

### Introduction

The BCM43903 includes an integrated direct conversion radio that supports the 2.4 GHz band. This section describes the RF characteristics of the 2.4 GHz radio.



**Note:** Values in this section of the data sheet are design goals and are subject to change based on device characterization results.

Unless otherwise stated, limit values apply for the conditions specified in Table 13: "Environmental Ratings," on page 58 and Table 15: "Recommended Operating Conditions and DC Characteristics," on page 59. Typical values apply for the following conditions:

- VBAT = 3.6V
- Ambient temperature +25°C





### 2.4 GHz Band General RF Specifications

#### Table 18: 2.4 GHz Band General RF Specifications

| Item                              | Condition               | Minimum | Typical | Maximum | Unit |
|-----------------------------------|-------------------------|---------|---------|---------|------|
| TX/RX switch time                 | Including TX ramp down  | -       | -       | 5       | μs   |
| RX/TX switch time                 | Including TX ramp up    | _       | -       | 2       | μs   |
| Power-up and power-down ramp time | DSSS/CCK<br>modulations | -       | -       | < 2     | μs   |

K

# WLAN 2.4 GHz Receiver Performance Specifications

Note: The specifications shown in Table 19 apply at the chip ports, unless otherwise defined.

| Parameter                              | Condition/Notes                       | Minimum | Typical | Maximum | Unit |
|----------------------------------------|---------------------------------------|---------|---------|---------|------|
| Frequency range                        | -                                     | 2400    | _       | 2500    | MHz  |
| RX sensitivity IEEE 802.11b            | 1 Mbps DSSS                           | -       | -98.9   | _       | dBm  |
| (8% PER for 1024 octet                 | 2 Mbps DSSS                           | _       | -96.0   | _       | dBm  |
| PSDU)                                  | 5.5 Mbps DSSS                         | _       | -93.9   | _       | dBm  |
|                                        | 11 Mbps DSSS                          | _       | -90.4   | _       | dBm  |
| RX sensitivity IEEE 802.11g            | 6 Mbps OFDM                           | _       | -95.0   | _       | dBm  |
| (10% PER for 1024 octet                | 9 Mbps OFDM                           | _       | -93.8   | _       | dBm  |
| PSDU)                                  | 12 Mbps OFDM                          | _       | -92.7   | _       | dBm  |
|                                        | 18 Mbps OFDM                          | _       | -90.3   | _       | dBm  |
|                                        | 24 Mbps OFDM                          | _       | -87.1   | _       | dBm  |
|                                        | 36 Mbps OFDM                          | _       | -83.6   | _       | dBm  |
|                                        | 48 Mbps OFDM                          | _       | -79.3   | _       | dBm  |
|                                        | 54 Mbps OFDM                          | _       | -78.0   | _       | dBm  |
| RX sensitivity IEEE 802.11n            | 20 MHz channel spacing for all MCS ra | ates    |         |         |      |
| (10% PER for 4096 octet                | MCS0                                  | _       | -94.6   | _       | dBm  |
| PSDU) <sup>a</sup> Defined for default | MCS1                                  | _       | -92.1   | _       | dBm  |
| parameters: 800 ns GI and non-STBC.    | MCS2                                  | _       | -89.8   | _       | dBm  |
|                                        | MCS3                                  | _       | -86.6   | _       | dBm  |
|                                        | MCS4                                  | _       | -83.0   | _       | dBm  |
|                                        | MCS5                                  | _       | -78.3   | _       | dBm  |
|                                        | MCS6                                  | _       | -76.6   | _       | dBm  |
|                                        | MCS7                                  | _       | -75.0   | _       | dBm  |
| Input in-band IP3                      | Maximum LNA gain                      | -       | -8      | -       | dBm  |
|                                        | Minimum LNA gain                      | -       | +9      | -       | dBm  |

#### Table 19: WLAN 2.4 GHz Receiver Performance Specifications

| Parameter                                          | Condition/Notes                             |                                     | Minimum | Typical | Maximum | Unit |  |  |
|----------------------------------------------------|---------------------------------------------|-------------------------------------|---------|---------|---------|------|--|--|
| Maximum receive level                              | @ 1, 2 Mbps                                 | tata)                               | -3.5    | _       | _       | dBm  |  |  |
| @ 2.4 GHz                                          | (8% PER, 1024 oc                            | leis)                               | 0.5     |         |         | ما D |  |  |
|                                                    | @ 5.5, 11 Mbps<br>(8% PER, 1024 oc          | tets)                               | -9.5    | -       | -       | dBm  |  |  |
|                                                    | @ 6, 9, 12 Mbps<br>(10% PER, 1024 o         | ctets)                              | -9.5    | -       | -       | dBm  |  |  |
|                                                    | @ MCS0–2 rates<br>(10% PER, 4095 o          | ctets)                              | -9.5    | -       | -       | dBm  |  |  |
|                                                    | @ 18, 24, 36, 48, 5<br>(10% PER, 1024 o     |                                     | -14.5   | -       | -       | dBm  |  |  |
|                                                    | @ MCS3–7 rates<br>(10% PER, 4095 o          | ctets)                              | -14.5   | -       | -       | dBm  |  |  |
| Adjacent channel rejection-                        | Desired and inter                           | Desired and interfering signal 30 M |         |         |         |      |  |  |
| DSSS                                               | 1 Mbps DSSS                                 | –74 dBm                             | 35      | _       | _       | dB   |  |  |
| Difference between<br>nterfering and desired       | 2 Mbps DSSS                                 | –74 dBm                             | 35      | _       | _       | dB   |  |  |
| signal at 8% PER for 1024 octet PSDU with desired  | Desired and interfering signal 25 MHz apart |                                     |         |         |         |      |  |  |
| signal level as specified in                       | 5.5 Mbps DSSS                               | –70 dBm                             | 35      | _       | _       | dB   |  |  |
| Condition/Notes.)                                  | 11 Mbps DSSS                                | –70 dBm                             | 35      | _       | -       | dB   |  |  |
| Adjacent channel rejection-                        | 6 Mbps OFDM                                 | –79 dBm                             | 16      | _       | _       | dB   |  |  |
| OFDM                                               | 9 Mbps OFDM                                 | –78 dBm                             | 15      | _       | _       | dB   |  |  |
| Difference between<br>nterfering and desired       | 12 Mbps OFDM                                | –76 dBm                             | 13      | _       | _       | dB   |  |  |
| signal (25 MHz apart) at                           | 18 Mbps OFDM                                | –74 dBm                             | 11      | _       | _       | dB   |  |  |
| 10% PER for 1024 octet                             | 24 Mbps OFDM                                | –71 dBm                             | 8       | _       | _       | dB   |  |  |
| PSDU with desired signal evel as specified in      | 36 Mbps OFDM                                | –67 dBm                             | 4       | _       | _       | dB   |  |  |
| Condition/Notes.)                                  | 48 Mbps OFDM                                | –63 dBm                             | 0       | _       | _       | dB   |  |  |
|                                                    | 54 Mbps OFDM                                | –62 dBm                             | -1      | _       | _       | dB   |  |  |
| Adjacent channel rejection                         | MCS0                                        | –79 dBm                             | 16      | _       | _       | dB   |  |  |
| MCS0–7<br>Difference between                       | MCS1                                        | –76 dBm                             | 13      | _       | _       | dB   |  |  |
| nterfering and desired                             | MCS2                                        | –74 dBm                             | 11      | _       | _       | dB   |  |  |
| signal (25 MHz apart) at                           | MCS3                                        | –71 dBm                             | 8       | _       | _       | dB   |  |  |
| 10% PER for 4096 octet<br>PSDU with desired signal | MCS4                                        | –67 dBm                             | 4       | _       | _       | dB   |  |  |
| evel as specified in                               | MCS5                                        | –63 dBm                             | 0       | _       | _       | dB   |  |  |
| Condition/Notes.)                                  | MCS6                                        | –62 dBm                             | -1      | _       | _       | dB   |  |  |
|                                                    | MCS7                                        | –61 dBm                             | -2      | _       | _       | dB   |  |  |
| Maximum receiver gain                              | -                                           | _                                   | _       | 66      | -       | dB   |  |  |
| Gain control step                                  | -                                           | _                                   | -       | 3       | _       | dB   |  |  |
| RSSI accuracy <sup>b</sup>                         | Range –95 <sup>c</sup> dBm t                | o –30 dBm                           | -5      | _       | 5       | dB   |  |  |
| -                                                  | Range above –30                             | dBm                                 | -8      | _       | 8       | dB   |  |  |
| Return loss                                        | $Z_0 = 50\Omega$ , across t                 | he dynamic range                    | 10      | 11.5    | 13      | dB   |  |  |

Table 19: WLAN 2.4 GHz Receiver Performance Specifications (Cont.)

| Parameter                      | Condition/Notes | Minimum | Typical | Maximum | Unit |
|--------------------------------|-----------------|---------|---------|---------|------|
| Receiver cascaded noise figure | At maximum gain | -       | 4       | -       | dB   |

#### Table 19: WLAN 2.4 GHz Receiver Performance Specifications (Cont.)

a. Sensitivity degradations for alternate settings in MCS modes. MM: 0.5 dB drop, and SGI: 2 dB drop.

b. The minimum and maximum values shown have a 95% confidence level.

c. -95 dBm with calibration at time of manufacture, -92 dBm without calibration.

K

### WLAN 2.4 GHz Transmitter Performance Specifications

Note: Unless otherwise noted, the values shown in Table 20 apply at the chip ports.

|                                                                     |                                                                 |                |         | -       |         |         |
|---------------------------------------------------------------------|-----------------------------------------------------------------|----------------|---------|---------|---------|---------|
| Parameter                                                           | Condition/Notes                                                 |                | Minimum | Typical | Maximum | Unit    |
| Frequency range                                                     | -                                                               |                | 2400    | _       | 2500    | MHz     |
| RF port TX power EVM <sup>a</sup>                                   | DSS/CCK                                                         | –9 dB          | _       | 20.5    | _       | dBm     |
| (highest power setting,                                             | OFDM, BPSK                                                      | –8 dB          | -       | 20      | _       | dBm     |
| 25°C, and VBAT = 3.6)                                               | OFDM, QPSK                                                      | –13 dB         | -       | 20      | _       | dBm     |
|                                                                     | OFDM, 16-QAM                                                    | –19 dB         | -       | 19      | _       | dBm     |
|                                                                     | OFDM, 64-QAM<br>(R = 3/4)                                       | –25 dB         | -       | 19      | -       | dBm     |
|                                                                     | OFDM, 64-QAM<br>(MCS7, HT20)                                    | –27 dB         | -       | 18.5    | -       | dBm     |
| OFDM EVM <sup>b</sup>                                               | OFDM, BPSK                                                      | 5 dBm          | -29     | -31     | _       | dB      |
| (25°C, VBAT = 3.6V)                                                 | OFDM, 64-QAM                                                    | 5 dBm          | -31     | -33     | _       | dB      |
|                                                                     | MCS7                                                            | 5 dBm          | -33     | -35     | _       | dB      |
| Phase noise                                                         | 37.4 MHz crystal, i<br>10 kHz to 10 MHz                         | ntegrated from | -       | 0.45    | -       | Degrees |
| TX power control dynamic range                                      | -                                                               |                | 10      | -       | -       | dB      |
| Closed-loop TX power<br>variation at highest<br>power level setting | Across full tempera<br>voltage range. App<br>to 20 dBm output p | lies to 10 dBm | _       | -       | ±1.5    | dB      |
| Carrier suppression                                                 | -                                                               |                | 15      | -       | -       | dBc     |
| Gain control step                                                   | -                                                               |                | _       | 0.25    | _       | dB      |
| Return loss at Chip port TX                                         | C Z <sub>o</sub> = 50Ω                                          |                | -       | 6       | _       | dB      |
|                                                                     |                                                                 |                |         |         |         |         |

#### Table 20: WLAN 2.4 GHz Transmitter Performance Specifications

a. This specification row indicates the linear power specification as measured from the chip output port. The requirement is in dBm (TX power). The ratio (dB) in the Conditions/Notes column is the EVM.

b. This specification row indicates the EVM floor. The requirement is in dB (EVM). The power in the Conditions/ Notes column is the TX power specification in dBm.

### **General Spurious Emissions Specifications**

This section provides the TX and RX spurious emissions specifications for the WLAN 2.4 GHz band. The recommended spectrum analyzer settings for the spurious emissions specifications are provided in Table 21.

#### Table 21: Recommended Spectrum Analyzer Settings

| Parameter                  | Setting      |
|----------------------------|--------------|
| Resolution bandwidth (RBW) | 1 MHz        |
| Video bandwidth (VBW)      | 1 MHz        |
| Sweep                      | Auto         |
| Span                       | 100 MHz      |
| Detector                   | Maximum peak |
| Trace                      | Maximum hold |
| Modulation                 | OFDM         |

### **Transmitter Spurious Emissions Specifications**

### 2.4 GHz Band Spurious Emissions

#### **20-MHz Channel Spacing**



**Note:** Possible AFE combinations are as follows. The AFE=VCO/18 specifications for channel 2442 are listed in Table 22.

- AFE=VCO/18
- AFE=VCO/16
- AFE=VCO/8
- AFE=VCO/6

|                    |             | Frequency (Fch; MHz)<br>Channel 2442 |               |  |
|--------------------|-------------|--------------------------------------|---------------|--|
| Spurious Frequency | Power (dBm) | Typical (dBm)                        | Maximum (dBm) |  |
| HD2                | -5          | -58.7                                | -56.6         |  |
| HD3                | -5          | -71.7                                | -68.9         |  |
| HD4                | -5          | -57.2                                | -50.2         |  |
| VCO                | -5          | -45.7                                | -43.7         |  |
| VCOx2              | -5          | -71.5                                | -69.0         |  |
| VCOx3              | -5          | -85.2                                | -74.1         |  |
| AFEx3              | -5          | -                                    | _             |  |
| AFEx4              | -5          | _                                    | _             |  |
| AFEx5              | -5          | _                                    | _             |  |
| AFEx6              | -5          | -78.4                                | -73.5         |  |
| AFEx7              | -5          | -77.3                                | -76.1         |  |
| AFEx8              | -5          | -73.6                                | -73.4         |  |
| AFEx9              | -5          | -70.9                                | -69.9         |  |
| AFEx10             | -5          | 81.1                                 | -78.8         |  |
| AFEx11             | -5          | -70.3                                | -69.1         |  |
| AFEx13             | -5          | -72.0                                | -71.0         |  |
| AFEx14             | -5          | -76.2                                | -73.8         |  |
| AFEx15             | -5          | -79.3                                | -73.6         |  |
| AFEx16             | -5          | -82.5                                | -77.9         |  |
| AFEx17             | -5          | -85.3                                | -77.7         |  |
| AFEx19             | -5          | -83.4                                | -77.6         |  |
| AFEx20             | -5          | -83.9                                | -76.5         |  |
| AFEx21             | -5          | -78.7                                | -74.9         |  |
| AFEx22             | -5          | -82.1                                | -76.2         |  |
| AFEx23             | -5          | -87.1                                | -77.6         |  |

| Table 22: 2.4 GHz Band, | 20-MHz Channel Spacing | TX Spurious Emission | s Specifications <sup>a</sup> |
|-------------------------|------------------------|----------------------|-------------------------------|
|                         |                        | ,                    |                               |

a.  $VCO = 1.5 \times Fch$ , where Fch is the center frequency of the channel.

### **Receiver Spurious Emissions Specifications**

#### Table 23: 2G General Receiver Spurious Emissions

| Band | Frequency Range       | Typical | Maximum | Unit |
|------|-----------------------|---------|---------|------|
| 2G   | 2.4 GHz < f < 2.5 GHz | -75.5   | -74.1   | dBm  |
|      | 3.6 GHz < f < 3.8 GHz | -52.8   | -50.9   | dBm  |

# Section 15: Internal Regulator Electrical Specifications

### **Core Buck Switching Regulator**



**Note:** Values in this data sheet are design goals and are subject to change based on device characterization results.

**Note:** Functional operation is not guaranteed outside of the specification limits provided in this section.

| Specification                     | Notes                                                                                                                                                                                                                                                                          | Min.              | Тур. | Max.             | Unit |
|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|------------------|------|
| Input supply voltage (DC)         | DC voltage range inclusive of disturbances.                                                                                                                                                                                                                                    | 3.0               | 3.6  | 4.8 <sup>a</sup> | V    |
| PWM mode switching frequency      | CCM, load > 100 mA VBAT = 3.6V.                                                                                                                                                                                                                                                | -                 | 4    | _                | MHz  |
| PWM output current                | -                                                                                                                                                                                                                                                                              | _                 | _    | 550              | mA   |
| Output current limit              | -                                                                                                                                                                                                                                                                              | -                 | 1400 | _                | mA   |
| Output voltage range              | Programmable, 30 mV steps. Default = 1.35V.                                                                                                                                                                                                                                    | 1.2               | 1.35 | 1.5              | V    |
| PWM output voltage DC accuracy    | Includes load and line regulation. Forced PWM mode.                                                                                                                                                                                                                            | -4                | -    | 4                | %    |
| PWM ripple voltage, static        | Measure with 20 MHz bandwidth limit.<br>Static load. Max. ripple based on VBAT = 3.6V,<br>Vout = 1.35V, Fsw = 4 MHz,<br>2.2 $\mu$ H inductor with min. effective L > 1.05 $\mu$ H,<br>cap. + board total – ESR < 20 m $\Omega$ ,<br>C <sub>out</sub> > 1.9 $\mu$ F, ESL<200 pH | _                 | 7    | 20               | mVpp |
| PWM mode peak efficiency          | Peak efficiency at 200 mA load.                                                                                                                                                                                                                                                | 78                | 86   | _                | %    |
| PFM mode efficiency               | 10 mA load current.                                                                                                                                                                                                                                                            | 70                | 81   | _                | %    |
| Start-up time from power down     | VIO already ON and steady. Time from REG_ON rising edge to CLDO reaching 1.2V.                                                                                                                                                                                                 | -                 | 400  | 500              | μs   |
| External inductor                 | 0806 size, 2.2 μH, DCR = 0.11Ω,<br>ACR = 1.18Ω @ 4 MHz.                                                                                                                                                                                                                        | -                 | 2.2  | -                | μH   |
| External output capacitor         | Ceramic, X5R, 0402, ESR <30 mΩ at 4 MHz, 4.7 μF ±20%, 6.3V.                                                                                                                                                                                                                    | 2.0 <sup>b</sup>  | 4.7  | 10 <sup>c</sup>  | μF   |
| External input capacitor          | For SR_VDDBAT5V pin, ceramic, X5R, 0603, ESR < 30 m $\Omega$ at 4 MHz, ±4.7 µF ±20%, 6.3V.                                                                                                                                                                                     | 0.67 <sup>b</sup> | 4.7  | -                | μF   |
| Input supply voltage ramp-up time | 0 to 4.3V.                                                                                                                                                                                                                                                                     | 40                | -    | -                | μs   |

#### Table 24: Core Buck Switching Regulator (CBUCK) Specifications

a. The maximum continuous voltage is 4.8V. Voltages up to 6.0V for up to 10 seconds, cumulative duration, over the lifetime of the device are allowed. Voltages as high as 5.0V for up to 250 seconds, cumulative duration, over the lifetime of the device are allowed.

b. Minimum capacitor value refers to the residual capacitor value after taking into account the part-to-part tolerance, DC-bias, temperature, and aging.

c. Total capacitance includes those connected at the far end of the active load.

### 3.3V LDO (LDO3P3)

| Specification                          | Notes                                                                                                                                                                          | Min.             | Тур. | Max.             | Units |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|------------------|-------|
| Input supply voltage, V <sub>in</sub>  | Min. = V <sub>o</sub> + 0.2V = 3.5V dropout voltage                                                                                                                            | 3.0              | 3.6  | 4.8 <sup>a</sup> | V     |
|                                        | requirement must be met under<br>maximum load for performance<br>specifications.                                                                                               |                  |      | -                |       |
| Output current                         | -                                                                                                                                                                              | 0.001            | _    | 450              | mA    |
| Nominal output voltage, V <sub>o</sub> | Default = 3.3V.                                                                                                                                                                | -                | 3.3  | _                | V     |
| Dropout voltage                        | At max. load.                                                                                                                                                                  | -                | -    | 200              | mV    |
| Output voltage DC accuracy             | Includes line/load regulation.                                                                                                                                                 | -5               | _    | +5               | %     |
| Quiescent current                      | No load.                                                                                                                                                                       | _                | _    | 85               | μA    |
| Line regulation                        | $V_{in}$ from (V <sub>o</sub> + 0.2V) to 4.8V, max. load                                                                                                                       | . –              | -    | 3.5              | mV/V  |
| Load regulation                        | Load from 1 mA to 450 mA.                                                                                                                                                      | -                | -    | 0.3              | mV/mA |
| PSRR                                   | V <sub>in</sub> ≥ V <sub>o</sub> + 0.2V,<br>V <sub>o</sub> = 3.3V, C <sub>o</sub> = 4.7 µF,<br>Max load, 100 Hz to 100 kHz.                                                    | 20               | -    | -                | dB    |
| LDO turn-on time                       | Chip already powered up.                                                                                                                                                       | _                | 160  | 250              | μs    |
| External output capacitor, Co          | Ceramic, X5R, 0402,<br>(ESR: 5 mΩ–240 mΩ), ± 10%, 10V.                                                                                                                         | 1.0 <sup>b</sup> | 4.7  | 10               | μF    |
| External input capacitor               | For LDO_VDDBAT5V pin (shared with band gap) ceramic, X5R, 0402, (ESR: $30m\Omega$ –200 m $\Omega$ ), ± 10%, 10V. Not needed if sharing 4.7 µF VBAT capacitor with SR_VDDBAT5V. | -                | 4.7  | -                | μF    |

#### Table 25: LDO3P3 Specifications

a. The maximum continuous voltage is 4.8V. Voltages up to 6.0V for up to 10 seconds, cumulative duration, over the lifetime of the device are allowed. Voltages as high as 5.0V for up to 250 seconds, cumulative duration, over the lifetime of the device are allowed.

b. Minimum capacitor value refers to the residual capacitor value after taking into account the part-to-part tolerance, DC-bias, temperature, and aging.

### CLDO

| Specification                             | Notes                                                                                                   | Min.              | Тур. | Max. | Units |
|-------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------|------|------|-------|
| Input supply voltage, V <sub>in</sub>     | Min. = 1.2 + 0.15V = 1.35V dropout voltage requirement must be met under maximum load.                  | 1.3               | 1.35 | 1.5  | V     |
| Output current                            | _                                                                                                       | 0.2               | _    | 350  | mA    |
| Output voltage, V <sub>o</sub>            | Programmable in 10 mV steps.<br>Default = 1.2.V.                                                        | 0.95              | 1.2  | 1.26 | V     |
| Dropout voltage                           | At max. load.                                                                                           | -                 | _    | 150  | mV    |
| Output voltage DC accuracy                | Includes line/load regulation.                                                                          | -4                | _    | +4   | %     |
| Quiescent current                         | No load.                                                                                                | _                 | 26   | _    | μA    |
|                                           | 200 mA load.                                                                                            | _                 | 2.48 | _    | mA    |
| Line regulation                           | V <sub>in</sub> from (V <sub>o</sub> + 0.15V) to 1.5V,<br>maximum load.                                 | -                 | -    | 5    | mV/V  |
| Load regulation                           | Load from 1 mA to 300 mA.                                                                               | _                 | 0.02 | 0.05 | mV/mA |
| Leakage current                           | Power down.                                                                                             | _                 | 10   | 40   | μA    |
|                                           | Bypass mode.                                                                                            | -                 | 2    | 6    | μA    |
| PSRR                                      | @1 kHz, Vin ≥ 1.35V, C <sub>o</sub> = 4.7 µF.                                                           | 20                | _    |      | dB    |
| Start-up time of PMU                      | VIO up and steady. Time from the REG_ON rising edge to the CLDO reaching 1.2V.                          | -                 | -    | 700  | μs    |
| LDO turn-on time                          | LDO turn-on time when the rest of the chip is up.                                                       | -                 | 140  | 180  | μs    |
| External output capacitor, C <sub>o</sub> | Total ESR: 5 m $\Omega$ –240 m $\Omega$ .                                                               | 3.76 <sup>a</sup> | 4.7  | -    | μF    |
| External input capacitor                  | Only use an external input capacitor at the LDO_VDD1P5 pin if it is not supplied from the CBUCK output. | -                 | 1    | 2.2  | μF    |

#### Table 26: CLDO Specifications

a. Minimum capacitor value refers to the residual capacitor value after taking into account the part-to-part tolerance, DC-bias, temperature, and aging.

## LNLDO

| Specification                             | Notes                                                                                                                                                                           | Min.             | Тур. | Max.     | Units                |
|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|----------|----------------------|
| Input supply voltage, Vin                 | Min. $V_{IN} = V_O + 0.15V = 1.35V$ (where $V_O = 1.2V$ )dropout voltage requirement must be met under maximum load.                                                            | 1.3              | 1.35 | 1.5      | V                    |
| Output current                            | -                                                                                                                                                                               | 0.1              | _    | 150      | mA                   |
| Output voltage, V <sub>o</sub>            | Programmable in 25 mV steps.<br>Default = 1.2V.                                                                                                                                 | 1.1              | 1.2  | 1.275    | V                    |
| Dropout voltage                           | At maximum load.                                                                                                                                                                | _                | _    | 150      | mV                   |
| Output voltage DC accuracy                | Includes line/load regulation.                                                                                                                                                  | -4               | _    | +4       | %                    |
| Quiescent current                         | No load.                                                                                                                                                                        | _                | 44   | _        | μA                   |
|                                           | Max. load.                                                                                                                                                                      | _                | 970  | 990      | μA                   |
| Line regulation                           | $V_{in}$ from (V <sub>o</sub> + 0.1V) to 1.5V, 150 mA load.                                                                                                                     | _                | _    | 5        | mV/V                 |
| Load regulation                           | Load from 1 mA to 150 mA.                                                                                                                                                       | -                | 0.02 | 0.05     | mV/mA                |
| Leakage current                           | Power-down.                                                                                                                                                                     | _                | _    | 10       | μA                   |
| Output noise                              | @30 kHz, 60–150 mA load C <sub>o</sub> = 2.2 $\mu$ F.<br>@100 kHz, 60–150 mA load C <sub>o</sub> = 2.2 $\mu$ F.                                                                 | _                | -    | 60<br>35 | nV/rt Hz<br>nV/rt Hz |
| PSRR                                      | @ 1kHz, Input > 1.35V, C <sub>o</sub> = 2.2 $\mu$ F, V <sub>o</sub> = 1.2V.                                                                                                     | 20               | -    | _        | dB                   |
| LDO turn-on time                          | LDO turn-on time when the rest of the chip is up.                                                                                                                               | _                | 140  | 180      | μs                   |
| External output capacitor, C <sub>o</sub> | Total ESR (trace/capacitor): $5 \text{ m}\Omega$ -240 m $\Omega$ .                                                                                                              | 0.5 <sup>a</sup> | 2.2  | 4.7      | μF                   |
| External input capacitor                  | Only use an external input capacitor at the LDO_VDD1P5 pin if it is not supplied from the CBUCK output.<br>Total ESR (trace/capacitor): $30 \text{ m}\Omega$ – 200 m $\Omega$ . | -                | 1    | 2.2      | μF                   |

#### Table 27: LNLDO Specifications

a. Minimum capacitor value refers to the residual capacitor value after taking into account the part-to-part tolerance, DC-bias, temperature, and aging.

## **BBPLL LDO**

| Parameter                             | Conditions and Comments                                                                                 | Min. | Тур.  | Max.  | Units |
|---------------------------------------|---------------------------------------------------------------------------------------------------------|------|-------|-------|-------|
| Input supply voltage, V <sub>in</sub> | Min. $V_{in} = V_0 + 0.15V = 1.35V$ (for $V_0 = 1.2V$ ).                                                | 1.3  | 1.35  | 1.5   | V     |
|                                       | The dropout voltage requirement must be met under maximum load.                                         |      |       |       |       |
| Output voltage, V <sub>o</sub>        | Programmable in 25 mV steps.<br>Default = 1.2V.                                                         | 1.1  | 1.2   | 1.275 | V     |
| Dropout voltage                       | At max. load                                                                                            | -    | _     | 150   | mV    |
| Output voltage DC accuracy            | Includes line/load regulation.                                                                          | -4   | _     | +4    | %     |
| Output current                        | Peak load = 80 mA, average = 35 mA                                                                      | 0.1  | _     | 55    | mA    |
| Quiescent current                     | No load                                                                                                 | -    | 10    | 12    | μA    |
|                                       | 55 mA load                                                                                              | _    | 550   | 570   | μA    |
| Line regulation                       | $V_{in}$ from (V <sub>o</sub> + 0.15V) to 1.5V; 200 mA load                                             | _    | _     | 5     | mV/V  |
| Load regulation                       | load from 1mA to 200 mA; $V_{in} \ge (V_0 + 0.15V)$                                                     | _    | 0.025 | 0.045 | mV/mA |
| Leakage current                       | Powered down. Junction temperature is 85°C.                                                             | _    | 5     | 20    | μA    |
|                                       | Bypass mode                                                                                             | _    | 0.2   | 1.5   | μA    |
| PSRR                                  | @1 kHz, V <sub>in</sub> ≥ V <sub>o</sub> + 0.15V, Co = 4.7 μF                                           | 20   | _     | -     | dB    |
| Start-up time of PMU                  | VIO up and steady. Time from REG_ON rising edge to CLDO reaching 99% of $V_0$ .                         | _    | 530   | 700   | us    |
| LDO turn-on time                      | The LDO turn-on time when the rest of the chip is up.                                                   | -    | 140   | 180   | us    |
| Inrush current                        | Vin=Vo+0.15V to 1.5V, Co=0.47uF, no load                                                                | _    | 60    | 70    | mA    |
| External output capacitor, Co         | Ceramic, X5R, size 0201, max. 6.3V, 20% tolerance                                                       | 0.27 | 0.47  | -     | μF    |
| External input capacitor              | Only use an external input capacitor at the LDO_VDD1P5 pin if it is not supplied from the CBUCK output. | -    | 1     | -     | μF    |

#### Table 28: BBPLL LDO Specifications

# Section 16: System Power Consumption

# 

**Note:** Values in this data sheet are design goals and are subject to change based on the results of device characterization.

**Note:** Unless otherwise stated, these values apply for the conditions specified in Table 15: "Recommended Operating Conditions and DC Characteristics," on page 59.

## **WLAN Current Consumption**

The tables in this subsection show the typical, total current used by the BCM43903. Current values may be measured with the APPS core powered off. The first column of the table, the mode description, will state the power condition of the APPS core.

### 2.4 GHz Mode

|                                                                     |                                              | VDDIO =                                              |
|---------------------------------------------------------------------|----------------------------------------------|------------------------------------------------------|
| Mode                                                                | V <sub>BAT</sub> = 3.6V <sup>a</sup><br>(μA) | VDDIO =<br>$VDDIO_HIB = 3.3V^{a}$ ,<br>$^{b}(\mu A)$ |
| Sleep Modes                                                         |                                              |                                                      |
| Radio off <sup>c</sup>                                              | 3                                            | 3                                                    |
| Sleep <sup>d, e</sup>                                               | 6                                            | 160                                                  |
| IEEE Power Save, DTIM=1, single RX, APPS powered down <sup>f</sup>  | 2180                                         | 160                                                  |
| IEEE Power Save, DTIM=3, single RX, APPS powered down <sup>g</sup>  | 680                                          | 160                                                  |
| IEEE Power Save, DTIM=9, single RX, APPS powered down               | 233                                          | 160                                                  |
| Active Modes                                                        |                                              |                                                      |
| Continuous RX mode MCS7, HT20, 1SS, APPS powered up <sup>h, i</sup> | 57,200                                       | 60                                                   |
| CRS-HT20, APPS powered up <sup>j</sup>                              | 55,200                                       | 60                                                   |
| Continuous TX mode 1 Mbps, APPS powered up <sup>k</sup>             | 336,000                                      | 60                                                   |
| Continuous TX mode MCS7, HT20, 1SS, 1 TX, APPS powered up           | k 337,900                                    | 60                                                   |
| Ping Modes                                                          |                                              |                                                      |
| Ping to associated access point <sup>k</sup>                        | 336,000                                      | 60                                                   |
| Sleep                                                               | 6                                            | 160                                                  |

Table 29: 2.4 GHz Mode WLAN Current Consumption

a. Typical silicon.

b. VIO is specified with all pins idle (not switching) and not driving any loads.

c. REG\_ON is low or the device is in hibernation, and all supplies are present.

- d. REG\_ON is high. APPS domain is powered down. WLAN domain is in low-power state retention mode. Top level is powered up.
- e. Inter-beacon current.
- f. Beacon Interval = 102.4 ms. Beacon duration = 1 ms @ 1 Mbps. Average current over 3× DTIM intervals.
- g. Beacon interval = 307.2 ms. Beacon duration = 1 ms @ 1 Mbps. Average current over 3× DTIM intervals.
- h. Duty cycle is 100%. Carrier sense (CS) detect/packet receive.
- i. Measured using packet engine test mode.
- j. Carrier sense (CCA) when no carrier present.
- k. Duty cycle is 100%.

# Section 17: SPI Flash Characteristics

## **SPI Flash Timing**

Ŵ

### **Read-Register Timing**

Figure 13 shows the SPI flash extended and quad read-register timing.

**Note:** Regarding Figure 13: All Read Register commands except Read Lock Register are supported. A Read Nonvolatile Configuration Register operation will output data starting from the least significant byte.



#### Figure 13: SPI Flash Read-Register Timing

Ŵ

### Write-Register Timing

Figure 14 shows the SPI flash extended and quad write-register timing.

#### Note: Regarding Figure 14:

- 1. All write-register commands except Write Lock Register are supported.
- 2. The waveform must be extended for each protocol: to 23 for extended and five for quad.
- **3.** A Write Nonvolatile Configuration Register operation requires data being sent starting from the least significant byte.



#### Figure 14: SPI Flash Write-Register Timing

Ŵ

### **Memory Fast-Read Timing**

Figure 15 shows the SPI flash extended and quad memory fast-read timing.

#### Note: Regarding Figure 15:

- **1.** 24-bit addressing is used, so A[MAX] = A[23] and A[MIN] = A[0].
- **2.** For an extended SPI protocol,  $C_x = 7 + (A[MAX] + 1)$ .
- **3.** For a quad SPI protocol,  $C_x = 1 + (A[MAX] + 1)/4$ .



#### Figure 15: Memory Fast-Read Timing

### **Memory-Write Timing**

Figure 16 shows the SPI flash extended and quad memory-write (Page Program) timing.

#### Note: Regarding Figure 16:

- **1.** For an extended SPI protocol,  $C_x = 7 + (A[MAX] + 1)$ .
- **2.** For a quad SPI protocol,  $C_x = 1 + (A[MAX] + 1)/4$ .



#### Figure 16: Memory-Write Timing

### **SPI Flash Parameters**

The combination of Figure 17 and Table 30 provide the SPI flash timing parameters.



Figure 17: SPI Flash Timing Parameters Diagram

#### Table 30: SPI Flash Timing Parameters

| Parameter | Description                           | Minimum | Maximum | Units |
|-----------|---------------------------------------|---------|---------|-------|
| T_DVCH    | Data setup time                       | 2       | _       | ns    |
| T_CHDX    | Data hold time                        | 3       | _       | ns    |
| T_CLQX    | Output hold time                      | 1       | _       | ns    |
| T_CLQV    | Output valid time (with a 10 pF load) | -       | 5       | ns    |

# Section 18: Power-Up Sequence and Timing

## Sequencing of Reset and Regulator Control Signals

The BCM43903 has two signals that allow the host to control power consumption by enabling or disabling the internal regulator blocks. These signals are described below. Additionally, diagrams are provided to indicate proper sequencing of the signals for various operational states (see Figure 18 and Figure 19 on page 82). The timing values indicated are minimum required values; longer delays are also acceptable.

### **Description of Control Signals**

- **REG\_ON**: Used by the PMU to power-up the BCM43903. It controls the internal BCM43903 regulators. When this pin is high, the regulators are enabled and the device is out of reset. When this pin is low the regulators are disabled.
- **HIB\_REG\_ON\_IN**: Used by the Hibernation (HIB) block to power up the internal BCM43903 regulators. If the HIB\_REG\_ON\_IN pin is low, the regulators are disabled. For the HIB\_REG\_ON\_IN pin to work as designed, HIB\_REG\_ON\_OUT must be connected to REG\_ON.



**Note:** The BCM43903 has an internal power-on reset (POR) circuit. The device will be held in reset for a maximum of 110 ms after VDDC and VDDIO have both passed the POR threshold.

**Note:** The 10%–90% VBAT rise time should not be faster than 40 microseconds. VBAT should be up before or at the same time as VDDIO. VDDIO should not be present first or be held high before VBAT is high.

### **Control Signal Timing Diagrams**





#### Figure 19: HIB\_REG\_ON\_IN = High, HIB\_REG\_ON\_OUT Connected to REG\_ON



# Section 19: Thermal Information

## Package Thermal Characteristics

#### Table 31: Package Thermal Characteristics<sup>a</sup>

| Characteristic                                       | WLBGA |  |
|------------------------------------------------------|-------|--|
| $\overline{\theta_{JA}}$ (°C/W) (value in still air) | 31.72 |  |
| θ <sub>JB</sub> (°C/W)                               | 3.95  |  |
| θ <sub>JC</sub> (°C/W)                               | 2.16  |  |
| Ψ <sub>JT</sub> (°C/W)                               | 4.3   |  |
| Ψ <sub>JB</sub> (°C/W)                               | 9.28  |  |
| Maximum Junction Temperature T <sub>j</sub> (°C)     | 113.9 |  |
| Maximum power dissipation (W)                        | 1.38  |  |

a. No heat sink, TA = 70°C. This is an estimate based on a 4-layer PCB that conforms to EIA/JESD51–7. Air velocity is 0 m/s.

## Junction Temperature Estimation and PSI<sub>JT</sub> Versus THETA<sub>JC</sub>

Package thermal characterization parameter PSI–J<sub>T</sub> ( $\Psi_{JT}$ ) yields a better estimation of actual junction temperature (T<sub>J</sub>) versus using the junction-to-case thermal resistance parameter Theta–J<sub>C</sub> ( $\theta_{JC}$ ). The reason for this is that  $\theta_{JC}$  assumes that all the power is dissipated through the top surface of the package case. In actual applications, some of the power is dissipated through the bottom and sides of the package.  $\Psi_{JT}$  takes into account power dissipated through the top, bottom, and sides of the package. The equation for calculating the device junction temperature is:

$$T_J = T_T + P \times \Psi_{JT}$$

Where:

- T<sub>J</sub> = Junction temperature at steady-state condition (°C)
- T<sub>T</sub> = Package case top center temperature at steady-state condition (°C)
- P = Device power dissipation (Watts)
- $\Psi_{JT}$  = Package thermal characteristics; no airflow (°C/W)

## **Environmental** Characteristics

For environmental characteristics data, see Table 13: "Environmental Ratings," on page 58.

# Section 20: Mechanical Information



Figure 20: WLBGA Package

# Section 21: Ordering Information

| Part Number  | Package                                             | Description | Operating<br>Ambient<br>Temperature |
|--------------|-----------------------------------------------------|-------------|-------------------------------------|
| BCM43903KUBG | 4.91 mm x 5.85 mm, 0.4 mm ball pitch, 151-pin WLBGA | -           | –30°C to +85°C                      |

Broadcom<sup>®</sup> reserves the right to make changes without further notice to any products or data herein to improve reliability, function, or design.

Information furnished by Broadcom is believed to be accurate and reliable. However, Broadcom does not assume any liability arising out of the application or use of this information, nor the application or use of any product or circuit described herein, neither does it convey any license under its patent rights nor the rights of others.



#### Broadcom

Web: www.broadcom.com Corporate Headquarters: San Jose, CA © 2016 by Broadcom. All rights reserved.

43903-DS102-R March 12, 2016