### VNH5250AS-E ### Automotive fully integrated H-bridge motor driver Datasheet - target specification #### **Features** | Туре | R <sub>DS(on)</sub> | l <sub>out</sub> | V <sub>CCmax</sub> | |-------------|------------------------------|------------------|--------------------| | VNH5250AS-E | 250 m $\Omega$ typ (per leg) | 8 A | 41 V | - Output current: 8 A - 3 V CMOS-compatible inputs - Undervoltage shutdown - Overvoltage clamp - Thermal shutdown - Cross-conduction protection - Current and power limitation - Very low standby power consumption - Protection against loss of ground and loss of V<sub>CC</sub> - Current sense output proportional to motor current - Output protected against short to ground and short to V<sub>CC</sub> - Package: ECOPACK<sup>®</sup> #### **Description** The VNH5250AS-E is a full bridge motor driver intended for a wide range of automotive applications. The device incorporates a dual monolithic high-side driver and two low-side switches. Both switches are designed using STMicroelectronics' well known and proven proprietary VIPower® M0 technology that allows to efficiently integrate on the same die a true Power MOSFET with an intelligent signal/protection circuitry. The three dies are assembled in SO-16N package on electrically isolated leadframes. This package, specifically designed for the harsh automotive environment offers improved thermal performance thanks to exposed die pads. Moreover, its fully symmetrical mechanical design allows superior manufacturability at board level. The input signals INA and INB can directly interface to the microcontroller to select the motor direction and the brake condition. The DIAGA/ENA or DIAG<sub>B</sub>/EN<sub>B</sub>, when connected to an external pullup resistor, enables one leg of the bridge. Each DIAG<sub>A</sub>/EN<sub>A</sub> provides a feedback digital diagnostic signal as well. The normal operating condition is explained in the truth table. The CS pin allows to monitor the motor current by delivering a current proportional to its value. **Table 1. Device summary** | Package | Order codes | | | |---------|-------------|---------------|--| | | Tube | Tape and reel | | | SO-16N | VNH5250AS-E | VNH5250ASTR-E | | Contents VNH5250AS-E ### **Contents** | 1 | Bloc | k diagram and pin description5 | |---|------|--------------------------------| | 2 | Elec | trical specifications 8 | | | 2.1 | Absolute maximum ratings | | | 2.2 | Thermal data | | | 2.3 | Electrical characteristics | | 3 | Pacl | kage and packing information | | | 3.1 | ECOPACK <sup>®</sup> 15 | | | 3.2 | SO-16N mechanical data | | 4 | Revi | sion history | VNH5250AS-E List of tables ## List of tables | Table 1. | Device summary | 1 | |-----------|----------------------------------------------------|------| | Table 2. | Block description | 5 | | Table 3. | Pin definitions and functions | 6 | | Table 4. | Pin functions description | 6 | | Table 5. | Absolute maximum ratings | 8 | | Table 6. | Thermal data | 9 | | Table 7. | Power section | 9 | | Table 8. | Logic inputs (INA, INB, ENA, ENB, PWM, CS_DIS) | . 10 | | Table 9. | Switching (VCC = 13 V, RLOAD = 6.5 W) | . 10 | | Table 10. | Protections and diagnostics | . 11 | | Table 11. | Current sense (9 V < VCC < 18 V) | . 11 | | Table 12. | Truth table in normal operating conditions | . 13 | | Table 13. | Truth table in fault conditions (detected on OUTA) | . 13 | | Table 14. | Electrical transient requirements (part 1) | . 14 | | Table 15. | Electrical transient requirements (part 2) | . 14 | | Table 16. | Electrical transient requirements (part 3) | . 14 | | Table 17. | SO-16N mechanical data | . 16 | | Table 18 | Document revision history | 17 | List of figures VNH5250AS-E # **List of figures** | Figure 1. | Block diagram | Ę | |-----------|---------------------------------------------|---| | Figure 2. | Configuration diagram (top view) | 6 | | Figure 3. | Current and voltage conventions | 8 | | Figure 4. | Definition of the high-side switching times | 2 | | Figure 5. | SO-16N package dimensions | Ę | ## 1 Block diagram and pin description Figure 1. Block diagram Table 2. Block description | Name | Description | |---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | Logic control | Allows the turn-on and the turn-off of the high-side and the low-side switches according to the truth table. | | Undervoltage | Shuts down the device for battery voltage lower than 5 V. | | High-side and low-side clamp voltage | Protect the high-side and the low-side switches from the high voltage on the battery line. | | High-side and low-side driver | Drive the gate of the concerned switch to allow a proper $R_{DS(on)}$ for the leg of the bridge. | | Current limitation | Limits the motor current in case of short circuit. | | High-side and low-side overtemperature protection | In case of short-circuit with the increase of the junction temperature, it shuts down the concerned driver to prevent degradation and to protect the die. | | Low-side overload detector | Detects when low-side current exceeds shutdown current and latches off the concerned low-side. | Table 2. Block description (continued) | Name | Description | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | Fault detection | Signalizes the abnormal behavior of the switch (output shorted to ground or output shorted to battery) by pulling down the concerned ENx/DIAGx pin. | | Power limitation | Limits the power dissipation of the high-side driver inside safe range in case of short to ground condition. | Figure 2. Configuration diagram (top view) Table 3. Pin definitions and functions | Pin N° | Symbol | Function | |----------|------------------|-----------------------------------------------------------| | 1, 16 | GND <sub>A</sub> | Source of low-side switch A | | 2, 15 | OUT <sub>A</sub> | Source of high-side switch A / drain of low-side switch A | | 3 | IN <sub>A</sub> | Clockwise input | | 4, 5, 12 | V <sub>CC</sub> | Power supply voltage | | 6 | IN <sub>B</sub> | Counter clockwise input | | 7, 10 | OUT <sub>B</sub> | Source of high-side switch B / drain of low-side switch B | | 8, 9 | GND <sub>B</sub> | Source of low-side switch B | | 11 | EN <sub>B</sub> | Status of high-side and low-side switches B | | 13 | CS | Output of current sense | | 14 | EN <sub>A</sub> | Status of high-side and low-side switches A | Table 4. Pin functions description | Name | Description | |--------------------------------------|---------------------------------| | V <sub>CC</sub> | Battery connection. | | GND | Power ground. | | OUT <sub>A</sub><br>OUT <sub>B</sub> | Power connections to the motor. | 6/18 DocID025102 Rev 2 Table 4. Pin functions description (continued) | Name | Description | |--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IN <sub>A</sub><br>IN <sub>B</sub> | Voltage controlled input pins with hysteresis, CMOS-compatible. These two pins control the state of the bridge in normal operation according to the truth table (brake to $V_{CC}$ , brake to GND, clockwise and counterclockwise). | | EN <sub>A</sub> /DIAG <sub>A</sub><br>EN <sub>B</sub> /DIAG <sub>B</sub> | Open drain bidirectional logic pins. These pins must be connected to an external pull up resistor. When externally pulled low, they disable half-bridge A or B. In case of fault detection (thermal shutdown of a high-side FET or excessive ON-state voltage drop across a low-side FET), these pins are pulled low by the device (see <i>Table 13: Truth table in fault conditions (detected on OUTA)</i> ). | | CS | Analog current sense output. This output delivers a current proportional to the motor current. The information can be read back as an analog voltage across an external resistor. | ### 2 Electrical specifications Figure 3. Current and voltage conventions ### 2.1 Absolute maximum ratings Stressing the device above the rating listed in *Table 5* may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. | Symbol | Parameter | Value | Unit | |------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------|------| | V <sub>CC</sub> | Supply voltage | + 40 | V | | I <sub>max</sub> | Maximum output current (continuous) | Internally limited | Α | | I <sub>R</sub> | Reverse output current (continuous) | -15 | Α | | I <sub>IN</sub> | Input current (IN <sub>A</sub> and IN <sub>B</sub> pins) | +/- 10 | mA | | I <sub>EN</sub> | Enable input current (DIAG <sub>A</sub> /EN <sub>A</sub> and DIAG <sub>B</sub> /EN <sub>B</sub> pins) | +/- 10 | mA | | V <sub>CS</sub> | Current sense maximum voltage | V <sub>CC</sub> -40/+V <sub>CC</sub> | V | | V <sub>ESD</sub> | Electrostatic discharge (Human body model: R=1.5 kΩ, C=100 pF) | 2 | kV | | T <sub>c</sub> | Junction operating temperature | -40 to 150 | °C | | T <sub>STG</sub> | Storage temperature | -55 to 150 | °C | | I <sub>GND</sub> | DC reverse ground pin current | 200 | mA | Table 5. Absolute maximum ratings 8/18 DocID025102 Rev 2 #### 2.2 Thermal data Table 6. Thermal data | Symbol | Parameter | Max. value | Unit | |-----------------------|--------------------------------------------|------------|------| | R <sub>thj-case</sub> | Thermal resistance junction-case (per leg) | TBD | °C/W | | R <sub>thj-amb</sub> | Thermal resistance junction-ambient | TBD | °C/W | #### 2.3 Electrical characteristics Values specified in this section are for $V_{CC}$ = 9 V up to 18 V; -40°C < $T_j$ < 150°C, unless otherwise specified. Table 7. Power section | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-----------| | V <sub>CC</sub> | Operating supply voltage | | 5.5 | | 18 | V | | | | Off-state with all fault cleared and ENx = 0 (standby) $IN_A = IN_B = 0; T_j = 25^{\circ}C;$ $V_{CC} = 13 \text{ V}$ | | 3 | 6 | μΑ | | I <sub>S</sub> | Supply current | Off-state with all fault cleared and ENx = 0 (standby) IN <sub>A</sub> = IN <sub>B</sub> = 0; $V_{CC}$ = 13 V; $T_j$ = -40°C to 150°C | | | 10 | μА | | | | Off-state (no standby)<br>$IN_A = IN_B = 0$ ; $ENx = 5 V$ ;<br>$T_j = -40$ °C to 150°C | | | 5 | mA | | | | On-state: IN <sub>A</sub> or IN <sub>B</sub> = 5 V | | 3 | 6 | mA | | | | $I_{OUT} = 2 \text{ A}; T_j = -40^{\circ}\text{C}$ | | | | mΩ | | R <sub>ONHS</sub> | Static high-side resistance | $I_{OUT} = 2 \text{ A}; T_j = 25^{\circ}\text{C}$ | | 125 | | mΩ | | TONHS | Static High-side resistance | $I_{OUT} = 2 \text{ A}; T_j = 150^{\circ}\text{C}$ | | | | $m\Omega$ | | | | $I_{OUT} = 2 \text{ A}; T_j = -40 \text{ to } 150^{\circ}\text{C}$ | | | 250 | $m\Omega$ | | R | Static low-side resistance | $I_{OUT} = 2 \text{ A}; T_j = 25^{\circ}\text{C}$ | | 125 | | $m\Omega$ | | R <sub>ONLS</sub> | Statio low slac resistance | $I_{OUT} = 2 \text{ A}; T_j = -40^{\circ}\text{C to } 150^{\circ}\text{C}$ | | | 250 | $m\Omega$ | | V <sub>f</sub> | High-side free-wheeling diode forward voltage | I <sub>OUT</sub> = -2 A; T <sub>j</sub> = 150°C | | 0.7 | 0.9 | V | | l | High-side off-state output | $T_j = 25^{\circ}C; V_{OUTX} = EN_X = 0 V;$<br>$V_{CC} = 13 V$ | 0 | | 3 | μΑ | | I <sub>L(off)</sub> | current (per channel) | $T_j = 125$ °C; $V_{OUTX} = EN_X = 0 V$ ; $V_{CC} = 13 V$ | 0 | | 5 | μA | | I <sub>RM</sub> | Dynamic cross-<br>conduction current | I <sub>OUT</sub> = 2.5 A | | 0.6 | | А | Table 8. Logic inputs (IN $_{\rm A}$ , IN $_{\rm B}$ , EN $_{\rm A}$ , EN $_{\rm B}$ , PWM, CS\_DIS) | Symbol | Parameter Test conditions | | Min. | Тур. | Max. | Unit | |--------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------|------|------|------|------| | V <sub>IL</sub> | Input low level voltage | Normal operation (DIAG <sub>X</sub> /EN <sub>X</sub> pin acts as an input pin) | | | 0.9 | V | | V <sub>IH</sub> | Input high level voltage | h level voltage Normal operation (DIAG <sub>X</sub> /EN <sub>X</sub> pin acts as an input pin) | | | | V | | V <sub>IHYST</sub> | Input hysteresis voltage | Normal operation (DIAG <sub>X</sub> /EN <sub>X</sub> pin acts as an input pin) | 0.15 | | | V | | V | Input clamp voltage | I <sub>IN</sub> = 1 mA | 5.5 | 6.3 | 7.5 | V | | V <sub>ICL</sub> | Input clamp voltage | I <sub>IN</sub> = -1 mA | -1.0 | -0.7 | -0.3 | V | | I <sub>INL</sub> | Input current | V <sub>IN</sub> = 0.9 V | 1 | | | μA | | I <sub>INH</sub> | Input current | V <sub>IN</sub> = 2.1 V | | | 10 | μA | | V <sub>DIAG</sub> | Enable output low level voltage | Fault operation<br>(DIAG <sub>X</sub> /EN <sub>X</sub> pin acts as an<br>output pin); I <sub>EN</sub> = 1 mA | | | 0.4 | V | Table 9. Switching (V<sub>CC</sub> = 13 V, R<sub>LOAD</sub> = 6.5 $\Omega$ ) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------|-----------------------------------------------------|----------------------------------------------|------|------|------|------| | t <sub>d(on)</sub> | Turn-on delay time | Input rise time < 1µs (see <i>Figure 4</i> ) | | 50 | | μs | | t <sub>d(off)</sub> | Turn-off delay time | Input rise time < 1µs (see <i>Figure 4</i> ) | | 120 | | μs | | t <sub>r</sub> | Rise time | | | 1 | | μs | | t <sub>f</sub> | Fall time | | | 40 | | μs | | t <sub>DEL</sub> | Delay time during change of operating mode | | 200 | 400 | 1600 | μs | | t <sub>rr</sub> | High-side free wheeling diode reverse recovery time | | | 400 | | ns | Table 10. Protections and diagnostics | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |----------------------|-------------------------------------------------------------------------------------|-------------------------|------|------|------|------| | V <sub>USD</sub> | Undervoltage shutdown | | | 3 | 5 | V | | V <sub>USDhyst</sub> | Undervoltage shutdown hysteresis | | | 0.5 | | V | | I <sub>LIM_H</sub> | High-side current limitation | | 8 | 12 | 16 | Α | | I <sub>SD_LS</sub> | Shutdown LS current | | 8 | 15 | 20 | Α | | V <sub>CLPH</sub> | High-side clamp voltage ( $V_{CC}$ to $OUT_A = 0$ or $OUT_B = 0$ ) | I <sub>OUT</sub> = 2 A | 41 | 46 | 52 | V | | V <sub>CLPLS</sub> | Low-side clamp voltage $(OUT_A = V_{CC} \text{ or } OUT_B = V_{CC} \text{ to GND})$ | I <sub>OUT</sub> = 2 A | 41 | 46 | 52 | V | | T <sub>TSD</sub> | Thermal shutdown temperature | V <sub>IN</sub> = 2.1 V | 150 | 175 | 200 | °C | | T <sub>TR</sub> | Thermal reset temperature | | 135 | | | °C | | T <sub>HYST</sub> | Thermal hysteresis (T <sub>SD</sub> - T <sub>R</sub> ) | | | 7 | | °C | | T <sub>TSD_LS</sub> | Low-side thermal shutdown temperature | V <sub>IN</sub> = 2.1 V | 150 | 175 | 200 | °C | | V <sub>CLP</sub> | Total clamp voltage (V <sub>CC</sub> to GND) | I <sub>OUT</sub> = 2 A | 41 | 46 | 52 | V | | t <sub>SD_LS</sub> | Time to shutdown for the low-side | | | 10 | | μs | Table 11. Current sense (9 V < V<sub>CC</sub> < 18 V) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |------------------------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------|------|------|------| | Κ <sub>0</sub> | I <sub>OUT</sub> /I <sub>SENSE</sub> | $I_{OUT} = 0.075 \text{ A; } V_{SENSE} = 0.5 \text{ V;}$<br>$T_j = -40 ^{\circ}\text{C to } 150 ^{\circ}\text{C}$ | -38 | | 38 | % | | K <sub>1</sub> | I <sub>OUT</sub> /I <sub>SENSE</sub> | $I_{OUT} = 0.25 \text{ A}; V_{SENSE} = 0.5 \text{ V};$<br>$T_j = -40^{\circ}\text{C} \text{ to } 150^{\circ}\text{C}$ | -27 | | 27 | % | | K <sub>2</sub> | I <sub>OUT</sub> /I <sub>SENSE</sub> | $I_{OUT} = 2 \text{ A}; V_{SENSE} = 1 \text{ V};$<br>$T_j = -40^{\circ}\text{C} \text{ to } 150^{\circ}\text{C}$ | -8 | | 8 | % | | К <sub>3</sub> | I <sub>OUT</sub> /I <sub>SENSE</sub> | $I_{OUT} = 8 \text{ A}; V_{SENSE} = 4 \text{ V};$<br>$T_j = -40^{\circ}\text{C} \text{ to } 150^{\circ}\text{C}$ | -6 | | 6 | % | | $dK_0/K_0^{(1)}$ | Analog sense current drift | $I_{OUT} = 0.075 \text{ A; } V_{SENSE} = 0.5 \text{ V;}$<br>$T_j = -40^{\circ}\text{C to } 150^{\circ}\text{C}$ | -18 | | 18 | % | | dK <sub>1</sub> /K <sub>1</sub> <sup>(1)</sup> | Analog sense current drift | $I_{OUT} = 0.25 \text{ A}; V_{SENSE} = 0.5 \text{ V};$<br>$T_j = -40^{\circ}\text{C} \text{ to } 150^{\circ}\text{C}$ | -12 | | 12 | % | | dK <sub>2</sub> /K <sub>2</sub> <sup>(1)</sup> | Analog sense current drift | $I_{OUT} = 2 \text{ A}; V_{SENSE} = 1 \text{ V};$<br>$T_j = -40 ^{\circ}\text{C} \text{ to } 150 ^{\circ}\text{C}$ | -8 | | 8 | % | | dK <sub>3</sub> /K <sub>3</sub> <sup>(1)</sup> | Analog sense current drift | $I_{OUT} = 8 \text{ A}; V_{SENSE} = 4 \text{ V};$<br>$T_j = -40^{\circ}\text{C} \text{ to } 150^{\circ}\text{C}$ | -5 | | 5 | % | | V <sub>SENSE</sub> | Max analog sense output voltage | $I_{OUT} = 2 \text{ A}; R_{SENSE} = 2 \text{ K}\Omega$ | 5 | | | ٧ | Table 11. Current sense (9 V < $V_{CC}$ < 18 V) (continued) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | | | $I_{OUT} = 0 \text{ A}; V_{SENSE} = 0 \text{ V}; V_{IN} = 0 \text{ V};$<br>$T_j = -40 ^{\circ}\text{C} \text{ to } 150 ^{\circ}\text{C}$ | 0 | | 5 | μA | | I <sub>SENSE0</sub> | Analog sense leakage current | $V_{IN} = 5 \text{ V}; T_j = -40^{\circ}\text{C to.}150^{\circ}\text{C}$ | 0 | | | μΑ | | | _ | $V_{IN} = 5 \text{ V}; I_{OUT} = 2.5 \text{ A};$<br>$T_j = -40^{\circ}\text{C to.}150^{\circ}\text{C}$ | 0 | | 5 | μA | <sup>1.</sup> Analog sense current drift is deviation of factor K for a given device over (-40 °C to 150 °C and 9 V < $V_{CC}$ < 18 V) with respect to its value measured at $T_J$ = 25 °C, $V_{CC}$ = 13 V. Figure 4. Definition of the high-side switching times Table 12. Truth table in normal operating conditions | INA | IN <sub>B</sub> | DIAG <sub>A</sub> /EN <sub>A</sub> | DIAG <sub>B</sub> /EN <sub>B</sub> | OUTA | OUTB | CS | Operating mode | | | | | | | |-----|-----------------|------------------------------------|------------------------------------|------|------|-----------|--------------------------|---|---|--|---|-------------------------|-----------------| | 1 | 1 | | | Н | Н | High Imp. | Brake to V <sub>CC</sub> | | | | | | | | ' | 0 | 1 | 1 | П | L | // | Clockwise (CW) | | | | | | | | 0 | 1 | ı | | • | | | ' | ' | ' | | Н | $I_{SENSE} = I_{OUT}/K$ | ISENSE = IOUT/K | | | 0 | | | _ | L | High Imp. | Brake to GND | | | | | | | Table 13. Truth table in fault conditions (detected on OUT<sub>A</sub>) | INA | IN <sub>B</sub> | DIAG <sub>A</sub> /EN <sub>A</sub> | DIAG <sub>B</sub> /EN <sub>B</sub> | OUTA | OUTB | CS (V <sub>CSD</sub> =0V) | | |-----|-----------------|------------------------------------|------------------------------------|----------|-----------|---------------------------|-----------| | 1 | 1 | | | | Н | High Imp. | | | ' | 0 | | 1 | | L | riigiriinp. | | | 0 | 1 | 0 | 1 | OPEN | Н | I <sub>OUTB</sub> /K | | | U | 0 | | | | | L | High Imp. | | Х | Х | | 0 | | OPEN | r light linp. | | | | | Fault Inf | ormation | Protecti | on Action | | | Note: In normal operating conditions the $DIAG_X/EN_X$ pin is considered as an input pin by the device. This pin must be externally pulled high. 5b<sup>(2)</sup> +65V 400ms, $2\Omega$ | | | | | • | , | | | | |------------------------|----------------------------|-------|--------------|------|-----------------------------------|---------------------|-------------------------|--| | ISO 7637-2:<br>2004(E) | Test levels <sup>(1)</sup> | | E) pulses or | | Burst cycle/pulse repetition time | | Delays and<br>Impedance | | | Test pulse | III | IV | test times | Min. | Max. | impedance | | | | 1 | -75V | -100V | 5000 pulses | 0.5s | 5s | 2 ms, $10\Omega$ | | | | 2a | +37V | +50V | 5000 pulses | 0.2s | 5s | 50μs, 2Ω | | | | 3a | -100V | -150V | 1h | 90ms | 100ms | 0.1μs, 50Ω | | | | 3b | +75V | +100V | 1h | 90ms | 100ms | 0.1μs, 50Ω | | | | 4 | -6V | -7V | 1 pulse | | | 100ms, $0.01\Omega$ | | | Table 14. Electrical transient requirements (part 1) +87V Table 15. Electrical transient requirements (part 2) 1 pulse | ISO 7637-2:<br>2004(E) | Test level results <sup>(1)</sup> | | | | | | |------------------------|-----------------------------------|----|--|--|--|--| | Test pulse | III | IV | | | | | | 1 | С | С | | | | | | 2a | С | С | | | | | | 3a | С | С | | | | | | 3b | С | С | | | | | | 4 | С | С | | | | | | 5b <sup>(2)</sup> | С | С | | | | | <sup>1.</sup> The above test levels must be considered referred to $V_{CC}$ = 13.5 V except for pulse 5b. Table 16. Electrical transient requirements (part 3) | Class | Contents | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | С | All functions of the device are performed as designed after exposure to disturbance. | | E | One or more functions of the device are not performed as designed after exposure to disturbance and cannot be returned to proper operation without replacing the device. | <sup>1.</sup> The above test levels must be considered referred to $V_{CC}$ = 13.5 V except for pulse 5b. <sup>2.</sup> Valid in case of external load dump clamp: 40V maximum referred to ground. <sup>2.</sup> Valid in case of external load dump clamp: 40V maximum referred to ground. ### 3 Package and packing information ### 3.1 ECOPACK® In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: <a href="www.st.com">www.st.com</a>. ECOPACK® is an ST trademark. #### 3.2 SO-16N mechanical data Table 17. SO-16N mechanical data | Cumb al | | Millimeters | | | | | | | |---------|------|-------------|-------|--|--|--|--|--| | Symbol | Min. | Тур. | Max. | | | | | | | А | | | 1.75 | | | | | | | A1 | 0.10 | | 0.25 | | | | | | | A2 | 1.25 | | | | | | | | | b | 0.31 | | 0.51 | | | | | | | С | 0.17 | | 0.25 | | | | | | | D | 9.80 | 9.90 | 10.00 | | | | | | | E | 5.80 | 6.00 | 6.20 | | | | | | | E1 | 3.80 | 3.90 | 4.00 | | | | | | | е | | 1.27 | | | | | | | | h | 0.25 | | 0.50 | | | | | | | L | 0.40 | | 1.27 | | | | | | | k | 0 | | 8 | | | | | | | ccc | | | 1.10 | | | | | | VNH5250AS-E Revision history # 4 Revision history **Table 18. Document revision history** | Date | Revision | Changes | |-------------|----------|---------------------| | 05-Aug-2013 | 1 | Initial release. | | 16-Sep-2013 | 2 | Updated disclaimer. | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2013 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com DocID025102 Rev 2 18/18