Ordering number : EN5974B ### **LB1980H** # ON Semiconductor® ## Monolithic Digital IC For VCR Capstan Motors 3-Phase Brushless Motor Driver http://onsemi.com #### Overview The LB1980JH is a 3-phase brushless motor driver that is particularly appropriate for VCR capstan motor drivers. #### **Functions** - 3-phase full-wave drive - Built-in torque ripple correction circuit (variable correction ratio) - Current limiter circuit - Upper and lower side output stage over-saturation prevention circuit that does not require external capacitors. - FG amplifier - Thermal shutdown circuit #### **Specifications** #### **Absolute Maximum Ratings** at Ta = 25°C | Parameter | Symbol | Conditions | Ratings | Unit | |-----------------------------|---------------------|----------------------|-------------|------| | Maximum supply voltage | V <sub>CC</sub> max | | 7 | V | | | V <sub>S</sub> max | | 24 | V | | Maximum output current | I <sub>O</sub> max | | 1.3 | Α | | Allowable power dissipation | Pd max | Mounted on a board * | 1.81 | W | | | | Independent IC | 0.77 | W | | Operating temperature | Topr | | -20 to 75 | °C | | Storage temperature | Tstg | | -55 to +150 | °C | <sup>\*</sup> Mounted on a 76.1mm×114.3mm×1.6mm, glass epoxy printed circuit board. Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. #### **LB1980H** #### Allowable Operating Ranges at Ta = 25°C | Parameter | Symbol | Conditions | Ratings | Unit | |------------------------|------------|-------------------------------------------|----------------|-------| | Supply voltage | VS | | 5 to 22 | V | | | Vcc | | 4.5 to 5.5 | V | | Hall input amplitude | $V_{HALL}$ | Between the hall inputs | ±30 to ±80 | mVo-p | | GSENSE pin input range | VGSENSE | With respect to the control system ground | -0.20 to +0.20 | V | #### **Electrical Characteristics** at $Ta = 25^{\circ}C$ , $V_{CC} = 5V$ , $V_{S} = 15V$ | Parameter | Symbol | Conditions | Ratings | | | Unit | |----------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------|---------|------|-------|-------| | i didilictoi | Cymbol | Conditions | min | typ | max | Onne | | V <sub>CC</sub> supply current | Icc | R <sub>L</sub> =∞, V <sub>CTL</sub> =0V, V <sub>LIM</sub> =0V (Quiescent) | | 12 | 18 | mA | | Outputs | | | | | | | | Output saturation voltage | VO sat1 | I <sub>O</sub> =500mA, Rf=0.5Ω, Sink+Source<br>V <sub>CTL</sub> =V <sub>LIM</sub> =5V(With saturation prevention) | | 2.1 | 2.6 | V | | | VO sat2 | I <sub>O</sub> =1.0mA, Rf=0.5Ω, Sink+Source<br>V <sub>CTL</sub> =V <sub>LIM</sub> =5V(With saturation prevention) | | 2.6 | 3.5 | V | | Output leakage current | IO leak | | | | 1.0 | mA | | FR | | | | | | | | FR pin input threshold voltage | $V_{FSR}$ | | 2.25 | 2.50 | 2.75 | V | | FR pin input bias current | I <sub>B</sub> (FSR) | | -5.0 | | | mA | | Control | | | | | | | | CTLREF pin voltage | VCREF | | 2.05 | 2.15 | 2.25 | V | | CTLREF pin input range | VCREFIN | | 1.50 | | 3.50 | V | | CTL pin input bias current | I <sub>B</sub> (CTL) | With V <sub>CTL</sub> =5V and the CTLREF pin open | | | 4.0 | μΑ | | CTL pin control start voltage | V <sub>CTL</sub> (ST) | With Rf=0.5Ω, V <sub>LIM</sub> =5V, I <sub>O</sub> ≥10mA,<br>Hall input logic fixed (U, V, W=H, H, L) | 2.00 | 2.15 | 2.30 | V | | CTL pin control Gm | Gm(CTL) | With Rf=0.5 $\Omega$ , $\Delta I_{O}$ =200mA,<br>Hall input logic fixed (U, V, W=H, H, L) | 0.46 | 0.58 | 0.70 | A / \ | | Current Limiter | | | | | | | | LIM current limit offset voltage | Voff(LIM) | With Rf=0.5Ω, V <sub>CTL</sub> =5V, I <sub>O</sub> ≥10mA,<br>Hall input logic fixed (U, V, W=H, H, L) | 140 | 200 | 260 | mV | | LIM pin input bias current | I <sub>B</sub> (LIM) | With V <sub>CTL</sub> =5V and the V <sub>CREF</sub> pin open | -2.5 | | | μΑ | | LIM pin current control level | ILIM | With Rf=0.5Ω, V <sub>CTL</sub> =5V, V <sub>LIM</sub> =2.06V<br>Hall input logic fixed (U, V, W=H, H, L) | 830 | 900 | 970 | mA | | Hall Amplifier | | | | | | | | Hall amplifier input offset voltage | Voff(HALL) | | -6 | | +6 | mA | | Hall amplifier input bias current | I <sub>B</sub> (HALL) | | | 1.0 | 3.0 | μΑ | | Hall amplifier common-mode input voltage range | V <sub>CM</sub> (HALL) | | | 1.3 | 3.3 | V | | TRC | | | | | | | | Torque ripple correction ratio | TRC | For the high and low peaks in the Rf waveform when $I_0$ =200mA. (Rf=0.5 $\Omega$ , with the ADJ pin open) *1 | | 9 | | % | | ADJ pin voltage | V <sub>ADJ</sub> | (*** ********************************** | 2.37 | 2.50 | 2.63 | V | | FG Amplifier | | | | I | | | | FG amplifier input offset voltage | Voff(FG) | | -8 | | +8 | mV | | FG amplifier input bias current | I <sub>B</sub> (FG) | | -100 | | | nA | | FG amplifier output saturation voltage | V <sub>O</sub> sat (FG) | Sink side, for the load provided by the internal pull-up resistor | | | 0.5 | V | | FG amplifier voltage gain | V <sub>G</sub> (FG) | For the open loop state with f=10kHz | 41.5 | 44.5 | 47.5 | dB | | FG amplifier common-mode input voltage | V <sub>GM</sub> (FG) | | 0.5 | | 4.0 | V | | Saturation | | , <u> </u> | | | | | | Saturation prevention circuit lower side voltage setting | VO sat(DET) | The voltages between each OUT and Rf pair when I <sub>O</sub> =10mA, Rf=0.5Ω, and V <sub>CTL</sub> =V <sub>LIM</sub> =5V | 0.175 | 0.25 | 0.325 | V | | TSD | | <u> </u> | | | | | | TSD operating temperature | TSD | Design target value *2 | | 180 | | °C | | Hysteresis width | ΔTSD | Design target value *2 | | 20 | | °C | Notes: \*1. The torque ripple correction ratio is determined as follows from the Rf voltage waveform. <sup>\*2.</sup> Parameters that are indicated as design target values in the conditions column are not tested. #### **LB1980H** For each Hall logic setting Ground level Correction ratio = $$\frac{25(V_p - V_b)}{V_p - V_b} 1005(\%)$$ #### **Package Dimensions** unit: mm (typ) 3233B #### **Pin Assignment** #### **Block Diagram** #### **Pin Function** | | unction | | | |---------|--------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin No. | Pin Name | Function | Equivalent circuit | | 27 | U <sub>OUT</sub> | U phase output, Spark killer diodes are built-in. | | | 28 | VOUT | V phase output, Spark killer diodes are built-in. | | | 1 | WOUT | W phase output, Spark killer diodes are built-in. | 22 tvcc | | 4 | Rf | Output current detection. The control block current limiter | VS C | | 4 | | · | 27 S 150μA<br>28 Lower side saturation | | _ | (SENSE) | operates using the resistor Rf connected between these | 1 OUT Lower side saturation | | 5 | Rf<br>(DWD) | pins and ground. Also, the lower side saturation | prevention circuit input block | | | (PWR) | prevention circuit and the torque ripple correction circuit | VCC 200Ω | | | | operate based on the voltages across this resistor. It is | ≥ 30kΩ | | | | especially important to note that, since the saturation | | | | | prevention level is set using this voltage, the lower side | 200Ω | | | | saturation prevention circuit will become less effective in | (4)—///<br>Rf (SENSE) | | | | the high current region if the value of Rf is lowered | Rf (PWR) | | | | excessively. Also, the PWR and SENSE pins must be | 777 | | | | connected together. | | | 22 | ٧s | Output block power supply | | | 5 | GSENSE | Ground sensing. The influence of the common ground | | | | | impedance on Rf can be excluded by connecting this pin | | | | | to nearest ground for the Rf resistor side of the motor | | | | | ground wiring that includes Rf. (This pin must not be left | | | | | open.) | | | 6 | FR | Forward / reverse selection. The voltage applied to this | | | | | pin selects the motor direction (forward or reverse). | Vcc Vcc∳ Vcc | | | | (Vth=2.5V at V <sub>CC</sub> =5V (typical)) | VCC A A Q 20µA | | 23 | ADJ | Used for external adjustment of the torque ripple | 200μΑ | | | | correction ratio. Apply a voltage externally with a | $\int \int $ | | | | low-impedance circuit to the ADJ pin to adjust the | FR ADJ \$10kΩ \$ | | | | correction ratio. The correction ratio falls as the applied | $6 \sim 0.00 0.0$ | | | | voltage is increased, and increases as the applied voltage | ★ | | | | decreases. The torque ripple correction ratio can be | $\frac{10k\Omega}{M}$ | | | | modified by factors in the range 0 to 2 times the ratio that | | | | | applies when his pin is left open. (The pin voltage is set to | $\frac{\partial}{\partial x} = \frac{\partial}{\partial x} \frac{\partial}{\partial x} = \frac{\partial}{\partial x} \frac{\partial}{\partial x} = \frac{\partial}{\partial x} \frac{\partial}{\partial x} = \frac{\partial}{\partial x} \frac{\partial}{\partial x} = \frac{\partial}{\partial x} \frac{\partial}{\partial x} = $ | | | | about $V_{\mbox{\footnotesize{CC}}}$ / 2 internally, and the input impedance is about | | | | | 5kΩ.) | | | 7 | GND | Ground for all circuits other than the output transistors. | | | | | The lowest potential of the output transistors is that of the | | | | | Rf pin. | | | 8 | FG <sub>IN</sub> - | Input used when the FG amplifier is used as an inverting | Vcc <b></b> ∮ | | | | input. A feedback resistor must be connected between | | | | | FG <sub>OUT</sub> and this pin. | 5μΑ 😡 | | | | | ] Y | | 9 | FG <sub>IN</sub> + | Non-inverting input used when the FG amplifier is used as | FGIN(+) | | | | a differential input amplifier. No bias is applied internally. | 9-/// | | | | | $\frac{1}{4} 300\Omega$ | | | | | <u> </u> | | 10 | FC: | CC amplifier output. There is an internal arcinting to the | | | 10 | FGOUT | FG amplifier output. There is an internal resistive load. | Vcc↑ ↑Vcc ↑Vcc | | | | | | | | | | | | | | | | | 14 | FC | Speed control loop frequency characteristics correction. | 300Ω <u> </u> | | | • = | , | | | | | | | | | | | <i>,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,</i> | | | | | <i>717</i> | Continued on next page. Continued from preceding page. | Pin No. | Pin Name | Function | Equivalent circuit | | | |----------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 11 | CTL | Speed control input. The control implemented is fixed current drive controlled by current feedback from Rf. Gm=0.58 / V (typical) when Rf=0.5W | VCC ↓VCC VCC↓<br>≥10kΩ | | | | 12 | CTLREF | Control reference voltage. While this pin is set to about 0.43×V <sub>CC</sub> internally, this voltage can be modified by applying a voltage from a low-impedance circuit. (The input impedance is about 4.3kΩ). | CTL 200μΑ θ πax θ 200μΑ θ πax | | | | 13 | LIM | Current limiter function control. The output current can be varied linearly by applying a voltage to this pin. The slope is $0.5A / V$ (typical) when Rf= $0.5\Omega$ . | 100µA | | | | 15<br>16 | U <sub>IN</sub> +<br>U <sub>IN</sub> - | U phase Hall element inputs. Logic high is defined as states where IN <sup>+</sup> >IN <sup>-</sup> . | (+) input (-) input (5) | | | | 17<br>18 | V <sub>IN</sub> +<br>V <sub>IN</sub> - | V phase Hall element inputs. Logic high is defined as states where IN <sup>+</sup> >IN⁻. | 100μA (B) (B) (200Ω (D) | | | | 19<br>20 | w <sub>IN</sub> +<br>w <sub>IN</sub> - | W phase Hall element inputs. Logic high is defined as states where IN <sup>+</sup> >IN <sup>-</sup> . | <u></u> | | | | 21 | VCC | Power supply for all internal blocks other than the output block. This voltage must be stabilized so that noise and ripple do not enter the IC. | | | | **Truth Table and Control Functions** | | Source → Sink | Hall input | | | | |---|-------------------------------|------------|---|---|----| | | | U | V | W | FR | | 1 | $Phase\:V\toPhase\:W$ | Н | Н | L | Н | | | Phase W → Phase V | | | | L | | 2 | Phase U → Phase W | Н | L | L | Н | | | Phase W $\rightarrow$ Phase U | | | | L | | 3 | Phase $U \rightarrow Phase V$ | н | L | Н | Н | | | Phase $V \rightarrow Phase U$ | | | | L | | 4 | $Phase\:W\toPhase\:V$ | L | L | Н | Н | | | Phase V → Phase W | | | | L | | 5 | Phase W → Phase U | | Н | Н | Н | | | Phase U $\rightarrow$ Phase W | L | | | L | | 6 | $Phase\:V\toPhase\:U$ | | Н | L | Н | | | Phase U $\rightarrow$ Phase V | L | | | L | Note: In the FR column, "H" refers to a voltage of 2.75V or higher, and "L" refers to 2.25V or lower (when VCC=5V.) Note: In the Hall input column, "H" refers to the state in the corresponding phase where the +input is at a potential at least 0.01V higher than the -input, and "L" refers to the state where the -input is at a potential at least 0.01V higher than the +input. Note: Since the drive technique adopted is a 180° technique, phases other than the sink and source phase do not turn off. #### **Control Function and Current Limiter Function** #### **Application Circuit Example** ON Semiconductor and the ON logo are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equa