## FEATURES

－ 4 Digitally Controlled Amplifiers
－ 15 Gain／Attenuation Steps
－ 3 Amplifiers $\pm 3 \mathrm{~dB}$ Range in 0.43 dB Steps
－ 1 ＇Volume＇Amplifier $\pm 14 \mathrm{~dB}$ Range in 2 dB Steps
－8－Bit Serial Data Control
－Output Mute Function

## APPLICATIONS

－Gain Control Applications
Audio
Data
－Telecommunications，Radio，\＆Industrial Applications


The MX019 Digitally Adjustable Amplifier Array replaces trimmer potentiometers and volume controls in Cellular，LMR，Telephony and Communication applications where voice or data signals need adjustment． The MX019 is a single－chip LSI consisting of four digitally controlled amplifier stages，each with 15 distinct gain／attenuation steps．Control of each individual amplifier is by an 8 －bit serial data stream．Three of the amplifier stages offer a $\pm 3 \mathrm{~dB}$ range in steps of 0.43 dB ，while the remaining amplifier offers a $\pm 14 \mathrm{~dB}$ range in steps of 2dB，and is suggested for volume control applications．Each amplifier includes a 16th＇Off＇state which，when applied，mutes the output audio from that channel．This array uses a Chip Select input to select one of two MX019s in a system．The MX019 uses the host microprocessor to digitally control the set－up of all audio levels during development，production／calibration，and operation．Such applications include：

1．Control，adjustment，and set－up of communications equipment by an Intelligent ATE without manual intervention－eg．Deviation，Microphone and L／S Levels，RX Audio Level etc．
2．Automatic Dynamic Compensation of drift caused by variations in temperature，linearity，etc．
3．Fully automated servicing and re－alignment．
The MX019 is a low－power，single 5 －volt CMOS device available in 24 －pin TSSOP（MX019TN）， 16 －pin SOIC （MX019DW），16－pin CDIP（MX019J）and 16－pin PDIP（MX019P）package versions．

## CONTENTS

SectionPage

1. Block Diagram ..... 3
2. Signal List ..... 4
3. External Components ..... 5
4. General Description ..... 5
4.1 Control Data and Timing ..... 5
4.1.1 Data Loading ..... 5
4.1.2 Timing ..... 7
5. Application ..... 8
6. Performance Specification ..... 8
6.1 Electrical Performance ..... 8
6.1.1 Absolute Maximum Ratings ..... 8
6.1.2 Operating Limits ..... 8
6.1.3 Operating Characteristics ..... 9
6.2 Packaging ..... 10

MX-COM, Inc. reserves the right to change specifications at any time and without notice.

## 1. Block Diagram



Figure 1: Device Block Diagram

## 2. Signal List

| Pin No. |  | Name | Description |
| :---: | :---: | :---: | :---: |
| $\begin{aligned} & \mathrm{J} / \mathbf{P} \\ & \mathrm{DW} \end{aligned}$ | TN |  |  |
| 1 | 1 | Serial Clock | This external clock pulse input is used to "clock in" the Control Data. See Figure 3. This input has an internal $1 \mathrm{M} \Omega$ pullup resistor. |
| 2 | 2 | Load/ $\overline{\text { Latch }}$ | This input governs the loading and execution of the control data. During serial data loading this input should be kept at a logical '0' to ensure that data rippling past the latches has no effect. When all 8 bits have been loaded, this input should be strobed '0-1-0' to latch the new data in. Data is executed on the falling edge of the strobe. If the $\overline{\text { Load }} /$ Latch input is used this pin should be left open circuit. This input has an internal $1 \mathrm{M} \Omega$ pullup resistor. |
| 3 | 4 | $\overline{\text { LOAD/LATCH }}$ | This inverted Load/Latch input governs the loading and execution of control data. During serial data loading this input should be kept at a logical ' 1 ' to ensure that data rippling past the latches has no effect. When all 8 bits have been loaded, this input should be strobed ' 1 ' - '0' - '1' to latch the new data in. Data is executed on the rising edge of the strobe. If the Load/Latch input is used this pin should be left open circuit. This input has an internal $1 \mathrm{M} \Omega$ pulldown resistor. |
| 4 | 5 | Ch1 Input | Analog Inputs : |
| 5 | 6 | Ch2 Input | These individual amplifier inputs are self-biasing; AC input analog signals must be capacitively coupled to these pins, as shown in Figure 2. |
| 6 | 7 | Ch3 Input | Note that amplifiers Ch1 to Ch4 are 'inverting amplifiers.' |
| 7 | 8 | Ch4 Input |  |
| 8 | 12 | $V_{\text {SS }}$ | Negative supply rail (GND). |
| 9 | 13 | $\mathrm{V}_{\text {BIAS }}$ | The output of the on-chip bias circuitry, held at $\mathrm{V}_{\mathrm{DD}} / 2$. This pin should be decoupled to $\mathrm{V}_{\text {ss }}$ as shown in Figure 2. |
| 10 | 14 | Ch4 Output | Controlled Analog Outputs : |
| 11 | 17 | Ch3 Output | These are individual "Gain Controlled" amplifier outputs. Ch1 to Ch3 range from -3 dB to +3 dB in 0.43 dB steps, Ch 4 can be utilized as a volume control, |
| 12 | 18 | Ch2 Output | ranging from -14 dB to +14 dB in 2.0 dB steps. In the "OFF" mode there is no |
| 13 | 19 | Ch1 Output | output from the selected amplifier. |
| 14 | 20 | Chip Address | A logic input to select one of two MX019 ICs in a system (see Table 1). This input has an internal $1 \mathrm{M} \Omega$ pulldown resistor. |
| 15 | 23 | Control Data Input | Operation of the 4 amplifier channels (Ch1 - Ch4) is controlled by the 8 bits of data entered serially at this pin. The data is entered (bit 7 to bit 0 ) on the rising edge of the external Serial Clock. The data format is described in Table 1, Table 2 and Figure 3. This input has an internal $1 \mathrm{M} \Omega$ pullup resistor. |
| 16 | 24 | $V_{\text {DD }}$ | Positive supply rail. A single +5 V power supply is required. |

## 3. External Components



Figure 2: Recommended External Components

## Notes:

1. Channel Amplifiers 1 to 4 are inverting amplifiers.
2. Analog input capacitors C 1 to C 4 are only required for AC input signals, DC input signals do not require these components.

## 4. General Description

### 4.1 Control Data and Timing

The gain of each amplifier block (Channel 1 to Channel 4) in the MX019 is set by a separate 8 -bit data word (bit 7 to bit 0 ). This 8 -bit word, consisting of 4 Address bits (bit 7 to bit 4 ) and 4 Gain Control bits (bit 3 to bit 0 ), is loaded to the Control Data Input in serial format using the external data clock.

### 4.1.1 Data Loading

The 8 -bit data word is loaded bit 7 first and bit 0 last.
Bit 7 must be a logic " 1 " to address the chip.
If bit 7 in the word is a logic " 0 " that 8 -bit word will not be executed. The Chip Address input permits the use of two devices in a system by indicating to the chip what its address is, a " 1 " or a " 0 ." Bit 6 in the address section of the control word is then used to select which device is being controlled. Figure 3 shows the timing information required to load and operate this device.
Data is loaded to the MX019 on the rising edge of the Serial Clock. Loaded data is executed on the falling (rising) edge of the Load/Latch ( $\overline{\text { Load } / L a t c h) ~ p u l s e . ~}$
Table 1 shows the format of each 4-bit Address word, Table 2 shows the format of each Gain Control word with Figure 3 describing the data loading operation and timing.

| Bit 7 <br> MSB | Bit 6 | Bit 5 | Bit 4 <br> LSB | Channel <br> Address | Chip <br> Address | Chip <br> Number |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 0 | 0 | 0 | 1 | 0 |  |
| 1 | 0 | 0 | 1 | 2 | 0 | Chip 1 |
| 1 | 0 | 1 | 0 | 3 | 0 |  |
| 1 | 0 | 1 | 1 | 4 | 0 |  |
| 1 | 1 | 0 | 0 | 1 | 1 |  |
| 1 | 1 | 0 | 1 | 2 | 1 | Chip 2 |
| 1 | 1 | 1 | 0 | 3 | 1 |  |
| 1 | 1 | 1 | 1 | 4 | 1 |  |

Table 1: Address Bits Format

| Bit 3 <br> MSB | Bit2 | Bit 1 | Bit 0 <br> LSB | Stage 1, 2, 3 <br> $(\mathbf{0 . 4 3 d B})$ | Stage 4 <br> $(\mathbf{2 . 0 d B})$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | OFF | OFF |
| 0 | 0 | 0 | 1 | -3.0 | -14.0 dB |
| 0 | 0 | 1 | 0 | -2.571 | -12.0 |
| 0 | 0 | 1 | 1 | -2.143 | -10.0 |
| 0 | 1 | 0 | 0 | -1.714 | -8.0 |
| 0 | 1 | 0 | 1 | -1.286 | -6.0 |
| 0 | 1 | 1 | 0 | -0.857 | -4.0 |
| 0 | 1 | 1 | 1 | -0.428 | -2.0 |
| 1 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 1 | 0.428 | 2.0 |
| 1 | 0 | 1 | 0 | 0.857 | 4.0 |
| 1 | 0 | 1 | 1 | 1.286 | 6.0 |
| 1 | 1 | 0 | 0 | 1.714 | 8.0 |
| 1 | 1 | 0 | 1 | 2.143 | 10.0 |
| 1 | 1 | 1 | 0 | 2.571 | 12.0 |
| 1 | 1 | 1 | 1 | 3.0 | 14.0 |

Table 2: Gain Control Bits Format

### 4.1.2 Timing

| Timing (Figure 3) |  | Min. | Typ. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Serial Clock "High" Pulse Width | (tpwh) | 250 |  |  | ns |
| Serial Clock "Low" Pulse Width | ( $\mathrm{t}_{\text {pwL }}$ ) | 250 |  |  | ns |
| Data Set-up Time | (tDs) | 150 |  |  | ns |
| Data Hold Time | $\left(\mathrm{t}_{\text {DH }}\right)$ | 50.0 |  |  | ns |
| Load/Latch Pulse Width | (tLlw) | 150 |  |  | ns |
| Load/Latch Delay | (tLLD) | 200 |  |  | ns |
| Load/Latch Over | (tLLO) |  |  | 0.0 | ns |
| Serial Data Clock Frequency |  |  |  | 2.0 | MHz |

SERIAL DATA CLOCK


Figure 3: Serial Control Data Loading Diagram

## 5. Application

To avoid excess noise and instability you should take note of the following:

1. A noisy or badly regulated power supply can cause instability and/or variance of selected gains.
2. Care should be taken on the design and layout of the printed circuit board.
3. All external components (Figure 2) should be kept close to the MX019 package.
4. Inputs and outputs should be shielded wherever possible.
5. Tracks should be kept short.
6. Analog tracks should not run parallel to digital tracks.
7. A "Ground Plane" connected to $\mathrm{V}_{\text {SS }}$ will assist in eliminating external pick-up on the channel input and output pins.
8. Do not run high-level output tracks close to low-level input tracks.

## 6. Performance Specification

### 6.1 Electrical Performance

### 6.1.1 Absolute Maximum Ratings

Exceeding these maximum ratings can result in damage to the device.

| General | Min. | Max. | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage | -0.3 | 7.0 | V |
| Input Voltage at any pin (ref $\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}$ ) | -0.3 | $\left(\mathrm{~V}_{\mathrm{DD}}+0.3\right)$ | V |
| Current |  |  |  |
| $\mathrm{V}_{\mathrm{DD}}$ |  | $\pm 30$ | mA |
| $\mathrm{~V}_{\text {SS }}$ |  | $\pm 30$ | mA |
| Any other pins |  | $\pm 20$ | mA |
| $\mathrm{~J} / \mathrm{P} / \mathrm{DW}$ Packages |  |  |  |
| Total Device Dissipation @ $\mathrm{T}_{\text {AMB }} 25^{\circ} \mathrm{C}$ |  | 800 | mW |
| $\quad$ Derating above $25^{\circ} \mathrm{C}$ |  | 10 | $\mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$ |
| TN Packages |  |  |  |
| Total Device Dissipation @ $\mathrm{T}_{\text {AMB }} 25^{\circ} \mathrm{C}$ |  | 500 | mW |
| $\quad$ Derating above $25^{\circ} \mathrm{C}$ |  | 9 | $\mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$ |
| Operating Temperature | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature | -55 | 125 | ${ }^{\circ} \mathrm{C}$ |

### 6.1.2 Operating Limits

Correct operation of the device outside these limits is not implied.

|  | Min. | Typ. | Max. | Units |
| :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}$ | 4.5 | 5.0 | 5.5 | V |
| Operating Temperature | -40 |  | 85 | ${ }^{\circ} \mathrm{C}$ |

### 6.1.3 Operating Characteristics

For the following conditions unless otherwise specified:
$V_{D D}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{AMB}}=25^{\circ} \mathrm{C}$
Audio Level OdB ref. $=775 \mathrm{mV}_{\text {Rms }}$, Amplifier Gain Set $=0 \mathrm{~dB}$

|  | Notes | Min. | Typ. | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Static Values |  |  |  |  |  |
| Supply Current |  |  | 1.5 |  | mA |
| Dynamic Values |  |  |  |  |  |
| Control Functions |  |  |  |  |  |
| Input Logic '1' |  | 3.5 |  |  | V |
| Input Logic '0' |  |  |  | 1.5 | V |
| Digital Input Impedances |  | 0.5 | 1.0 |  | $\mathrm{M} \Omega$ |
| Amplifier Stages (General) |  |  |  |  |  |
| Bandwidth (-3dB) |  | 20.0 |  |  | kHz |
| Output Impedance |  |  | 1.0 |  | $\mathrm{k} \Omega$ |
| Total Harmonic Distortion | 1 |  | 0.35 | 0.5 | $\%$ |
| Output Noise Level (per stage) | 2 |  | 180.0 | 400.0 | $\mu \mathrm{~V}_{\text {RMS }}$ |
| Onset of Clipping | 4 |  | 1.73 |  | $\mathrm{~V}_{\text {RMs }}$ |
| Gain Variation |  |  |  | 0.1 | dB |
| Interstage Isolation |  |  |  |  | dB |
| "Trimmer" Stages (Ch1 - Ch3) |  | -3.0 |  | +3.0 | dB |
| Gain |  |  | 0.43 |  | dB |
| Gain per Step (15 in No.) |  |  |  | 0.2 | dB |
| Step Error |  | 100.0 |  |  | $\mathrm{k} \Omega$ |
| Input Impedance |  |  |  |  |  |
| "Volume" Stage (Ch4) |  | -14.0 |  | +14.0 | dB |
| Gain |  |  | 2.0 |  | dB |
| Gain per Step (15 in No.) |  | 50.0 |  |  | $\mathrm{k} \Omega$ |
| Step Error |  |  |  | 0.4 | dB |
| Input Impedance |  |  |  |  |  |

## Operating Characteristics Notes:

1. Gain Set 0dB, Input Level $1 \mathrm{kHz}-3.0 \mathrm{~dB}$ ( 549 mV rms).
2. With an a.c short-circuit input, measured in a 30 kHz bandwidth.
3. See Figure 4.
4. Over the temperature and supply voltage range.


Figure 4: SINAD vs Input Level - Typical Values

### 6.2 Packaging



Figure 5: 24-pin TSSOP Mechanical Outline: Order as part no. MX019TN


Figure 6: 16-pin SOIC Mechanical Outline: Order as part no. MX019DW


Figure 7: 16-pin PDIP Mechanical Outline: Order as part no. MX019P


Figure 8: 16-pin CDIP Mechanical Outline: Order as part no. MX019J

