Data Sheet August 25, 2008 FN6319.2 # Triple Channel SD Video Driver with LPF The ISL59119 is a triple channel reconstruction filter with a -3dB roll-off frequency of 8MHz. Operating from single supplies ranging from +3.0V to +5.5V and sinking an ultra-low 8mA quiescent current, the ISL59119 is ideally suited for low power, battery-operated applications. The ISL59119 is designed to meet the needs for micropower and bandwidth required in battery-operated communication, instrumentation and modern industrial applications such as video on demand, cable set-top boxes, and MP3 players. The ISL59119 is available in an 8 Ld SOIC package and is specified for operation over the full -40°C to +85°C temperature range. ## **Ordering Information** | PART<br>NUMBER<br>(Note) | | PART<br>MARKING | TEMP.<br>RANGE<br>(°C) | PACKAGE<br>(Pb-Free) | PKG.<br>DWG. # | | |--------------------------|--------------|-----------------|------------------------|----------------------|----------------|--| | | ISL59119IBZ* | 59119 IBZ | -40 to +85°C | 8 Ld SOIC | MDP0027 | | <sup>\*</sup>Add "-T13" suffix for tape and reel. Please refer to TB347 for details on reel specifications. NOTE: These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. #### **Pinout** #### **Features** - · 5th Order 8MHz Reconstruction Filter - · Low Supply Current (8mA typ) - Supplies from +3.0V to +5.5V - · Input Signal Clamped and Level Shifted - Pb-Free (RoHS compliant) ## **Applications** - · Video Amplifiers - · Portable and Handheld Products - · Communications Devices - · Video on Demand - · Cable Set-top Boxes - Satellite Set-top Boxes - · MP3 Players - · Personal Video Recorder # **Block Diagram** # **Absolute Maximum Ratings** $(T_A = +25^{\circ}C)$ #### #### **Thermal Information** | Storage Temperature | 65°C to +125°C | |--------------------------------------------------|-----------------| | Ambient Operating Temperature | -40°C to +85°C | | Operating Junction Temperature | +125°C | | Power Dissipation | See Curves | | Pb-Free Reflow Profile | .see link below | | http://www.intersil.com/pbfree/Pb-FreeReflow.asp | | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typ values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: $T_J = T_C = T_A$ $\begin{tabular}{ll} \textbf{Electrical Specifications} & V_{DD} = 3.3V, T_A = +25^{\circ}C, R_L = 150\Omega \ to \ GND, unless otherwise specified. \end{tabular}$ | PARAMETER DESCRIPTION | | CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|----------------------------------|---------------------------------------------------------------|------|------|------|------| | INPUT CHARAC | CTERISTICS | | | | | | | $V_{DD}$ | Supply Voltage Range | | 3.0 | | 5.5 | V | | I <sub>DD</sub> | Quiescent Supply Current | V <sub>DD</sub> = 3.3V, V <sub>IN</sub> = 500mV, no load | | 8.4 | 11.5 | mA | | | | V <sub>DD</sub> = 5.5V, V <sub>IN</sub> = 500mV, no load | | 9.5 | 12.5 | mA | | V <sub>Y_CLAMP</sub> | Y Input Clamp Voltage | I <sub>Y</sub> = -100μA | -40 | 0 | +40 | mV | | I <sub>Y_DOWN</sub> | Y Input Pull-down Current | V <sub>Y</sub> = 0.5V | 0.5 | 1 | 2 | μΑ | | I <sub>Y_CLAMP</sub> | Y Input Clamp Pull-up Current | V <sub>Y</sub> = -0.2V | | -2.6 | -1.5 | mA | | R <sub>Y</sub> | Y Input Resistance | 0.5V < V <sub>Y</sub> < 1V | | 10 | | ΜΩ | | V <sub>CVBS_CLAMP</sub> | CVBS Input Clamp Voltage | I <sub>CVBS</sub> = -100μA | -40 | 0 | 40 | mV | | I <sub>CVBS_DOWN</sub> | CVBS Input Pull-down Current | V <sub>CVBS</sub> = 0.5V | 0.5 | 1 | 2 | μΑ | | I <sub>CVBS_CLAMP</sub> | CVBS Input Clamp Pull-up Current | V <sub>CVBS</sub> = -0.2V | | -2.6 | -1.5 | mA | | R <sub>CVBS</sub> | CVBS Input Resistance | 0.5V < V <sub>CVBS</sub> < 1V | | 10 | | ΜΩ | | V <sub>C_CLAMP</sub> | C Input Clamp Voltage | V <sub>Y</sub> < 0.08V, I <sub>C</sub> = 0A | 420 | 550 | 650 | mV | | I <sub>C_DOWN</sub> | C Input Clamp Pull-down Current | V <sub>C</sub> = 1V, V <sub>Y</sub> < 0.08V | -60 | -40 | -25 | μA | | I <sub>C_UP</sub> | C Input Clamp Pull-up Current | V <sub>C</sub> = 0V, V <sub>Y</sub> < 0.08V | 25 | 40 | 60 | μΑ | | R <sub>C</sub> | C Input Resistance | V <sub>Y</sub> < 0.08V, 0.25V < V <sub>C</sub> < 0.75V | 5 | 7 | 10 | kΩ | | I <sub>C</sub> | C Input Bias Current | V <sub>Y</sub> > 0.2V | -150 | 0 | +150 | nA | | V <sub>Y_SYNC</sub> | Y Input Sync Detect Voltage | | 80 | 145 | 200 | mV | | A <sub>V</sub> | Voltage Gain | | 1.95 | 2.0 | 2.04 | V/V | | ΔΑγ | C-Y-CVBS Channel Mismatch | | -2 | | +2 | % | | PSRR | DC Power Supply Rejection | $\Delta V_{DD} = 3.3 V \text{ to } 3.6 V$ | 35 | 44 | | dB | | | | $\Delta V_{DD} = 5.0 \text{V to } 5.5 \text{V}$ | 45 | 48 | | dB | | V <sub>OS</sub> | Output Level Shift Voltage | V <sub>IN</sub> = 0V, no load | 60 | 150 | 240 | mV | | V <sub>OH</sub> | Output Voltage High Swing | $V_{IN} = 2V$ , $R_L = 75\Omega$ to GND (dual load) | 2.6 | 3.1 | | V | | I <sub>SC</sub> | Output Short-Circuit Current | $V_{IN}$ = 2V, output to GND through $10\Omega$ | 65 | | | mA | | | | $V_{IN}$ = 100mV, output short to $V_{DD}$ through $10\Omega$ | 65 | | | mA | | AC PERFORMA | NCE | , | ·I | 1 | | 1 | | РВ | Passband Flatness | f = 4.2MHz relative to 1.1MHz, C <sub>L</sub> = 5pF | -1 | 0 | +1 | dB | | BW | -3dB Bandwidth | C <sub>L</sub> = 5pF | | 8 | | MHz | intersil FN6319.2 August 25, 2008 **Electrical Specifications** $V_{DD}$ = 3.3V, $T_A$ = +25°C, $R_L$ = 150 $\Omega$ to GND, unless otherwise specified. **(Continued)** | PARAMETER DESCRIPTION | | CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|--------------------------|--------------------------------------------|-----|-----|-----|------| | SB | Normalized Stopband Gain | f = 27MHz relative to 1.1MHz | -60 | -50 | -40 | dB | | dG | Differential Gain | NTSC and PAL | | 0.2 | | % | | dP | Differential Phase | NTSC and PAL | | 0.5 | | ٥ | | D/DT | Group Delay Variation | f = 100kHz, 5MHz | | 5.4 | | ns | | XTALK | Crosstalk | f = 1MHz, between any two channels | | -70 | | dB | | R <sub>OUT_AC</sub> | Output Impedance | f = 4.2MHz | | 1.5 | | Ω | | +SR | Positive Slew Rate | 10% to 90%, V <sub>IN</sub> = 0 to 1V step | 15 | 25 | 45 | V/µs | | -SR | Negative Slew Rate | 90% to 10%, V <sub>IN</sub> = 0 to 1V step | 15 | 20 | 45 | V/µs | # **Connection Diagram** # Pin Descriptions | PIN NUMBER | PIN NAME | DESCRIPTION | |------------|----------------------------------------------|-----------------------| | 1 | $Y_{IN}$ | Luminance Input | | 2 | C <sub>IN</sub> | Chrominance input | | 3 | CVBS <sub>IN</sub> | Composite Video input | | 4 | V <sub>DD</sub> | Positive power supply | | 5 | GND | Ground | | 6 | 6 CVBS <sub>OUT</sub> Composite Video output | | | 7 | C <sub>OUT</sub> | Chrominance output | | 8 | Yout | Luminance output | $V_{DD}$ = 3.3V, $R_L$ = 150 $\!\Omega$ to GND, unless otherwise specified. FIGURE 1. SMALL SIGNAL GAIN vs FREQUENCY -0.1dB FIGURE 2. LARGE SIGNAL GAIN vs FREQUENCY -0.1dB FIGURE 3. BANDWIDTH vs FREQUENCY FIGURE 4. GAIN vs FREQUENCY FOR VARIOUS CLOAD FIGURE 5. GROUP DELAY vs FREQUENCY FIGURE 6. PSRR vs FREQUENCY int<u>ersil</u> FIGURE 7. OUTPUT IMPEDANCE vs FREQUENCY FIGURE 8. CROSSTALK vs FREQUENCY FIGURE 9. MAXIMUM OUTPUT MAGNITUDE vs INPUT MAGNITUDE FIGURE 10. SUPPLY CURRENT vs SUPPLY VOLTAGE FIGURE 11. LARGE SIGNAL STEP RESPONSE FIGURE 12. SMALL SIGNAL PULSE RESPONSE $V_{DD}$ = 3.3V, $R_L$ = 150 $\Omega$ to GND, unless otherwise specified. (Continued) FIGURE 13. 2T RESPONSE FIGURE 14. 12.5T RESPONSE FIGURE 15. NTSC COLOR BAR FIGURE 16. S-VIDEO OUTPUT FIGURE 17. DIFFERENTIAL GAIN FIGURE 18. DIFFERENTIAL PHASE $V_{DD}$ = 3.3V, $R_L$ = 150 $\Omega$ to GND, unless otherwise specified. (Continued) FIGURE 19. HARMONIC DISTORTION vs FREQUENCY FIGURE 20. TOTAL HARMONIC DISTORTION vs OUTPUT VOLTAGE FIGURE 21. OUTPUT VOLTAGE NOISE vs FREQUENCY FIGURE 22. -3dB BANDWIDTH vs INPUT RESISTANCE FIGURE 23. RESPONSE TO +500mV DC STEP ON INPUT (SEE FIGURE 27) FIGURE 24. RESPONSE TO -500mV DC STEP ON INPUT (SEE FIGURE 27) intersil FN6319.2 August 25, 2008 $V_{DD} = 3.3V$ , $R_{L} = 150\Omega$ to GND, unless otherwise specified. (Continued) FIGURE 25. PACKAGE POWER DISSIPATION vs AMBIENT **TEMPERATURE** The ISL59119 is a single-supply rail-to-rail triple (one S-video channel and one composite channel) video amplifier with internal sync tip clamps, a typical -3dB bandwidth of 8MHz and slew rate of about 25V/µs. This part is ideally suited for applications requiring high composite and S-video performance with very low power consumption. As the performance characteristics and features illustrate, the ISL59119 is optimized for portable video applications. #### Internal Sync Clamp Embedded video DACs typically use ground as their most negative supply. This places the sync tip voltage at a minimum of 0V. Presenting a 0V input to most single supply amplifiers will saturate the output stage of the amplifier resulting in a clipped sync tip and degraded video image. The ISL59119 features an internal sync clamp and offset function that level shifts the entire video signal to the optimum level before it reaches the amplifiers' input stage. These features also help avoid saturation of the output stage of the amplifier by setting the signal closer to the best voltage range. The simplified "Block Diagram" on page 1 shows the basic operation of the ISL59119's sync clamp. The Y and CVBS inputs' AC-coupled video sync signal is pulled negative by a current source at the input. When the sync tip goes below the comparator threshold, the comparator output goes high, pulling up on the input through the diode, forcing current into the coupling capacitor until the voltage at the input is again 0V, and the comparator turns off. This forces the sync tip clamp to always be 0V, setting the offset for the entire video signal. The C-Channel is slaved to the Y-Channel and clamped to a 500mV level at the input. FIGURE 26. PACKAGE POWER DISSIPATION vs AMBIENT **TEMPERATURE** Figure 27 shows the setup for testing the clamp's response to a large step response at the input. FIGURE 27. DC STEP RESPONSE CIRCUIT Once the signals are clamped at the input they are level shifted by +65mV before being amplified by a gain of x2. #### Line Drift and DC Restore The input coupling capacitor value is chosen from the system requirements. A typical DC-restore application using an NTSC video horizontal sync will result in a 60µs hold time (64µs line time minus 4µs sample time). The typical input bias current to the video amplifier is 1µA for the Y and CVBS channels, so for a 60µs hold time, and a 0.01µF capacitor, the output voltage drift is 6mV in one line. The restore amplifier can provide a typical source current of 2.6mA to charge the coupling capacitor, so with a 4µs sampling time, the output can be corrected by 1000mV in each line. The drift on the chroma channel is less than 1mV per line. Using a smaller value capacitors increases both the voltage that can be corrected, as well as the droop while being held. Likewise, using a larger value reduces the correction and droop voltages. A sample of charging and droop rates are shown in Table 1. intersil FN6319.2 August 25, 2008 TABLE 1. TABLE OF CHARGE STORAGE CAPACITOR VS DROOP CHARGING RATES FOR Y AND CVBS CHANNELS | CAP VALUE<br>(nF) | DROOP IN 60µs<br>(mV) | CHARGE IN 4µs<br>(mV) | | | |-------------------|-----------------------|-----------------------|--|--| | 10 | 6 | 1000 | | | | 33 | 1.8 | 315 | | | | 100 | 0.6 | 100 | | | $$V_{DROOP} = \frac{I_B}{CAP \ Value} \times (Line \ Time - Sample \ Time)$$ (EQ. 1) $$V_{CHARGE} = \frac{I_{CLAMP}}{CAP \ Value} \times (Sample \ Time)$$ (EQ. 2) #### The Sallen Key Low Pass Filter The Sallen Key is a classic low pass configuration. This provides a very stable low pass function, and in the case of the ISL59119, a five-pole roll-off at 8MHz. The five-pole function is accomplished with a second order Sallen Key filter in series with and before a third order Sallen Key. ## **Output Coupling** The ISL59119 can be AC or DC coupled to its output. When AC coupling, a $220\mu F$ coupling capacitor is recommended to ensure that low frequencies are passed, preventing video "tilt" or "droop" across a line. The ISL59119's internal sync clamp makes it possible to DC couple the output to a video load, eliminating the need for any AC coupling capacitors, saving board space, cost, and eliminating any "tilt" or offset shift in the output signal. The trade-off is larger supply current draw, since the DC component of the signal is now dissipated in the load resistor. Typical load current for AC coupled signals is 5mA compared to 10mA for DC coupling. ## **Output Drive Capability** The ISL59119 does not have internal short circuit protection circuitry. If the output is shorted indefinitely, the power dissipation could easily overheat the die or the current could eventually compromise metal integrity. Maximum reliability is maintained if the output current never exceeds ±40mA. This limit is set by the design of the internal metal interconnect. Note that for transient short circuits, the part is robust. Short circuit protection can be provided externally with a back match resistor in series with the output placed close as possible to the output pin. In video applications, this would be a $75\Omega$ resistor and would provide adequate short circuit protection to the device. Care should still be taken not to stress the device with a short at the output. #### **Power Dissipation** With the high output drive capability of the ISL59119, it is possible to exceed the +125°C absolute maximum junction temperature under certain load current conditions. Therefore, it is important to calculate the maximum junction temperature for an application to determine if load conditions or package types need to be modified to assure operation of the amplifier in a safe operating area. The maximum power dissipation allowed in a package is determined according to Equation 3: $$PD_{MAX} = \frac{T_{JMAX} - T_{AMAX}}{\Theta_{JA}}$$ (EQ. 3) Where: T<sub>JMAX</sub> = Maximum junction temperature T<sub>AMAX</sub> = Maximum ambient temperature $\Theta_{JA}$ = Thermal resistance of the package The maximum power dissipation actually produced by an IC is the total quiescent supply current times the total power supply voltage, plus the power in the IC due to the load, or: for sourcing use Equation 4: $$PD_{MAX} = V_{S} \times I_{SMAX} + (V_{S} - V_{OUT}) \times \frac{V_{OUT}}{R_{L}}$$ (EQ. 4) for sinking use Equation 5: $$PD_{MAX} = V_S \times I_{SMAX} + (V_{OUT} - V_S) \times I_{LOAD}$$ (EQ. 5) Where: V<sub>S</sub> = Supply voltage I<sub>SMAX</sub> = Maximum quiescent supply current V<sub>OUT</sub> = Maximum output voltage of the application R<sub>LOAD</sub> = Load resistance tied to ground I<sub>LOAD</sub> = Load current # Power Supply Bypassing Printed Circuit Board Layout As with any modern operational amplifier, a good printed circuit board layout is necessary for optimum performance. Lead lengths should be as short as possible. The power supply pin must be well bypassed to reduce the risk of oscillation. For normal single supply operation, a single 4.7 $\mu$ F tantalum capacitor in parallel with a 0.1 $\mu$ F ceramic capacitor from V<sub>S</sub>+ to GND will suffice. #### Printed Circuit Board Layout For good AC performance, parasitic capacitance should be kept to minimum. Use of wire wound resistors should be avoided because of their additional series inductance. Use of sockets should also be avoided if possible. Sockets add parasitic inductance and capacitance that can result in compromised performance. FN6319.2 August 25, 2008 # Small Outline Package Family (SO) #### **MDP0027** **SMALL OUTLINE PACKAGE FAMILY (SO)** | | | INCHES | | | | | | | | |--------|-------|--------|------------------|---------------------------|------------------|------------------|------------------|-----------|-------| | SYMBOL | SO-8 | SO-14 | SO16<br>(0.150") | SO16 (0.300")<br>(SOL-16) | SO20<br>(SOL-20) | SO24<br>(SOL-24) | SO28<br>(SOL-28) | TOLERANCE | NOTES | | Α | 0.068 | 0.068 | 0.068 | 0.104 | 0.104 | 0.104 | 0.104 | MAX | - | | A1 | 0.006 | 0.006 | 0.006 | 0.007 | 0.007 | 0.007 | 0.007 | ±0.003 | - | | A2 | 0.057 | 0.057 | 0.057 | 0.092 | 0.092 | 0.092 | 0.092 | ±0.002 | - | | b | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | ±0.003 | - | | С | 0.009 | 0.009 | 0.009 | 0.011 | 0.011 | 0.011 | 0.011 | ±0.001 | - | | D | 0.193 | 0.341 | 0.390 | 0.406 | 0.504 | 0.606 | 0.704 | ±0.004 | 1, 3 | | Е | 0.236 | 0.236 | 0.236 | 0.406 | 0.406 | 0.406 | 0.406 | ±0.008 | - | | E1 | 0.154 | 0.154 | 0.154 | 0.295 | 0.295 | 0.295 | 0.295 | ±0.004 | 2, 3 | | е | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | Basic | - | | L | 0.025 | 0.025 | 0.025 | 0.030 | 0.030 | 0.030 | 0.030 | ±0.009 | - | | L1 | 0.041 | 0.041 | 0.041 | 0.056 | 0.056 | 0.056 | 0.056 | Basic | - | | h | 0.013 | 0.013 | 0.013 | 0.020 | 0.020 | 0.020 | 0.020 | Reference | - | | N | 8 | 14 | 16 | 16 | 20 | 24 | 28 | Reference | - | ### Rev. M 2/07 #### NOTES: - 1. Plastic or metal protrusions of 0.006" maximum per side are not included. - 2. Plastic interlead protrusions of 0.010" maximum per side are not included. - 3. Dimensions "D" and "E1" are measured at Datum Plane "H". 10 4. Dimensioning and tolerancing per ASME Y14.5M-1994 All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com intersil