# SH74572

# **RENESAS MCU**

R01DS0189EJ0120 Rev.01.20 Sep 10, 2012

#### 1. Overview

The SH7457 Group is a single-chip RISC (reduced instruction set computer) microcontroller based on a Renesas original RISC CPU core.

Basically the SH7457 Group is the same as the SH7456 Group. Please refer to SH7455 Group, SH7456 Group User's Manual: Hardware Rev.1.10 (Sep 22, 2011). Table 1.1 shows the differences between the SH7456 Group and the SH7457 Group.

\* Henceforth, the bold letter portion (shaped portion) shows a difference from SH7456 Group.

#### Table 1.1 Products

| Group  | Product | Model       | CPU<br>Frequency | Memory Capacity                                                                             | Package      | FlexRay | Operating<br>temperature<br>(Ta) |
|--------|---------|-------------|------------------|---------------------------------------------------------------------------------------------|--------------|---------|----------------------------------|
| SH7457 | SH74572 | R5F74572LBG | 240MHz           | ROM: 1 Mbyte                                                                                | PRBG0176GA-A | Yes     | -40 to + <b>105</b> °C           |
| SH7455 | SH74552 | R5F74552KBG | 160MHz           | IL memory: 8 Kbytes,                                                                        | -            | Yes     | -40 to +125°C                    |
| SH7456 | SH74562 | R5F74562KBG |                  | OL memory: 16 Kbytes, and SHwyRAM: 256 Kbytes                                               | -            | No      |                                  |
| SH7459 | SH74593 | R5F74593LBG | 240MHz           | ROM: 1.5 Mbytes<br>IL memory: 8 Kbytes,<br>OL memory: 16 Kbytes, and<br>SHwyRAM: 512 Kbytes | · · ·        | Yes     | -40 to +105°C                    |

#### 2. Details

This section shows the details of the difference from SH7455 Group, SH7456 Group User's Manual: Hardware Rev.1.10 (Sep 22, 2011). Table 2.1 shows the difference between the SH74562 and the SH74572.

#### Table 2.1 Difference between SH74562 and SH74572

| Page | Description                                                |
|------|------------------------------------------------------------|
| 1-4  | Table 1.1 Specifications Overview: Descriptions of CPG     |
|      | Product CPU clock (Ick)                                    |
|      | SH74562 160 MHz maximum                                    |
|      | SH74572 240 MHz maximum                                    |
| 1-6  | Table 1.1 Specifications Overview: Descriptions of FlexRay |
|      | Product Channels of FlexRay                                |
|      | SH74562 None: SH7456 Group                                 |
|      | SH74572 Two channels: SH7457 Group                         |



#### SH74572

| Page  | Description                                                                                   |  |  |  |  |  |  |  |
|-------|-----------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 1-7   | Table 1.1 Specifications Overview: Descriptions of Operating temperature                      |  |  |  |  |  |  |  |
|       | Product Model                                                                                 |  |  |  |  |  |  |  |
|       |                                                                                               |  |  |  |  |  |  |  |
|       | SH74572 Ta = -40°C to +105°C                                                                  |  |  |  |  |  |  |  |
|       | Table 1.2 Products                                                                            |  |  |  |  |  |  |  |
|       | Product Model FlexRay                                                                         |  |  |  |  |  |  |  |
|       | SH74562 R5F74562KBG No                                                                        |  |  |  |  |  |  |  |
|       | SH74572 R5F74572LBG Yes                                                                       |  |  |  |  |  |  |  |
|       |                                                                                               |  |  |  |  |  |  |  |
|       | Please refer to Appendix A.                                                                   |  |  |  |  |  |  |  |
| 1-8   | Figure 1.1 Block Diagram                                                                      |  |  |  |  |  |  |  |
|       | Product SH-4A core clock                                                                      |  |  |  |  |  |  |  |
|       | SH74562 SH-4A core (160 MHz maximum)                                                          |  |  |  |  |  |  |  |
|       | SH74572 SH-4A core ( <b>240</b> MHz maximum)                                                  |  |  |  |  |  |  |  |
| 1-9   | Figure 1.2 Pin Arrangement (Top Transparent View)                                             |  |  |  |  |  |  |  |
| 1-15  | Table 1.3 Pin Functions of pin A6                                                             |  |  |  |  |  |  |  |
|       | Product A6 pin                                                                                |  |  |  |  |  |  |  |
|       | SH74562 Vcc                                                                                   |  |  |  |  |  |  |  |
|       | SH74572 Vss                                                                                   |  |  |  |  |  |  |  |
|       |                                                                                               |  |  |  |  |  |  |  |
|       | Please refer to Appendix B.                                                                   |  |  |  |  |  |  |  |
| 14-1  | Table 14.1 Relation between Input Frequency and Input Clock                                   |  |  |  |  |  |  |  |
|       | Figure 14.1 Block Diagram of CPG                                                              |  |  |  |  |  |  |  |
|       | Product PLL frequency multiplier (input to CPU)                                               |  |  |  |  |  |  |  |
|       | SH74562 X8.                                                                                   |  |  |  |  |  |  |  |
|       | SH74572 X12.                                                                                  |  |  |  |  |  |  |  |
|       | Please refer to Appendix C.                                                                   |  |  |  |  |  |  |  |
| 14-1  | Table 14.1 Relation between Input Frequency and Input Clock                                   |  |  |  |  |  |  |  |
|       | Product CPU clock(MHz)                                                                        |  |  |  |  |  |  |  |
|       | SH74562 160.                                                                                  |  |  |  |  |  |  |  |
|       | SH74502 100.<br>SH74572 <b>240</b>                                                            |  |  |  |  |  |  |  |
|       |                                                                                               |  |  |  |  |  |  |  |
|       | Please refer to Appendix C.                                                                   |  |  |  |  |  |  |  |
| 15-60 | Table 15.9 Minimum of Interrupt Response Time: Response time (Minimum)                        |  |  |  |  |  |  |  |
|       | Product NMI IRQ Peripheral Module Remarks                                                     |  |  |  |  |  |  |  |
|       | SH74562 40lcyc + S × lcyc 36lcyc + S × lcyc 32lcyc + S × lcyc When lcyc:Scyc: Pcyc = 4:2:1    |  |  |  |  |  |  |  |
|       | SH74572 55 lcyc + S × lcyc 49 lcyc + S × lcyc 43 lcyc + S × lcyc When lcyc:Scyc: Pcyc = 6:2:1 |  |  |  |  |  |  |  |
|       |                                                                                               |  |  |  |  |  |  |  |
| 38-1  | Please refer to Appendix D.                                                                   |  |  |  |  |  |  |  |
| 30-1  | Table 38.1 Absolute Maximum Ratings                                                           |  |  |  |  |  |  |  |
|       | Product Power dissipation (Pd)                                                                |  |  |  |  |  |  |  |
|       | SH74562 1000 mW ,Ta = -40°C to +125°C                                                         |  |  |  |  |  |  |  |
|       | SH74572 <b>1200</b> mW ,Ta = -40°C to + <b>105</b> °C                                         |  |  |  |  |  |  |  |
|       | Please refer to Appendix E.                                                                   |  |  |  |  |  |  |  |
| 38-1  | Table 38.1 Absolute Maximum Ratings                                                           |  |  |  |  |  |  |  |
|       | Product Operating temperature (Topr)                                                          |  |  |  |  |  |  |  |
|       | SH74562 $-40^{\circ}$ C to +125°C                                                             |  |  |  |  |  |  |  |
|       | SH74572 -40°C to + <b>105</b> °C                                                              |  |  |  |  |  |  |  |
|       |                                                                                               |  |  |  |  |  |  |  |
|       | Please refer to Appendix E.                                                                   |  |  |  |  |  |  |  |
|       |                                                                                               |  |  |  |  |  |  |  |



#### SH74572

| Page  | Description                                                    |  |  |  |  |  |
|-------|----------------------------------------------------------------|--|--|--|--|--|
| 38-10 | Table 38.14 DC Characteristics - Supply Current                |  |  |  |  |  |
|       | Product Core supply current (Vdd power supply)                 |  |  |  |  |  |
|       | SH74562 IDD is 480 mA(maximum) Ick = 160 MHz                   |  |  |  |  |  |
|       | SH74572 IDD is <b>560</b> mA(maximum) Ick = <b>240</b> MHz     |  |  |  |  |  |
|       | Please refer to Appendix F.                                    |  |  |  |  |  |
| 38-11 | 38.3 AC Characteristics: Descriptions of the timing conditions |  |  |  |  |  |
|       | Product The timing conditions of AC Characteristics            |  |  |  |  |  |
|       | SH74562 Ta = -40°C to +125°C                                   |  |  |  |  |  |
|       | SH74572 Ta = $-40^{\circ}$ C to $+105^{\circ}$ C               |  |  |  |  |  |
|       | Please refer to Appendix G.                                    |  |  |  |  |  |



# Appendix A

### Section 1 Overview

### 1.2 Product Line Overview

Table 1.2 lists the products.

#### Table 1.2 Products

| Product | Model       | <b>ROM Capacity</b> | RAM Capacity              | Package      | FlexRay |
|---------|-------------|---------------------|---------------------------|--------------|---------|
| SH74552 | R5F74552KBG | 1 Mbyte             | IL memory: 8 Kbytes,      | PRBG0176GA-A | Yes     |
| SH74562 | R5F74562KBG |                     | OL memory: 16 Kbytes, and |              | No      |
| SH74572 | R5F74572LBG | _                   | SHwyRAM: 256 Kbytes       |              | Yes     |
| SH74593 | R5F74593LBG | 1.5 Mbyte           | IL memory: 8 Kbytes,      | -            | Yes     |
|         |             |                     | OL memory: 16 Kbytes, and |              |         |
|         |             |                     | SHwyRAM: 512 Kbytes       |              |         |



## Appendix B

### Section 1 Overview

### 1.4 Pin Arrangement

Figure 1.2 shows the pin arrangement.

|   | 1                               | 2                        | 3                                 | 4                      | 5                                    | 6                                    | 7                                    | 8                         | 9                                 | 10                                           | 11                                            | 12                                          | 13                                          | 14                                          | 15                               |   |
|---|---------------------------------|--------------------------|-----------------------------------|------------------------|--------------------------------------|--------------------------------------|--------------------------------------|---------------------------|-----------------------------------|----------------------------------------------|-----------------------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|----------------------------------|---|
| Ą | Vss (N.C.)                      | PG0/<br>MOSI0/<br>TO40   | PF5/<br>SCL/<br>(CTX3)            | PF1/<br>CTX0           | DET3OR5                              | Vss                                  | PL8/<br>TIA14/<br>IRQ7/<br>DREQ3     | PL6/<br>TIA12/<br>(TIF1A) | PH15/<br>DROD7/<br>TO37/<br>DDC15 | PH13/<br>DROD5/<br>(TO35)/<br>DDC13          | PH9/<br>DROD1/<br>(TO31)/<br>DDC09/<br>CTS2#  | PH5/<br>DROD13/<br>TO25/<br>DDC05/<br>TIA01 | PH2/<br>DROD10/<br>TO22/<br>DDC02/<br>TIF1A | PH0/<br>DROD8/<br>TO20/<br>DDC00/<br>TIF0A  | Vss (N.C.)                       | A |
| 3 | PG1/<br>MISO0/<br>TO41          | PG2/<br>RSPCK0/<br>TO42  | PG3/<br>TO43/<br>SSL00/<br>(IRQ7) | PF4/<br>SDA/<br>(CRX3) | PF0/<br>CRX0                         | ASEBRK#/<br>BRKACK                   | PL9/<br>TIA15/<br>AUDREVT#           | PL5/<br>TIA11/<br>(TIF0B) | PL2/<br>DROWR                     | PH12/<br>DROD4/<br>TO34/<br>DDC12            | PH8/<br>DROD0/<br>(TO30)/<br>DDC08/<br>RTS2#  | PH4/<br>DROD12/<br>TO24/<br>DDC04/<br>TIA00 | PH1/<br>DROD9/<br>TO21/<br>DDC01/<br>TIF0B  | PH3/<br>DROD11/<br>TO23/<br>DDC03/<br>TIF1B | PK14/<br>AUDRSYNi                | в |
| С | PG4/<br>IRQ2/<br>TO44/<br>SSL01 | Vss                      | WDTOVF#                           | Vdd                    | Vdd                                  | Vdd                                  | PL4/<br>TIA10/<br>(TIF0A)            | Vss                       | Vcc                               | PH14/<br>DROD6/<br>(TO36)/<br>DDC14/<br>IRQ1 | PH10/<br>DROD2/<br>(TO32)/<br>DDC10           | PH6/<br>DROD14/<br>TO26/<br>DDC06/<br>TIA02 | PK12/<br>AUDRD3                             | PK13/<br>AUDRCLK                            | PK11/<br>AUDRD2                  | с |
| D | FWE                             | RESET#                   | Vss                               | Vss                    | Vdd                                  | Vdd                                  | PL3/<br>IRQ6                         | Vss                       | Vcc                               | PH11/<br>DROD3/<br>(TO33)/<br>DDC11          | PH7/<br>DROD15/<br>(TO27)/<br>DDC07/<br>TIA03 | PK8/<br>DREQ2                               | PK9/<br>AUDRD0/<br>RTS3#                    | PK10/<br>AUDRD1/<br>CTS3#                   | PK6/<br>TXD3                     | D |
| E | MD1                             | NMI                      | Vss                               | Vss                    |                                      |                                      |                                      |                           |                                   |                                              |                                               | Vss                                         | PK0/<br>IRQ5/<br>SSL10                      | PK5/<br>DINC4/<br>RXD3                      | PJ14/<br>TXD1/<br>MOSI1          | Е |
| F | XTAL                            | EXTAL                    | Vss                               | Vss                    |                                      |                                      |                                      |                           |                                   |                                              |                                               | Vcc                                         | PJ10/<br>RXD0/<br>PWMOFF4/<br>AD0TRG#       | PJ15/<br>SCK1/<br>PSPCK1                    | PJ13/<br>RXD1/<br>MISO1          | F |
| G | PLLVss                          | PLLVcc                   | MD0                               | MPMD                   |                                      |                                      |                                      |                           |                                   |                                              |                                               | PJ1/<br>(CTX0)/<br>FTXA                     | PJ7/<br>CTX3/<br>TIF2B/<br>TXD2             | PJ12/<br>SCK0/<br>TCLKB/<br>(IRQ0)          | PJ11/<br>TXD0/<br>AD0END         | G |
| Η | тск                             | TMS                      | MD2                               | TRST#                  |                                      |                                      |                                      |                           |                                   |                                              |                                               | PJ0/<br>(CRX0)/<br>FRXA                     | PJ4/<br>CRX2/<br>FTXENA/<br>CTS0#           | PJ6/<br>CRX3/<br>TIF2A/<br>RXD2/<br>TIA04   | PJ5/<br>CTX2/<br>FTXENB/<br>SCK2 | н |
| J | PD1/<br>PDIDATA1                | TDO                      | TDI                               | Vss                    |                                      |                                      |                                      |                           |                                   |                                              |                                               | PN1/<br>AD1IN1                              | PN0/<br>AD1IN0                              | PJ3/<br>CTX1/<br>FTXB/<br>RTS0#             | PJ2/<br>CRX1/<br>FRXB            | J |
| ĸ | PD4/<br>PDIDATA4                | PD3/<br>PDIDATA3         | Vss                               | Vss                    |                                      |                                      |                                      |                           |                                   |                                              |                                               | PN4/<br>AD1IN4                              | PN5/<br>AD1IN5                              | AVss                                        | AVcc                             | к |
| L | PD8/<br>PDIDATA8                | PD7/<br>PDIDATA7         | Vcc                               | Vcc                    |                                      |                                      |                                      |                           |                                   |                                              |                                               | PM0/<br>AD0IN0                              | AVss                                        | AVREFL                                      | AVREFH                           | L |
| м | PD9/<br>PDIDATA9                | PD6/<br>PDIDATA6         | PD0/<br>PDIDATA0                  | Vss                    | Vss                                  | Vss                                  | Vdd                                  | Vdd                       | PC6/<br>CLKOUT/<br>TO36           | Vcc                                          | Vss                                           | AVss                                        | PM4/<br>AD0IN4                              | AVREFL                                      | AVREFH                           | М |
| N | PD10/<br>PDIWR                  | PD5/<br>PDIDATA5         | PA4/<br>TO04/<br>DDB04            | PA7/<br>TO07/<br>DDB07 | PA10/<br>TO12/<br>DDB10/<br>PSLDATA0 | PA11/<br>TO13/<br>DDB11/<br>PSLDATA1 | Vdd                                  | Vdd                       | PC1/<br>TO31/<br>MISO2            | Vcc                                          | Vss                                           | PM2/<br>AD0IN2                              | PM6/<br>AD0IN6                              | PM9/<br>AD0IN9                              | AVss                             | N |
| 5 | PD2/<br>PDIDATA2                | PA3/<br>TO03/<br>DDB03   | PA0/<br>TO00/<br>DDB00            | PA2/<br>TO02/<br>DDB02 | PA6/<br>TO06/<br>DDB06               | PA9/<br>TO11/<br>DDB09/<br>PSLCLKA   | PA13/<br>TO15/<br>DDB13/<br>PSLDATA3 | PB1/<br>PWMOFF1<br>DINB1  | PC0/<br>TO30/<br>MOSI2/<br>(IRQ6) | PC3/<br>TO33/<br>SSL20/<br>IRQ0              | PM15/<br>AD0IN15                              | PM13/<br>AD0IN13                            | PM11/<br>AD0IN11                            | PM8/<br>AD0IN8                              | AVcc                             | Ρ |
| ٦ | Vss (N.C.)                      | PE15/<br>TO27/<br>PSLCLR | PA1/<br>TO01/<br>DDB01            | PA5/<br>TO05/<br>DDB05 | PA8/<br>TO10/<br>DDB08/<br>PSLCLKB   | PA12/<br>TO14/<br>DDB12/<br>PSLDATA2 | PB0/<br>PWMOFF0/<br>DINB0            | PB3/<br>PWMOFF3<br>DINB3  | PC2/<br>TO32/<br>RSPCK2/<br>DREQ0 | PC5/<br>TO35                                 | PC14                                          | PM14/<br>AD0IN14                            | PM12/<br>AD0IN12                            | PM10/<br>AD0IN10                            | AVcc (N.C.                       | R |
| - | 1                               | 2                        | 3                                 | 4                      | 5                                    | 6                                    | 7                                    | 8                         | 9                                 | 10                                           | 11                                            | 12                                          | 13                                          | 14                                          | 15                               | - |

Figure 1.2 Pin Arrangement (Top Transparent View)



### Appendix C

### Section 14 Clock Generator (CPG)

#### 14.1 Overview

Table 14.1 lists the relation between input frequency and input clock.

#### Table 14.1 Relation between Input Frequency and Input Clock

|                 | PLL frequency  |           |            |             |              |               |
|-----------------|----------------|-----------|------------|-------------|--------------|---------------|
| Input frequency | multiplier     | CPU clock | SHwy clock | Peripheral  | Peripheral A | FlexRay clock |
| (MHz)           | (input to CPU) | (MHz)     | (MHz)      | clock (MHz) | clock (MHz)  | (MHz)         |
| 20              | ×12            | 240       | 80         | 40          | 80           | 80            |



### Appendix D

### Section15 Interrupt Controller (INTC)

#### 15.5 Interrupt Response Time

Table 15.9 shows the interrupt response time, which is the interval from when an interrupt request occurs until the interrupt exception handling is started and the start instruction of the interrupt handling is fetched.

#### Table 15.9 Interrupt Response Time

|                                        | Item                                                                                                     | NMI                               | IRQ                               | Peripheral<br>Module             | –<br>Remarks                               |
|----------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------------------|----------------------------------|--------------------------------------------|
| Priority determinat                    | tion time                                                                                                | 7 Рсус                            | 6 Pcyc                            | 5Pcyc                            |                                            |
| Wait time until the current sequence   | CPU finishes the                                                                                         |                                   | S-1 (≥ 0) × Icyc                  |                                  |                                            |
| handling begins (s<br>a SHwy bus reque | n interrupt exception<br>saving SR and PC) until<br>est is issued to fetch the<br>the interrupt handling |                                   | 11lcyc + 1Scyc                    |                                  |                                            |
| Response time                          | Total                                                                                                    | (S + 10) lcyc<br>+ 1Scyc + 7 Pcyc | (S + 10) lcyc<br>+ 1Scyc + 6 Pcyc | (S + 10) lcyc<br>+ 1Scyc + 5Pcyc |                                            |
|                                        | Minimum                                                                                                  | 55lcyc + S × lcyc                 | 49lcyc + S × lcyc                 | 43lcyc + S × lcyc                | When<br>lcyc:Scyc:<br>Pcyc = <b>6</b> :2:1 |

Legend:

Icyc: Period for one CPU clock cycle

Scyc: Period for one SHwy clock cycle

Pcyc: Period for one peripheral clock cycle

S: Number of instruction execution states



#### Appendix E

#### Section 38 Electrical Characteristics

#### 38.1 Absolute Maximum Ratings

Table 38.1 shows the absolute maximum ratings.

#### Table 38.1 Absolute Maximum Ratings

|                  | Item                             | Symbol        | Rating              | Unit | Remarks                       |
|------------------|----------------------------------|---------------|---------------------|------|-------------------------------|
| Power supply     | / <sub>dd</sub>                  | Vdd           | -0.3 to +2.0        | V    |                               |
| voltage          | /cc, PLLVcc                      | Vcc           | –0.3 to +6.5        | V    | _                             |
| 1 0              | /cc power supply related<br>bins | Vin           | -0.3 to Vcc +0.3    | V    |                               |
| Analog supply    | /oltage                          | AVcc          | –0.3 to +6.5        | V    |                               |
| Analog referen   | ce voltage                       | AVREFH        | -0.3 to AVcc +0.3   | V    | AVREFH > AVREFL               |
|                  |                                  | AVREFL        | -0.3 to AVss +0.3   | V    | _                             |
| Analog input vo  | ltage                            | VAN           | -0.3 to AVcc +0.3   | V    |                               |
| Vss differential | voltage                          | Vss – PLLVss  | -0.1 to +0.1        | V    |                               |
|                  |                                  | Vss – AVss    | -0.1 to +0.1        | V    | _                             |
|                  |                                  | PLLVss – AVss | -0.1 to +0.1        | V    | _                             |
| Maximum input    | Digital input pins               | Imax          | -20 to +20          | mA   |                               |
| current per pin* | <sup>2</sup> Analog input pins   | Imax          | -20 to +20          | mA   | _                             |
| (per pin)        |                                  |               |                     |      |                               |
| Power dissipati  | on                               | Pd            | 1200                | mW   | Ta = -40°C to + <b>105</b> °C |
| Operating temp   | erature*1                        | topr          | –40 to + <b>105</b> | °C   |                               |
| Storage temper   | ature                            | tstg          | -55 to +125         | °C   | Before assembly               |

[Usage Notes]

Operating the MCU in excess of the absolute maximum ratings may result in permanent damage. Be sure to use the MCU in compliance with the connection of power pins, combination conditions of applicable power supply voltages, voltage applicable to each pin, and conditions of output voltage, as specified in the manual. Connecting a non-specified power supply or using the MCU at an incorrect voltage may result in permanent damage of the MCU or the system that contains the MCU.

Notes: \*1 This does not guarantee that the microcomputer can operate continuously at 85°C-plus. Consult Renesas if the microcomputer is going to be used for 85°C-plus applications.

\*2 Ensure that the current input duration does not exceed 10 ms and that the total current input does not exceed 100 mA.



### Appendix F

#### Section 38 Electrical Characteristics

#### Table 38.14DC Characteristics - Supply Current

Recommended Operating Conditions: Vcc = PLLVcc =  $5.0 \text{ V} \pm 0.5 \text{ V}/3.3 \text{ V} \pm 0.3 \text{ V}$ , AVcc =  $5.0 \text{ V} \pm 0.5 \text{ V}/3.3 \text{ V} \pm 0.3 \text{ V}$ 

| 11                                                                              | em                      | Symbol                    | Min. | Тур. | Max. | Unit         | Measurement<br>Conditions |
|---------------------------------------------------------------------------------|-------------------------|---------------------------|------|------|------|--------------|---------------------------|
| Core supply current (V                                                          | dd power supply)        | I <sub>DD</sub>           | _    | _    | 560  | mA           | lck = <b>240</b> MHz      |
| System consumption of supply)* <sup>1</sup> (Including fla programming and eras | I <sub>CC</sub>         | _                         | _    | 90   | mA   | Pck = 40 MHz |                           |
| PLL supply current (PL                                                          | LVcc power supply)      | I <sub>PLL</sub>          | _    | _    | 10   | mA           |                           |
| Analog supply current                                                           | During A/D conversion   | I <sub>AVcc</sub>         | _    | _    | 10   | mA           | 2 modules,                |
| (AVcc power supply)                                                             | Awaiting A/D conversion | _                         | _    | _    | 1    | mA           | Pck = 40MHz               |
| ADC reference power                                                             | During A/D conversion   | <b>I</b> <sub>AVREF</sub> | _    | _    | 4    | mA           | 2 modules,                |
| supply current<br>(AVREF)                                                       | Awaiting A/D conversion | _                         |      |      | 3.5  | mA           | Pck = 40MHz               |

Notes: \*1 An inrush current of about 100 mA will be caused at power on.

• When the A/D converter is not used, do not leave the AVcc, AVref, and AVss pins open.

• The supply current is measured when  $V_{IH}$ min = Vcc - 0.5 V,  $V_{IL}$  = 0.5 V, with all output pins unloaded.



### Appendix G

### Section 38 Electrical Characteristics

### 38.3 AC Characteristics

• The timing conditions without specifications are the following :

 $Vdd = 1.5 V + 0.15 V, -0.1 V, Vcc = PLLVcc = 5.0 V \pm 0.5 V/3.3 V \pm 0.3 V, AVcc = 5.0 V \pm 0.5 V/3.3 V \pm 0.3 V, AVREFH = 4.5 V to AVcc/3.0 V to AVcc,$ 

 $Vss = PLLVss = AVss = AVREFL = 0 V, Ta = -40^{\circ}C to +105^{\circ}C$ 

When not otherwise specified, the input threshold value is the value under conditions where all module input pins for the same channel are set to the same characteristics. When not otherwise specified, the output driving ability is the value under conditions where all module output pins for the same channel are set to the same characteristics.

• Standard values are guaranteed when the output load capacity of the measurement pin is 15 pF to 50 pF. Note that the output load capacity of the CLKOUT pin is 15pF to 30pF.





Figure 38.3 Output Timing Check Points at Characteristics Measurement



0.2 Vcc

**REVISION HISTORY** 

### SH74572 Datasheet

|      |              |            | Description                                              |
|------|--------------|------------|----------------------------------------------------------|
| Rev. | Date         | Page       | Summary                                                  |
| 1.10 | Oct 26, 2011 | -          | First edition issued                                     |
| 1.20 | Sep 10, 2012 | Throughout | Document number added                                    |
|      |              | Datasheet  |                                                          |
|      |              | 1          | 1. Overview: Description changed.                        |
|      |              |            | From: the SH7457 Group is the same as the SH7455 Group.  |
|      |              |            | To : the SH7457 Group is the same as the SH7456 Group.   |
|      |              |            | Table 1.1 Products: SH7459 Group added.                  |
|      |              |            | Table 2.1 : Title and description changed.               |
|      |              |            | From: Difference between SH74552 and SH74572             |
|      |              |            | To : Difference between SH74562 and SH74572              |
|      |              | 4          | Appendix A Table 1.2 Products: SH7459 Group added.       |
|      |              | Last Page  | The following items added                                |
|      |              |            | - General Precautions in the Handing of MPU/MCU Products |
|      |              |            | - Notice                                                 |

All trademarks and registered trademarks are the property of their respective owners.

#### General Precautions in the Handling of MPU/MCU Products

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

1. Handling of Unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

- The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.
- 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
  - In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed.

In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

- The reserved addresses are provided for the possible future expansion of functions. Do
  not access these addresses; the correct operation of LSI is not guaranteed if they are
  accessed.
- 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

- When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.
- 5. Differences between Products

Before changing from one product to another, i.e. to one with a different part number, confirm that the change will not lead to problems.

— The characteristics of MPU/MCU in the same group but having different part numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different part numbers, implement a system-evaluation test for each of the products.

#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or
- technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.

\*Standard\*: Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for which it is not intended. Renesas Electronics shall not be in any way liable for any application for which the product is not intended by Nenesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics products.
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



#### SALES OFFICES

Refer to "http://www.renesas.com/" for the latest and detailed information

#### **Renesas Electronics Corporation**

http://www.renesas.com

 Renesas Electronics America Inc.

 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A.

 Tel: +1-408-588-6000, Fax: +1-408-588-6130

 Renesas Electronics Canada Limited

 101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada

 Tel: +1-905-989-5441, Fax: +1-905-988-3220

 Renesas Electronics Europe Limited

 Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K

 Tel: +49-215-85100, Fax: +44-1628-585-900

 Renesas Electronics Europe GmbH

 Arcadiastrase 10, 40472 Dusseldorf, Germany

 Tel: +92-21-65030, Fax: +44-1628-585-900

 Renesas Electronics China) Co., Ltd.

 The Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China

 Tel: +96-21-55, Fax: +86-10-8235-7679

 Renesas Electronics (Shanghai) Co., Ltd.

 Unit 1204, 205, AZIA Center, No.1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China

 Tel: +862-7877-1818, Fax: +862-2886-7789

 Renesas Electronics Hong Kong Limited

 Unit 1201-151, 16/F., Towr 2., Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong

 Tel: +852-2886-9318, Fax: +852 2886-9022/9044

 Renesas Electronics Taiwan Co., Ltd.

 137. No. 363, Fu Shing Month Road, Taipei, Taiwan

 138., No. 353, Fu Shing Notth Road, Taipei, Taiwan

 <t