

## ML22594-xxxMB

### 4-Channel Mixing Speech Synthesis LSI with Built-in MASK ROM for Automotive

### **GENERAL DESCRIPTION**

The ML22594-xxx is 4-channel mixing speech synthesis LSIs with built-in MASK ROM for voice data. These LSIs incorporate into them an HQ-ADPCM decoder that enables high sound quality, 16-bit D/A converter, low-pass filter, 1.0 W monaural speaker amplifier for driving speakers, and over-current detectible function for Speaker Pins. And the high quality and a long time sound regeneration is possible by using the voice regeneration which the outside ROM was used for.

Since functions necessary for voice output are all integrated into a single chip, a system can be upgraded with audio features by only using one of these LSIs.

• Capacity of internal memory and the maximum voice production time (when HQ-ADPCM<sup>\*\*1</sup> method used)

|  | Product name    | ROM capacity         | Maximum                    | voice production t          | time (sec)                  |
|--|-----------------|----------------------|----------------------------|-----------------------------|-----------------------------|
|  | Floduct hame    | ROM capacity         | f <sub>sam</sub> = 8.0 kHz | f <sub>sam</sub> = 16.0 kHz | f <sub>sam</sub> = 32.0 kHz |
|  | MI 22504 . voor | 6 Mbits(Internal)    | 243                        | 121                         | 60                          |
|  | ML22594- xxx    | 128 Mbits(Exteranal) | 5240                       | 2620                        | 1310                        |

### FEATURES

 Technology

| • ROM capacity:                                | Internal 6Mbits, External 128Mbits (Max)                                   |
|------------------------------------------------|----------------------------------------------------------------------------|
| • Speech synthesis method:                     | Can be specified for each phrase.                                          |
|                                                | HQ-ADPCM / 8-bit non-linear PCM / 8-bit PCM / 16-bit PCM                   |
| • Sampling frequency:                          | Can be specified for each phrase.                                          |
|                                                | 12.0/24.0/48.0 kHz, 8.0/16.0/32.0 kHz, 6.4/12.8/25.6 kHz                   |
| • Built-in low-pass filter and 16-bit D/A con  | nverter                                                                    |
| • Built-in speaker driver amplifier:           | $1.0 \text{ W}, 8\Omega \text{ (at } \text{DV}_{\text{DD}} = 5 \text{ V})$ |
|                                                | (with over-current detectible function for Speaker pins)                   |
| • External analog voice input (built-in analog | og mixing function)                                                        |
| • CPU command interface:                       | Clock synchronous serial interface                                         |
| <ul> <li>Maximum number of phrases:</li> </ul> | 1024 phrases, from 000h to 3FFh                                            |
| • Edit ROM                                     |                                                                            |
| • Volume control:                              | CVOL command: Adjustable through 32 levels (including OFF)                 |
|                                                | AVOL command: Adjustable through 50 levels (including OFF)                 |
| • Repeat function:                             | LOOP command                                                               |
| • Channel mixing function:                     | 4 channels                                                                 |
| • Power supply voltage detection function:     | Can be controlled at six levels from 2.7 to 4.0 V (including the           |
|                                                | OFF setting)                                                               |
| • Source oscillation frequency:                | 4.096 MHz                                                                  |
| • Power supply voltage:                        | 4.5 to 5.5 V                                                               |
| • Operating temperature range:                 | $-40^{\circ}$ C to $+105^{\circ}$ C <sup><math>\times 2</math></sup>       |
| Package:                                       | heat sink type 30-pin plastic SSOP(P-SSOP30-56-0.65-Z6K)                   |
| •Product name:                                 | ML22594-xxxMB ("xxx" denotes ROM code number)                              |
| *1 M Ky's HQ-ADPCM                             | I is a high sound quality audio compression technology of "Ky's".          |

HQ-ADPCM is a high sound quality audio compression technology of "Ky's". "Ky's" is a Registered trademark of National Universities corporate Kyushu Institute of Technology

\*2 The limitation on the operation time changes by the using condition. (Refer to Page69)

# 

The table below summarizes the differences between the exsisting speech synthesis LSIs (ML225XG and ML22Q573) and the ML22594.

| Item                                                           | ML22Q573                                                                      | ML2257X      | ML22Q553       | ML22594                                |
|----------------------------------------------------------------|-------------------------------------------------------------------------------|--------------|----------------|----------------------------------------|
| CPU interface                                                  | Serial                                                                        | Serial       | $\leftarrow$   | $\leftarrow$                           |
| ROM type                                                       | FLASH                                                                         | MASK         | $\leftarrow$   | MASK                                   |
| ROM capacity                                                   | 4 Mbits                                                                       | 2/4 Mbits    | $\leftarrow$   | 6 Mbits                                |
| External ROM interface                                         | No                                                                            | $\leftarrow$ | ←              | Serial                                 |
| Playback method                                                | HQ-ADPCM<br>8-bit straight PCM<br>8-bit non-linear PCM<br>16-bit straight PCM | ←            | ←              | ←                                      |
| Maximum number of phrases                                      | 1024                                                                          | ←            | ←              | 1024<br>(Internal512 /<br>External512) |
| Sampling frequency<br>(kHz)                                    | 6.4/8.0/12.0/<br>12.8/16.0/24.0/<br>25.6/32.0/48.0                            | ←            | ←              | ←                                      |
| Clock frequency                                                | $\leftarrow$                                                                  | $\leftarrow$ | $\leftarrow$   | $\leftarrow$                           |
| D/A converter                                                  | 16-bit voltage-type                                                           | $\leftarrow$ | $\leftarrow$   | $\leftarrow$                           |
| Low-pass filter                                                | FIR interpolation<br>filter<br>(High-pass<br>interpolation)                   | ←            | <i>←</i>       | <i>←</i>                               |
| Speaker driving<br>amplifier                                   | Built-in<br>1.0 W<br>(8Ω, DV <sub>DD</sub> = 5 V)                             | ←            | ←              | ←                                      |
| Over-current<br>detectible function<br>for Speaker Pins        | <i>←</i>                                                                      | ←            | Yes            | <i>←</i>                               |
| Simultaneous sound<br>production function<br>(mixing function) | 4-channel                                                                     | ←            | ←              | ←                                      |
| Edit ROM                                                       | $\leftarrow$                                                                  | $\leftarrow$ | ←              | ←                                      |
| Volume control                                                 | 32 levels                                                                     | $\leftarrow$ | $\leftarrow$   | $\leftarrow$                           |
| Silence insertion                                              | $\leftarrow$                                                                  | $\leftarrow$ | $\leftarrow$   | ←                                      |
| Repeat function                                                | $\leftarrow$                                                                  | $\leftarrow$ | ←              | $\leftarrow$                           |
| External analog<br>input                                       | Yes                                                                           | $\leftarrow$ | ←              | <del>~</del>                           |
| External speech data input                                     | No                                                                            | $\leftarrow$ | ←              | <i>←</i>                               |
| Interval at which a seam is silent during continuous playback  | ←                                                                             | ←            | <i>←</i>       | <i>~</i>                               |
| Power supply voltage                                           | 2.7 V to 5.5 V                                                                | $\leftarrow$ | 4.5 V to 5.5 V | ←                                      |
| Ambient<br>temperature                                         | -40° C to 105° C                                                              | $\leftarrow$ | ←              | ←                                      |
| Package                                                        | 30-pin SSOP                                                                   | $\leftarrow$ | $\leftarrow$   | $\leftarrow$                           |

### **BLOCK DIAGRAM**

The block diagrams of the ML22594-xxx are shown below.





### PIN CONFIGURATION (TOP VIEW)

• ML22594-xxx



NC: Unused pin

**30-Pin Plastic SSOP** 

### ML22594-XXX

### **PIN DESCRIPTION (1)**

| Pin          | Symbol           | I/O      | Attribute                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Attribute | Initial<br>value |
|--------------|------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------------|
| 1            | AIN              | Ι        | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Speaker amplifier input pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |           | 0                |
| 2            | SG               | 0        | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Built-in speaker amplifier's reference voltage output pin. Connect a capacitor of 0.1 $\mu$ F or more between this pin and DGND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | analog    | 0                |
| 3            | NC               | _        | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | NC(Unused) pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | analog    | 0                |
| 4,18         | $DV_{DD}$        | I        | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Digital power supply pin. Connect a bypass capacitor of $10\mu F$ or more between this pin and DGND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | power     |                  |
| 5,15         | DGND             | 1        | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Digital ground pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | gnd       | _                |
| 6            | V <sub>DDL</sub> | 0        | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2.5 V regulator output pin. Acts as an internal power supply (for logic). Connect a capacitor of 10 $\mu$ F or more between this pin and DGND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | power     | 0                |
| 7            | DIPH             | I        | Positive                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Serial interface switching pin.<br>Pin for choosing between rising edges and falling edges as<br>to the edges of the SCK pulses used for shifting serial data<br>input to the SI pin into the inside of the LSI.<br>When this pin is at a "L" level, SI input data is shifted into the<br>LSI on the rising edges of the SCK clock pulses and a status<br>signal is output from the SO pin on the falling edges of the<br>SCK clock pulses.<br>When this pin is at a "H" level, SI input data is shifted into the<br>LSI on the falling edges of the SCK clock pulses and a status<br>signal is output from the SO pin on the falling edges of the<br>SCK clock pulses. | digital   | 0                |
| 8            | STATUS           | 0        | Positive                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Channel status output pin.<br>Outputs the BUSYB or NCR signal for each channel by<br>inputting the OUTSTAT command.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | digital   | 1                |
| 9            | ERR              | 0        | Positive                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Error output pin.<br>Outputs a "H" level if an error occurs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | digital   | 0                |
| 10           | CSB              | Ι        | Negative                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Chip select pin.<br>A "L" level on this pin accepts the SCK or SI inputs. When<br>this pin is at a "H" level, neither the SCK nor SI signal is input<br>to the LSI.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | digital   | 1                |
| 11           | SCK              | Ι        | Positive                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Synchronous serial clock input pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | clk       | 0                |
| 12           | SI               | Ι        | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Synchronous serial data input pin.<br>When the DIPH pin is at a "L" level, data is shifted in on the<br>rising edges of the SCK clock pulses.<br>When the DIPH pin is at a "H" level, data is shifted in on the<br>falling edges of the SCK clock pulses.                                                                                                                                                                                                                                                                                                                                                                                                               | digital   | 0                |
| 13 SO O Posi |                  | Positive | Channel status serial output pin.<br>Outputs a status signal on the falling edges of the SCK clock<br>pulses when the DIPH pin is at a "L" level; outputs a status<br>signal on the rising edges of the SCK clock pulses when the<br>DIPH pin is at a "H" level.<br>When the CSB pin is at a "L" level, the status of each channel<br>is output serially in sync with the SCK clock. When the CSB<br>pin is at a "H" level, this pin goes into a high impedance state. | digital                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Hi-Z      |                  |

### **PIN DESCRIPTION (2)**

| Pin | Symbol            | I/O | Attribute | Description                                                                                                                                                                                                                                                                                                                                     | Attribute | Initial<br>value <sup>(*1)</sup> |
|-----|-------------------|-----|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------------------------|
| 14  | CBUSYB            | 0   | Negative  | Command processing status signal output pin.<br>This pin outputs a "L" level during command processing.<br>Be sure to enter commands with the CBUSYB pin driven<br>at a "H" level.                                                                                                                                                              | digital   | 0 <sup>(*2)</sup>                |
| 16  | ХТВ               | 0   | Negative  | Connects to a crystal or a ceramic resonator.<br>When using an external clock, leave this pin open.<br>If a crystal or a ceramic resonator is used, connect it as<br>close to the LSI as possible.                                                                                                                                              | clk       | 1                                |
| 17  | ХТ                | I   | Positive  | Connects to a crystal or a ceramic resonator.<br>A feedback resistor of around $1 M\Omega$ is built in between this XT pin and the XTB pin. When using an external clock, input the clock from this pin.<br>If a crystal or a ceramic resonator is used, connect it as close to the LSI as possible.                                            | clk       | 0                                |
| 19  | IO <sub>VDD</sub> | I   | _         | External ROM interface power supply pin.<br>Use the power supply which is the same as the external ROM.<br>Connect a bypass capacitor of $0.1\mu$ F or more between this pin and DGND.                                                                                                                                                          | analog    | 0                                |
| 20  | RESETB            | I   | Negative  | Reset input pin.<br>At "L" level input, the LSI enters the initial state. After a<br>reset input, the entire circuit is stopped and enters a<br>power down state. Upon power-on, input a "L" level to<br>this pin. After the power supply voltage is stabilized,<br>drive this pin at a "H" level.<br>This pin has a pull-up resistor built in. | digital   | 0                                |
| 21  | FLW               | I   | Positive  | External ROM interface disenable pin.<br>When a "H" level is inputted, the external ROM interface is<br>disenable. "L" level is inputted, the external ROM interface<br>is enable. Has a pull-down resistor built in.                                                                                                                           | digital   | 0                                |
| 22  | TESTI1            | Ι   | Negative  | Used as either an input pin for testing or a reset input pin for Flash rewriting. Has a pull-down resistor built in.                                                                                                                                                                                                                            | digital   | 0                                |
| 23  | ECSB              | 0   | Negative  | External ROM interface chip select pin.<br>A "L" level is external ROM access.                                                                                                                                                                                                                                                                  | digital   | 1                                |
| 24  | ESCK              | 0   | Positive  | External ROM interface serial clock output pin.                                                                                                                                                                                                                                                                                                 | digital   | 1                                |
| 25  | ESO               | 0   | Positive  | External ROM interface serial data output pin.                                                                                                                                                                                                                                                                                                  | digital   | 1                                |
| 26  | ESI               | I   | Positive  | External ROM interface serial data input pin.<br>Has a pull-down resistor built in.                                                                                                                                                                                                                                                             | digital   | 0                                |
| 27  | SPM               | 0   |           | Output pin of the built-in speaker amplifier.                                                                                                                                                                                                                                                                                                   | analog    | Hi-Z                             |
| 28  | SPP               | 0   | _         | Output pin of the built-in speaker amplifier.<br>Can be configured as an AOUT amplifier output by<br>command setting.                                                                                                                                                                                                                           | analog    | 0                                |
| 29  | SPGND             | —   |           | Speaker amplifier ground pin.                                                                                                                                                                                                                                                                                                                   | gnd       | _                                |
| 30  | SPVDD             | _   | _         | Speaker amplifier power supply pin.<br>Connect a bypass capacitor of $10\mu$ F or more between this pin and SPGND.                                                                                                                                                                                                                              | power     | _                                |

\*1: Indicates the initial value at reset input or during power down.

\*2: When ML22594 is reset, this pin is "L" level, when ML22594 is power-down, this pin is "H" level.

ML22594-XXX

### ABSOLUTE MAXIMUM RATINGS

|                              |                         |                                                                                   | DGND = SPGND = 0 V, Ta        | a = 25°C |
|------------------------------|-------------------------|-----------------------------------------------------------------------------------|-------------------------------|----------|
| Parameter                    | Symbol                  | Condition                                                                         | Rating                        | Unit     |
| Power supply voltage         | $DV_{DD}$<br>$SPV_{DD}$ | —                                                                                 | –0.3 to +7.0                  | V        |
| Input voltage                | V <sub>IN</sub>         | _                                                                                 | –0.3 to DV <sub>DD</sub> +0.3 | V        |
| Power dissipation            | P <sub>D</sub>          | When the LSI is mounted on<br>JEDEC 4-layer board.<br>When SPV <sub>DD</sub> = 5V | 1000                          | mW       |
| Output short-circuit current | 1                       | Applies to all pins except SPM, SPP, V <sub>DDL</sub> , and V <sub>DDR</sub> .    | 10                            | mA       |
| Output short-circuit current | I <sub>OS</sub>         | Applies to SPM and SPP pins.                                                      | 500                           | mA       |
|                              |                         | Applies to $V_{DDL}$ and $V_{DDR}$ pins.                                          | 50                            | mA       |
| Storage temperature          | T <sub>STG</sub>        | —                                                                                 | –55 to +150                   | °C       |

### **RECOMMENDED OPERATING CONDITIONS**

DGND = SPGND = 0 V

|                                                              |                                |           |             | 2 0 1 1                  |             |      |  |
|--------------------------------------------------------------|--------------------------------|-----------|-------------|--------------------------|-------------|------|--|
| Parameter                                                    | Symbol                         | Condition |             | Range                    |             | Unit |  |
| DV <sub>DD</sub> , SPV <sub>DD</sub><br>Power supply voltage | $DV_{DD}$<br>SPV <sub>DD</sub> | _         |             | 4.5 to 5.5               |             |      |  |
| IO <sub>VDD</sub><br>Power supply voltage                    | IO <sub>VDD</sub>              | _         |             | 2.7 to 5.5 <sup>*1</sup> |             |      |  |
| Operating temperature                                        | Тор                            |           |             | °C                       |             |      |  |
| Master clock frequency                                       | f <sub>osc</sub>               | _         | Min.<br>3.5 | Тур.<br>4.096            | Max.<br>4.5 | MHz  |  |

\*1 : When External ROM interface does not be used,  $IO_{VDD}$  can be set in 0V.

### **ELECTRICAL CHARACTERISTICS**

### **DC Characteristics**

| DV <sub>DD</sub> = S      | PV <sub>DD</sub> = 4. | 5 to 5.5 V, IOV <sub>DD</sub> = 2.7 to 5.5                                  | V, DGND = S            | SPGND = 0 V | , Ta = -40 to +       | +105°C |  |
|---------------------------|-----------------------|-----------------------------------------------------------------------------|------------------------|-------------|-----------------------|--------|--|
| Parameter                 | Symbol                | Condition                                                                   | Min.                   | Тур.        | Max.                  | Unit   |  |
| "H" input voltage1(*1)    | V <sub>IH1</sub>      | —                                                                           | $0.8 \times DV_{DD}$   |             | DV <sub>DD</sub>      | V      |  |
| "H" input voltage2(*2)    | V <sub>IH2</sub>      | _                                                                           | 0.8×IOV <sub>DD</sub>  |             | IOV <sub>DD</sub>     | V      |  |
| "L" input voltage1(*1)    | V <sub>IL1</sub>      | —                                                                           | 0                      |             | $0.2 \times DV_{DD}$  | V      |  |
| "L" input voltage2(*2)    | V <sub>IL2</sub>      | _                                                                           | 0                      |             | 0.2×IOV <sub>DD</sub> | V      |  |
| "H" output voltage 1 (*3) | V <sub>OH1</sub>      | I <sub>ОН</sub> = –1 mA                                                     | $DV_{DD}-0.4$          | _           | —                     | V      |  |
| "H" output voltage 2 (*4) | V <sub>OH2</sub>      | I <sub>OH</sub> = –50 μA                                                    | $DV_{DD}-0.4$          |             |                       | V      |  |
| "H" output voltage 3 (*5) | V <sub>OH3</sub>      | I <sub>ОН</sub> = –1 mA                                                     | IOV <sub>DD</sub> -0.4 |             |                       | V      |  |
| "L" output voltage 1 (*3) | V <sub>OL1</sub>      | I <sub>OL</sub> = 2 mA                                                      | —                      | _           | 0.4                   | V      |  |
| "L" output voltage 2 (*4) | V <sub>OL2</sub>      | I <sub>OL</sub> = 50 μA                                                     |                        |             | 0.4                   | V      |  |
| "L" output voltage 3 (*5) | V <sub>OL3</sub>      | I <sub>OL</sub> = 2 mA                                                      |                        |             | 0.4                   | V      |  |
| Output leakage current1   | I <sub>OOH</sub>      | VOH = DV <sub>DD</sub> (CSB="H")                                            |                        |             | 10                    | μA     |  |
| (*6)                      | IOOL                  | VOL = DGND (CSB="H")                                                        | -10                    | _           | <u> </u>              | μA     |  |
| Output leakage current2   | I <sub>OOH</sub>      | VOH = IOV <sub>DD</sub> (FLW="H")                                           | —                      | _           | 10                    | μA     |  |
| (*7)                      | I <sub>OOL</sub>      | VOL = DGND (FLW="H")                                                        | -10                    | _           | —                     | μA     |  |
| "H" input current 1 (*8)  | I <sub>IH1</sub>      | $V_{IH} = DV_{DD}$                                                          |                        |             | 10                    | μA     |  |
| "H" input current 2 (*9)  | I <sub>IH2</sub>      | $V_{IH} = DV_{DD}$                                                          | 0.8                    | 5           | 20                    | μA     |  |
| "H" input current 3 (*10) | I <sub>IH3</sub>      | $V_{IH} = DV_{DD}$                                                          | 20                     | 100         | 400                   | μA     |  |
| "H" input current 4 (*11) | I <sub>IH4</sub>      | $V_{IH} = IOV_{DD}$                                                         | 2                      | 100         | 400                   | μA     |  |
| "L" input current 1 (*12) | $I_{IL1}$             | V <sub>IL</sub> = DGND                                                      | -10                    |             |                       | μA     |  |
| "L" input current 2 (*9)  | I <sub>IL2</sub>      | V <sub>IL</sub> = DGND                                                      | -20                    | -5.0        | -0.8                  | μA     |  |
| "L" input current 3 (*13) | I <sub>IL3</sub>      | V <sub>IL</sub> = DGND                                                      | -400                   | -100        | -20                   | μA     |  |
| Supply current during     |                       | f <sub>OSC</sub> = 4.096 MHz<br>fs=48kHz, f=1kHz,                           | —                      | _           | 54(*15)               | mA     |  |
| playback 1                | I <sub>DD1</sub>      | When 16bitPCM Playback<br>No output load                                    | —                      | —           | 1(*16)                |        |  |
| Supply current during     | I <sub>DD2</sub>      | f <sub>OSC</sub> = 4.096 MHz<br>fs=48kHz, f=1kHz,<br>When 16bitPCM Playback | _                      | _           | 50(*15)               | mA     |  |
| playback 2 (*14)          | 2טטי                  | using External ROM<br>No output load                                        | _                      | —           | 5(*16)                |        |  |
| Supply current during     |                       | f <sub>OSC</sub> = 4.096 MHz                                                | _                      | _           | 47(*15)               |        |  |
| playback 3                | I <sub>DD3</sub>      | During silence playback<br>No output load                                   | _                      | _           | 1(*16)                | mA     |  |
| Power-down supply         |                       | Ta = -40 to +55°C                                                           | _                      | _           | 10(*17)               | μA     |  |
| current                   | I <sub>DDS1</sub>     | Ta = -40 to +105°C                                                          |                        | _           | 20(*17)               | μA     |  |

(\*1) Applies to the DIPH, CSB, SCK, SI, RESETB, TESTI1 and XT pins. (\*10) Applies to the TESTI1 pin.

(\*1) Applies to the DIPH, CSB, SCK, SI, KESEIB, TESTII
(\*2) Applies to the FLW, ESI pins.
(\*3) Applies to the STATUS, ERR, SO and CBUSYB pins.
(\*4) Applies to the XTB pin.
(\*5) Applies to the ECSB, ESCK and ESO pins.

(\*6) Applies to the ECSD, ESCK and ESO pins.
(\*7) Applies to the ECSB, ESCK and ESO pins
(\*8) Applies to the DIPH, CSB, SCK, SI and RESETB pins.

(\*9) Applies to the XT pin.

(\*10) Applies to the FLW and ESI pins. (Typ. Is 5.0V condition)
(\*12) Applies to the DIPH, CSB, SCK, SI, TESTI1, FLW and ESI pins.
(\*13) Applies to the RESETB pin.

(\*15) Applies to the RESETB pin. (\*14) ECSB, ESCK and ESO pins load capacitance = 45pF(max)(\*15) Supply current which added DV<sub>DD</sub> and SPV<sub>DD</sub>. (\*16) Supply current which applies IOV<sub>DD</sub>.

(\*17) Supply current which added  $DV_{DD}$ ,  $SPV_{DD}$  and  $IOV_{DD}$ .

### ML22594-XXX

### **Analog Section Characteristics**

| $DV_{DD}$ = SPV <sub>DD</sub> = 4.5 to 5.5 V, IOV <sub>DD</sub> = 2.7 to 5.5 V, DGND = SPGND = 0 V, Ta = -40 to +105°C |                                      |                                                                                                                                                                                          |                               |                      |                               |      |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------|-------------------------------|------|--|--|--|--|
| Parameter                                                                                                              | Symbol                               | Condition                                                                                                                                                                                | Min.                          | Тур.                 | Max.                          | Unit |  |  |  |  |
| AIN input resistance                                                                                                   | R <sub>AIN</sub>                     | Input gain: 0 dB                                                                                                                                                                         | 10                            | 20                   | 30                            | kΩ   |  |  |  |  |
| AIN input voltage range                                                                                                | V <sub>AIN</sub>                     |                                                                                                                                                                                          | _                             |                      | SPV <sub>DD</sub> ×<br>2/3    | Vp-p |  |  |  |  |
| Line output resistance                                                                                                 | R <sub>LA</sub>                      | At 1/2SPV <sub>DD</sub> output                                                                                                                                                           | _                             | _                    | 100                           | Ω    |  |  |  |  |
| LINE output load resistance                                                                                            | R <sub>LA</sub>                      | At SPGND10k $\Omega$ load                                                                                                                                                                | 10                            | _                    | —                             | kΩ   |  |  |  |  |
| LINE output voltage range                                                                                              | V <sub>AO</sub>                      | At SPGND10k $\Omega$ load                                                                                                                                                                | SPV <sub>DD</sub> /6          | _                    | SPV <sub>DD</sub> ×<br>5/6    | V    |  |  |  |  |
| SG output voltage                                                                                                      | $V_{\rm SG}$                         | _                                                                                                                                                                                        | 0.95x<br>SPV <sub>DD</sub> /2 | SPV <sub>DD</sub> /2 | 1.05x<br>SPV <sub>DD</sub> /2 | V    |  |  |  |  |
| SG output resistance                                                                                                   | R <sub>SG</sub>                      | _                                                                                                                                                                                        | 57                            | 96                   | 135                           | kΩ   |  |  |  |  |
| SPM, SPP output load resistance                                                                                        | R <sub>LSP</sub>                     | _                                                                                                                                                                                        | 6                             | 8                    | —                             | Ω    |  |  |  |  |
| Speaker amplifier output<br>power                                                                                      | P <sub>SPO</sub>                     | $\begin{array}{l} SPV_{DD} \texttt{=} \texttt{5.0V}, \texttt{f} \texttt{=} \texttt{1} \texttt{kHz} \\ R_{SPO} \texttt{=} \texttt{8}\Omega, \texttt{THD} \leqq \texttt{10\%} \end{array}$ | 800                           | 1000                 | —                             | mW   |  |  |  |  |
| Output offset voltage<br>between SPM and SPP<br>with no signal present                                                 | V <sub>OF</sub>                      | SPIN–SPM gain = 0 dB<br>With a load of $8\Omega$                                                                                                                                         | -50                           | _                    | +50                           | mV   |  |  |  |  |
| Regulator output voltage                                                                                               | V <sub>DDL</sub><br>V <sub>DDR</sub> | Output load current =<br>_35 mA                                                                                                                                                          | 2.25                          | 2.5                  | 2.75                          | V    |  |  |  |  |

ML22594-XXX

### AC Characteristics (1)

| $DV_{DD} = SPV_{DD} = 4.$<br>Parameter                      | 5 to 5.5 V,<br>Symbol                 | $IOV_{DD}$ = 2.7 to 5.5 V, DGND = S<br>Condition                                                                     | Min. | UV, Ta<br>Typ. | = -40 to<br>Max. | Unit     |
|-------------------------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------|------|----------------|------------------|----------|
| Master clock duty cycle                                     | -                                     | Condition                                                                                                            | 40   | 50             | 60               | %        |
| RESETB input pulse width                                    | f <sub>duty</sub>                     |                                                                                                                      | 10   | 50             | 00               |          |
| Reset noise rejection pulse width                           | t <sub>RST</sub><br>t <sub>NRST</sub> | RESETB pin                                                                                                           |      |                | 0.1              | μS<br>μS |
| Noise rejection pulse width                                 |                                       | CSB, SCK, and SI pins                                                                                                |      |                | 5                | ns       |
| Command input interval time1                                | t <sub>INT</sub>                      | f <sub>OSC</sub> = 4.096 MHz<br>At STOP/SLOOP/CLOOP/<br>VOL command input<br>After status read                       | 10   | _              | _                | μS       |
| Command input interval time2                                | t <sub>INTC</sub>                     | f <sub>OSC</sub> = 4.096 MHz<br>After input first command at<br>two-time command input<br>mode                       | 0    | _              | _                | μs       |
| Command input enable time                                   | t <sub>cm</sub>                       | f <sub>OSC</sub> = 4.096 MHz<br>During continuous playback<br>At SLOOP input                                         | _    | _              | 10               | ms       |
| At PUP command input<br>CBUSYB "L" level output time        | t <sub>PUP</sub>                      | 4.096 MHz<br>At external clock input                                                                                 | _    | _              | 4                | ms       |
| At AMODE command input<br>CBUSYB "L" level output time (*3) | tpupa1                                | 4.096 MHz<br>At external clock input<br>POP = "0"<br>DAEN = "0" $\rightarrow$ "1"<br>or SPEN = "0" $\rightarrow$ "1" | 39   | 41             | 43               | ms       |
| At AMODE command input<br>CBUSYB "L" level output time      | t <sub>pupa2</sub>                    | 4.096 MHz<br>At external clock input<br>POP = "1"<br>DAEN = "0" $\rightarrow$ "1"<br>(SPEN = "0")                    | 72   | 74             | 76               | ms       |
| At AMODE command input<br>CBUSYB "L" level output time      | t <sub>pupas</sub>                    | 4.096 MHz<br>At external clock input<br>POP = "0"<br>DAEN = "0"→"1"<br>(SPEN = "0")                                  | 32   | 34             | 36               | ms       |
| At PDWN command input<br>CBUSYB "L" level output time       | t <sub>PD</sub>                       | f <sub>OSC</sub> = 4.096 MHz                                                                                         | _    | _              | 10               | μs       |
| At AMODE command input<br>CBUSYB "L" level output time (*3) | t <sub>PDA1</sub>                     | 4.096 MHz<br>At external clock input<br>POP = "0"<br>DAEN = "1" $\rightarrow$ "0"<br>or SPEN = "1" $\rightarrow$ "0" | 106  | 108            | 110              | ms       |
| At AMODE command input<br>CBUSYB "L" level output time      | t <sub>PDA2</sub>                     | 4.096 MHz<br>At external clock input<br>POP = "1"<br>DAEN = "1" $\rightarrow$ "0"<br>(SPEN = "0")                    | 143  | 145            | 147              | ms       |

ML22594-XXX

| At AMODE command input<br>CBUSYB "L" level output time | t <sub>PDA3</sub> | 4.096 MHz<br>At external clock input<br>POP = "0"<br>DAEN = "1"→"0"<br>(SPEN = "0") | 103 | 105 | 107 | ms |
|--------------------------------------------------------|-------------------|-------------------------------------------------------------------------------------|-----|-----|-----|----|
| CBUSYB "L" level output time 1 (*1)                    | t <sub>CB1</sub>  | f <sub>OSC</sub> = 4.096 MHz                                                        | —   | —   | 10  | μs |
| CBUSYB "L" level output time 2 (*2)                    | t <sub>CB2</sub>  | f <sub>OSC</sub> = 4.096 MHz                                                        | _   | _   | 3   | ms |
| CBUSYB "L" level output time 3 (*4)                    | t <sub>CB3</sub>  | f <sub>OSC</sub> = 4.096 MHz                                                        | _   | _   | 200 | μS |

Note: Output pin load capacitance = 45 pF (Max.)

\*1: Applies to cases where a command is input, except after the PUP, PDWN, PLAY, START or AMODE command input.

\*2: Applies to cases where the PLAY or START command is input.

\*3: When FAD3-0 is initial value (8h)\*4: Applies to cases where the STOP command is input

### ML22594-XXX

### AC Characteristics (2) CPU serial interface

| $DV_{DD}$ = SPV <sub>DD</sub> = 4.5 to 5.5 V, IOV <sub>DD</sub> = 2.7 to 5.5 V, DGND = SPGND = 0 V, Ta = -40 to +105°C |                    |            |      |      |      |      |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------|--------------------|------------|------|------|------|------|--|--|--|--|
| Parameter                                                                                                              | Symbol             | Condition  | Min. | Тур. | Max. | Unit |  |  |  |  |
| SCK input enable time from CSB fall                                                                                    | t <sub>ESCK</sub>  | —          | 100  | —    | _    | ns   |  |  |  |  |
| SCK hold time from CSB rise                                                                                            | t <sub>CSH</sub>   | —          | 100  | _    |      | ns   |  |  |  |  |
| Data floating time from CSB rise                                                                                       | t <sub>DOZ</sub>   | RL = 3 kΩ  | —    | _    | 100  | ns   |  |  |  |  |
| Data setup time from SCK rise                                                                                          | t <sub>DIS1</sub>  | DIPH = "L" | 50   | —    |      | ns   |  |  |  |  |
| Data hold time from SCK rise                                                                                           | t <sub>DIH1</sub>  | DIPH = "L" | 50   | _    |      | ns   |  |  |  |  |
| Data output delay time from SCK rise                                                                                   | t <sub>DOD1</sub>  | RL = 3 kΩ  | —    | _    | 90   | ns   |  |  |  |  |
| Data setup time from SCK fall                                                                                          | t <sub>DIS2</sub>  | DIPH = "H" | 50   | —    | _    | ns   |  |  |  |  |
| Data hold time from SCK fall                                                                                           | t <sub>DIH2</sub>  | DIPH = "H" | 50   | —    |      | ns   |  |  |  |  |
| Data output delay time from SCK rise                                                                                   | t <sub>DOD2</sub>  | RL = 3 kΩ  | —    | _    | 90   | ns   |  |  |  |  |
| SCK "H" level pulse width                                                                                              | t <sub>scкн</sub>  | _          | 100  | —    | _    | ns   |  |  |  |  |
| SCK "L" level pulse width                                                                                              | t <sub>SCKL</sub>  | —          | 100  | —    |      | ns   |  |  |  |  |
| CBUSYB output delay time from SCK rise                                                                                 | t <sub>DBSY1</sub> | DIPH = "L" | _    | _    | 90   | ns   |  |  |  |  |
| CBUSYB output delay time from SCK fall                                                                                 | t <sub>DBSY2</sub> | DIPH = "H" |      | —    | 90   | ns   |  |  |  |  |
|                                                                                                                        |                    |            |      |      |      |      |  |  |  |  |

Note: Output pin load capacitance = 45 pF (Max.)

### AC Characteristics (3) External ROM serial interface

| $DV_{DD}$ = SPV <sub>DD</sub> = 4.5 to 5.5 V, IOV <sub>DD</sub> = 2.7 to 5.5 V, DGND = SPGND = 0 V, Ta = -40 to +105°C |                    |                              |      |        |      |      |  |  |  |
|------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------|------|--------|------|------|--|--|--|
| Parameter                                                                                                              | Symbol             | Condition                    | Min. | Тур.   | Max. | Unit |  |  |  |
| ESCK input enable time from ECSB fall edge                                                                             | t <sub>PCSS</sub>  | f <sub>OSC</sub> = 4.096 MHz | 50   | _      |      | ns   |  |  |  |
| ESCK input hold time from ECSB rise edge                                                                               | t <sub>PCSH</sub>  | f <sub>OSC</sub> = 4.096 MHz | 50   | _      |      | ns   |  |  |  |
| Data setup time from ESCK rise edge                                                                                    | t <sub>PDIS</sub>  | f <sub>OSC</sub> = 4.096 MHz | 10   | _      |      | ns   |  |  |  |
| Data hold time from ESCK rise edge                                                                                     | t <sub>PDIH</sub>  | f <sub>OSC</sub> = 4.096 MHz | 10   | _      |      | ns   |  |  |  |
| Data output delay time from ESCK rise edge                                                                             | t <sub>PDOD</sub>  | f <sub>OSC</sub> = 4.096 MHz |      | _      | 5    | ns   |  |  |  |
| ESCK clock frequency                                                                                                   | <b>t</b> ESCKF     | f <sub>OSC</sub> = 4.096 MHz | 16.0 | 16.384 | 16.5 | MHz  |  |  |  |
| ESCK "H" level pulse width                                                                                             | t <sub>PSCKH</sub> | f <sub>OSC</sub> = 4.096 MHz | 26   | _      |      | ns   |  |  |  |
| ESCK "L" level pulse width                                                                                             | t <sub>PSCKL</sub> | f <sub>OSC</sub> = 4.096 MHz | 26   | _      |      | ns   |  |  |  |
| Data output delay time from FLW rise edge.                                                                             | t <sub>EFLH</sub>  | _                            |      |        | 1    | ms   |  |  |  |
| Data output delay time from FLW fall edge.                                                                             | t <sub>EFHL</sub>  | —                            |      |        | 1    | ms   |  |  |  |

Note: Output pin load capacitance = 45 pF (Max.)

### TIMING DIAGRAMS

CPU Serial Interface Data Input Timing (When DIPH = "L")



### CPU Serial Interface Data Input Timing (When DIPH = "H")



### CPU Serial Interface Data Output Timing (When DIPH = "L")



### **CPUSerial Interface Data Output Timing (When DIPH = "H")**





External ROM Serial Interface Data Output Timing

#### **Power-On Timing**



Oscillation is stopped after power-on. Be sure to power-on IOVDD after DVDD/SPVDD. When IOVDD isn't used, it is possible that it is fixed in 0V.

Be sure to set "L"level the RESETB pin before the first command input.

### **Power Shut-down Timing**



Be sure to power shut-down DVDD/SPVDD after IOVDD. When IOVDD isn't used, it is possible that it is fixed in 0V.

### **Reset Input Timing**



Note: The same timing applies in cases where the Reset signal is input during waiting for command.

ML22594-XXX

### **Power-Up Timing**



### **Power-Down Timing**



ML22594-XXX



### Playback Start Timing by the PLAY Command

\*1: Length of the "L" interval of BUSYBn is =  $t_{CB2}$  + voice production time length.

### **Playback Stop Timing**





#### **Continuous Playback Timing by the PLAY Command**



\*1: The "L" level period of the NCR pin during playback or silence insertion operation varies depending on the timing at which the MUON command is input.

ML22594-XXX



#### Repeat Playback Set/Release Timing by the SLOOP and CLOOP Commands

Timing of Volume Change by the CVOL Command



### ML22594-XXX

### External ROM interface at FLW rise



### External ROM interface at FLW fall



#### FUNCTIONAL DESCRIPTION

#### Synchronous Serial Interface

The CSB, SCK, SI, and SO pins are used to input various commands or read the status of the device.

For command input, after inputting a "L" level to the CSB pin, input data through the SI pin with MSB first in sync with the SCK clock signal. The data input through the SI pin is shifted into the LSI in sync with the SCK clock signal, then the command is executed at the eighth pulse of the rising or falling edge of the SCK clock.

For status reading, after a "L" level is input to the CSB pin, stauts is output from the SO pin in sync with the SCK clock signal.

Choosing between rising edges and falling edges of the clock pulses input through the SCK pin is determined by the signal input through the DIPH pin:

- When the DIPH pin is at a "L" level, the data input through the SI pin is shifted into the LSI on the rising edges of the SCK clock pulses and a status signal is output from the SO pin on the falling edges of the SCK clock pulses.

- When the DIPH pin is at a "H" level, the data input through the SI pin is shifted into the LSI on the falling edges of the SCK clock pulses and a status signal is output from the SO pin on the rising edges of the SCK clock pulses.

It is possible to input commands even with the CSB pin tied to a "L" level. However, if unexpected pulses caused by noise etc. are induced through the SCK pin, SCK clock pulses are incorrectly counted, causing a failure in normal input of command. In addition, the serial interface can be brought back to its initial state by driving the CSB pin at a "H" level.

When the CSB pin is at ta "L" level, the status of each channel is output serially in sync with the SCK clock. When the CSB pin is at a "H" level, the SO pin goes into a high impedance state.



• Command Input Timing: SCK rising edge operation (when DIPH pin = "L" level)

• Command Input Timing: SCK falling edge operation (when DIPH pin = "H" level)



• Command Output Timing: SCK falling edge operation (when DIPH pin = "L" level)



Command Output Timing: SCK rising edge operation (when DIPH pin = "H" level)

| CSB |                                                            |  |
|-----|------------------------------------------------------------|--|
| SCK | ╶┲└┲└┲└┲└┲└┲└┲└                                            |  |
| so  | (MSB) (LSB) (LSB) (D7 ) D6 ) D5 ) D4 ) D3 ) D2 ) D1 ) D0 - |  |

To prevent malfunction caused by serial interface pin noise, the ML22594 is provided with the two-time command input mode, where the user inputs one command two times. Use the PUP command to set the two-time command input mode. For the method of setting the two-time command input mode, see the the section on "1. PUP command" described later.

In two-time command input mode, input one command two times in succession. Then, the command becomes valid only when the data input first matches the data input second. After the first data input, if a data mismatch occurs when the second data is input, a "H" level is output from the ERR pin. An error, if occurred, can be cleared by the ERCL command.



### Voice Synthesis Algorithm

The ML22594 contains four algorithm types to match the characteristic of playback voice: HQ-ADPCM algorithm, 8-bit straight PCM algorithm, 8-bit non-linear PCM algorithm, and 16-bit straight PCM algorithm. Key feature of each algorithm is described in the table below.

| Voice synthesis<br>algorithm                                                                          | Feature                                                                                                                                                    |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| HQ-ADPCM                                                                                              | Algorithm that enables high sound quality and high compression, which have been achieved by the improved 4-bit ADPCM that uses variable bit-length coding. |  |  |  |  |  |
| 8-bit Nonlinear PCM Algorithm that plays back mid-range of waveform as 10-l equivalent voice quality. |                                                                                                                                                            |  |  |  |  |  |
| 8-bit PCM                                                                                             | Normal 8-bit PCM algorithm                                                                                                                                 |  |  |  |  |  |
| 16-bit PCM                                                                                            | Normal 16-bit PCM algorithm                                                                                                                                |  |  |  |  |  |

#### **Memory Allocation and Creating Voice Data**

The ROM is partitioned into four data areas: voice (i.e., phrase) control area, test area, voice area, and edit ROM area.

The voice control area manages the ROM's voice data. It contains data for controlling the start/stop addresses of voice data for 1024 phrases(512phrases for internal ROM, 512phases for external ROM), use/non-use of the edit ROM function and so on.

The test area contains data for testing.

The voice area contains actual waveform data.

The edit ROM area contains data for effective use of voice data. For the details, refer to the section on "Edit ROM Function."

No edit ROM area is available unless the edit ROM is used.

The ROM data is created using a dedicated tool.

| <u>Configuratio</u> | n of Internal ROM data(6Mbit                        | ) <u>Configuration</u> | of External ROM data(128Mbit)                       |
|---------------------|-----------------------------------------------------|------------------------|-----------------------------------------------------|
| 0x00000             | Voice control area                                  | 0x000000               | Voice control area                                  |
| 0x01FFF             | (Fixed 64Kbits)                                     | 0x001FFF               | (Fixed 64Kbits)                                     |
| 0x02000<br>0x0206F  | Test area                                           | 0x002000<br>0x00206F   | Test area                                           |
| 0x02070<br>0x021AF  | Filter area                                         | 0x002070<br>0x0021AF   | Filter area                                         |
| 0x021B0             |                                                     | 0x0021B0               |                                                     |
|                     | Voice area                                          |                        | Voice area                                          |
| 0xBFFFF             | Edit ROM area<br>Depends on creation of ROM<br>data | 0xFFFFF                | Edit ROM area<br>Depends on creation of ROM<br>data |
|                     |                                                     |                        |                                                     |

### Configuration of Internal ROM data(6Mbit)

#### **Playback Time and Memory Capacity**

The playback time depends on the memory capacity, sampling frequency, and playback method.

The equation showing the relationship is given below.

The equation below gives the playback time when the edit ROM function is not used.

Playback time =  $\frac{1.024 \times (\text{Memory capacity} - 64) (\text{Kbits})}{\text{Sampling frequency (kHz) \times Bit length}}$  (sec)

Example: Let the sampling frequency be 16 kHz and HQ-ADPCM algorithm. Then the playback time is approx. 80 seconds, as shown below.

> 1.024 × (4096 – 64) (Kbits) Playback time = - ≅ 80 (sec) 16 (kHz)  $\times$  3.2 (bits) (average)

#### **Edit ROM Function**

With the edit ROM function, multiple phrases can be played in succession. The following functions can be configured using the edit ROM function:

• Continuous playback: There is no limit to the continuous playback count that can be specified. It

depends on the memory capacity only. • Silence insertion: 20 to 1024 ms

Using the edit ROM function enables an effective use of the memory capacity of voice ROM. Below is an example of the ROM configuration in the case of using the edit ROM function.

### Examples of Phrases Using the Edit ROM Function



### Example of ROM Data Where the Contents Above Are Stored in ROM

| Addres<br>area | Address control area |  |  |  |  |  |
|----------------|----------------------|--|--|--|--|--|
| A              | A                    |  |  |  |  |  |
| В              | С                    |  |  |  |  |  |
| D              | E                    |  |  |  |  |  |
|                |                      |  |  |  |  |  |
| Editing        | Editing area         |  |  |  |  |  |

#### **Mixing Function**

The ML22594 can perform simultaneous mixing of four channels. It is possible to specify FADR, PLAY, STOP, and CVOL for each channel separately.

• Precautions for Waveform Clamp at the Time of Channel Mixing

If channel mixing is done, the possibility of an occurrence of a clamp increases from the mixing calculation point of view. If it is known beforehand that a clamp will occur, then adjust the sound volume of each channel using the VOL command.

• Mixing of Different Sampling Frequency

It is not possible to perform channel mixing by a different sampling frequency group.

When performing channel mixing, the sampling frequency group of the first playback channel is selected. Therefore, note that if channel mixing is performed by a sampling frequency group other than the selected sampling frequency group, then the playback will not be of constant speed: some times faster and at other times slower.

The available sampling groups for channel mixing by a different sampling frequency are listed below.

| 8.0 kHz, 16.0 Hz, 32.0 kHz  | (Group 1) |
|-----------------------------|-----------|
| 12.0 kHz, 24.0 kHz, 48 kHz  | (Group 2) |
| 6.4 kHz, 12.8 kHz, 25.6 kHz | (Group 3) |

Figures below show cases where a phrase is played at a sampling frequency belonging to a different sampling frequency group.



# Figure 1 Case where a phrase is played at a sampling frequency belonging to a different sampling frequency group during playback on channels 1 and 2



## Figure 2 Case where a phrase is played at a sampling frequency belonging to a different sampling frequency group after playback is finished at the other channel

#### Over-current detectible function at Speaker pins

The over-current detectible function for the Speaker pins detect a short between SPP and SPM, and a short between SPP/SPM and GND.

The over-current detectible function is effective on speaker power-up by the AMODE command.





When the over-current is detected, the speaker amplifier output pin(SPP/SPM) go to power-down forcibly, and a short error is informed by the ERR pin "H".

In the case of error outbreak, please confirm a status of error by the RDSTAT command, stop playback, and set the speaker power-down by the AMODE command. Afterwards, please clear an error by the ERCL command. If performing playback again, set the speaker power-up by the AMODE command, and next set the PLAY command.

However, when shorting to GND is going on, even if the following operation is done, the speaker amplifier output pin(SPP/SPM) go to power-down forcibly, and the ERR pin becomes "H".

(1)After setting power-down by the AMODE command, do power-up by the AMODE command

(2)After detect a short error, when input ERCL command without power-down operation of speaker amplifier by the AMODE command



over-current detectible function Operation Flow (Example)

### **Command List**

Each command is configured in 1-byte (8-bit) units. Each of the AMODE, AVOL FADR, PLAY, MUON, and CVOL commands forms one command by two bytes.Be sure to input the following commands only. Input each command with CBUSYB set to a "H" level.

| Command | D7 | D6   | D5   | D4   | D3   | D2   | D1   | D0   | Description                                                                                                                                                                                                                                                                                                     |  |
|---------|----|------|------|------|------|------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PUP     | 0  | 0    | 0    | 0    | 0    | 0    | 0    | WCM  | Shifts the device currently<br>powered down to a command<br>wait state. Also the two-time<br>command input mode is set<br>by this command.                                                                                                                                                                      |  |
|         | 0  | 0    | 0    | 0    | 0    | 1    | HPF1 | HPF0 | Analog section control                                                                                                                                                                                                                                                                                          |  |
| AMODE   | 0  | DAG1 | DAG0 | AIG1 | AIG0 | DAEN | SPEN | POP  | command.<br>Configures settings for<br>power-up operation and<br>analog input/output.<br>Selects the type of HPF.                                                                                                                                                                                               |  |
|         | 0  | 0    | 0    | 0    | 1    | 0    | 0    | 0    | Analog mixing signal volume                                                                                                                                                                                                                                                                                     |  |
| AVOL    |    | _    | AV5  | AV4  | AV3  | AV2  | AV1  | AV0  | setting command. Use the data of the 2nd byte to specify volume.                                                                                                                                                                                                                                                |  |
|         | 0  | 0    | 0    | 0    | 1    | 1    | 0    | 0    | Sets the fade-in time in cases                                                                                                                                                                                                                                                                                  |  |
| FAD     | 0  | 0    | 0    | 0    | FAD3 | FAD2 | FAD1 | FAD0 | where the speaker amplifier<br>is enabled by the AMODE<br>command.                                                                                                                                                                                                                                              |  |
| PDWN    | 0  | 0    | 1    | 0    | 0    | 0    | 0    | 0    | Shifts the device from a<br>command wait state to a<br>power-down state.                                                                                                                                                                                                                                        |  |
|         | 0  | 0    | 1    | 1    | C1   | C0   | F9   | F8   | Playback phrase specification                                                                                                                                                                                                                                                                                   |  |
| FADR    | F7 | F6   | F5   | F4   | F3   | F2   | F1   | F0   | command.<br>Can be specified for each<br>channel.                                                                                                                                                                                                                                                               |  |
|         | 0  | 1    | 0    | 0    | C1   | C0   | F9   | F8   | Playback start command.                                                                                                                                                                                                                                                                                         |  |
| PLAY    | F7 | F6   | F5   | F4   | F3   | F2   | F1   | F0   | Use the data of the 2nd byte<br>to specify a phrase number.<br>Can be specified for each<br>channel.                                                                                                                                                                                                            |  |
| START   | 0  | 1    | 0    | 1    | СНЗ  | CH2  | CH1  | СН0  | channel.<br>Playback start command<br>without phrase specification.<br>Used to start playback on<br>multiple channels at the same<br>time after phrases are<br>specified with the FADR<br>command. After a phrase is<br>played with the PLAY<br>command, the same phrase<br>can be played with this<br>command. |  |
| STOP    | 0  | 1    | 1    | 0    | CH3  | CH2  | CH1  | CH0  | Playback stop command.<br>Can be specified for each<br>channel.                                                                                                                                                                                                                                                 |  |

### ML22594-XXX

| Command | D7  | D6  | D5  | D4   | D3   | D2       | D1   | D0   | Description                                                                                                                                                                |
|---------|-----|-----|-----|------|------|----------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | 0   | 1   | 1   | 1    | CH3  | CH2      | CH1  | CH0  | Silence insertion command.<br>Use the data of the 2nd byte                                                                                                                 |
| MUON    | M7  | M6  | M5  | M4   | M3   | M2       | M1   | MO   | to specify the length of silence. Can be specified for each channel.                                                                                                       |
| SLOOP   | 1   | 0   | 0   | 0    | CH3  | CH2      | CH1  | CH0  | Repeat playback mode<br>setting command. The<br>setting is enabled during<br>playback.<br>Can be specified for each<br>channel.                                            |
| CLOOP   | 1   | 0   | 0   | 1    | СНЗ  | CH2      | CH1  | СН0  | Repeat playback mode<br>release command. When<br>the STOP command is input,<br>repeat playback mode is<br>released automatically. Can<br>be specified for each<br>channel. |
|         | 1   | 0   | 1   | 0    | CH3  | CH2      | CH1  | CH0  | Volume setting command.                                                                                                                                                    |
| CVOL    |     |     |     | CV4  | CV3  | CV2      | CV1  | CV0  | Use the data of the 2nd byte to specify volume. Can be specified for each channel.                                                                                         |
| RDSTAT  | 1   | 0   | 1   | 1    | 0    | 0        | 0    | ERR  | Status serial read command.<br>This command reads the<br>command status and the<br>status of the fail safe function<br>for each channel.                                   |
| OUTSTAT | 1   | 1   | 0   | 0    | 0    | BUSY/NCR | C1   | C0   | Status output command.<br>This command outputs the<br>command status of each<br>channel from the STATUS<br>pin.                                                            |
|         | 1   | 1   | 0   | 1    | 0    | 0        | 0    | 0    | Fail safe setting command.<br>Sets settings for power                                                                                                                      |
| SAFE    | TM2 | TM1 | TM0 | TSD1 | TSD0 | BLD2     | BLD1 | BLD0 | supply voltage detection,<br>temperature detection, and<br>monitoring time.                                                                                                |
| ERCL    | 1   | 1   | 1   | 1    | 1    | 1        | 1    | 1    | This command clears error<br>while the fail safe function is<br>operating.                                                                                                 |

#### **Description of Command Functions**

1. PUP command

| <ul> <li>command</li> </ul> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | WCM |
|-----------------------------|---|---|---|---|---|---|---|-----|
|                             | • | • | • | Ť | • | Ť | • |     |

The PUP command is used to shift the ML22594 from a power down state to a command waiting state. The ML22594 can only accept the PUP command while it is in a power down state. Therefore, in a power down state, the device will ignore any other command if entered.

The ML22594 enters a power down state under any of the following conditions:

1) When power is turned on

2) At RESETB input

3) When CBUSYB go to a "H" level after inputting the power down command



The WCM bit is used to set the two-time command input mode. When set to "1", the command input thereafter will be processed in two-time command input mode and becomes valid only when the first data input matches the second one.

| WCM | Two-time command input mode |
|-----|-----------------------------|
| 0   | No (initial value)          |
| 1   | Yes                         |

The regulator starts operating after the PUP command is entered. Any command will be ignored if entered while oscillation is stabilized. However, if a "L" level is input to the RESETB pin, the LSI enters a power down state immediately.

Neither line output nor speaker output is enabled by the PUP command. Power up the analog section by the AMODE command.

#### ML22594-XXX

#### 2. AMODE command

| <ul> <li>command</li> </ul> | 0 | 0    | 0    | 0    | 0    | 1    | HPF1 | HPF0 | 1st byte |
|-----------------------------|---|------|------|------|------|------|------|------|----------|
|                             | 0 | DAG1 | DAG0 | AIG1 | AIG0 | DAEN | SPEN | POP  | 2nd byte |

The AMODE command is used to configure various settings for the analog section.

If the PDWN command is input while the analog section is in the power-up state, the analog section enters a power down state under the setting conditions that were in effect when the analog section was powered up by the AMODE command. To perform a power-down operation using different conditions from those used at analog section power-up, set settings by the AMODE command.

To change the setting of DAEN/SPEN while the analog section is in the power-up state, first put the analog section into the power-up state again by the AMODE command.

The detailed command settings are shown below.

Each setting is initialized upon reset release or by the PUP command.

Don't input the STOP command during the AMODE command is being processed (CBUSYB="L").

Input the AMODE command for analog section into the power-down state before the PDWN command is input.

The HPF1/HPF0 bits set the cut-off frequency of the HPF.

| HPF1 | HPF0 | Cut-off frequency   |
|------|------|---------------------|
| 0    | 0    | Off (initial value) |
| 0    | 1    | 200 Hz              |
| 1    | 0    | 300 Hz              |
| 1    | 1    | 400 Hz              |

The POP bit specifies whether to suppress generation of "pop" noise.

- If the bit is "0" (no pop noise suppression) and the DAEN bit is "1", the LINE output rises from the DGND level to the SG level in about 35 ms, at which time the analog section enters the power-up state. If the DAEN bit is "0", the LINE output falls from the SG level to the DGND level in about 110 ms, at which time the analog section enters the power down state.
- If the bit is "1" (with pop noise suppression) and the DAEN bit is "1", the LINE output rises from the DGND level to the SG level in about 90 ms, at which time the analog section enters the power-up state. If the DAEN bit is "0", the LINE output falls from the SG level to the DGND level in about 140 ms, at which time the analog section enters the power down state.

| POP | Pop noise suppression |  |
|-----|-----------------------|--|
| 0   | No (initial value)    |  |
| 1   | Yes                   |  |

FEDL22594-04

ML22594-XXX



#### • When powering up the speaker amplifier Setting values: POP bit = "0", DAEN and SPEN bits = "0" $\rightarrow$ "1"

• When powering up the line amplifier (with pop noise suppression) Setting values: POP bit = "1", DAEN bit = "0"  $\rightarrow$  "1" (SPEN bit = "0")





• When powering up the line amplifier (without pop noise suppression) Setting values: POP bit = "0", DAEN bit = "0"  $\rightarrow$  "1" (SPEN bit = "0")

• When putting the speaker amplifier into the power down state Setting values: POP bit = "0", DAEN and SPEN bits = "1"  $\rightarrow$  "0"



#### ML22594-XXX



• When putting the line amplifier into the power down state (with pop noise suppression) Setting values: POP bit = "1", DAEN bit = "1"  $\rightarrow$  "0" (SPEN bit = "0")

• When putting the line amplifier into the power down state (without pop noise suppression) Setting values: POP bit = "0", DAEN bit = "1"  $\rightarrow$  "0" (SPEN bit = "0")



#### FEDL22594-04

### LAPIS Semiconductor Co., Ltd.

#### ML22594-XXX

The DAG1,0 bits are used to set the gain of the internal DAC signal. The AIG1,0 bits are used to set the gain of an analog signal from the AIN pin. DAG1,0 and AIG1,0 are only enabled when the speaker amplifier is used.

| DAG1 | DAG0 | Volume                               |  |
|------|------|--------------------------------------|--|
| 0    | 0    | Input OFF                            |  |
| 0    | 1    | Input ON (–6 dB)                     |  |
| 1    | 0    | Input ON (0 dB) (initial value)      |  |
| 1    | 1    | Input ON (0 dB) (Setting prohibited) |  |

| AIG1 | AIG0 | Volume                               |  |
|------|------|--------------------------------------|--|
| 0    | 0    | Input OFF (initial value)            |  |
| 0    | 1    | Input ON (–6 dB)                     |  |
| 1    | 0    | Input ON (0 dB)                      |  |
| 1    | 1    | Input ON (0 dB) (Setting prohibited) |  |

Input the analog signal from the AIN pin after the AMODE command (CBUSYB="H").

The DAEN bit takes power-up and power-down control of the DAC section.

|                                                  | DAEN | Status of the DAC section        |  |
|--------------------------------------------------|------|----------------------------------|--|
| 0Power-down state (initial value)1Power-up state |      | Power-down state (initial value) |  |
|                                                  |      | Power-up state                   |  |

The SPEN bit takes power-up and power-down control of the speaker section. When the SPEN bit = "0", the SPP pin is configured as a LINE output.

| SF                                 | SPEN bit = "0", the SPP pin is configured as a LINE output. |                                  |  |  |  |
|------------------------------------|-------------------------------------------------------------|----------------------------------|--|--|--|
|                                    | Status of the speaker section                               |                                  |  |  |  |
| 0 Power-down state (initial value) |                                                             | Power-down state (initial value) |  |  |  |
|                                    | 1                                                           | Power-up state                   |  |  |  |

Relationship between DAEN, SPEN, and POP signals and the analog section

| _ | DAEN | SPEN | POP | Mode              | Status                                       |
|---|------|------|-----|-------------------|----------------------------------------------|
|   |      |      |     | At speaker output | Power-down (initial value)                   |
|   | 0    | 0    | 0   | At LINE output    | Power-down (without pop noise suppression)   |
|   |      |      |     | At speaker output | Power-down                                   |
|   | 0    | 0    | 1   | At LINE output    | Power-down (with pop noise suppression)      |
|   | _    | 1    | _   | Speaker output    | DAC/speaker power-up                         |
|   | 1    | 0    | 0   | LINE output       | DAC power-up (without pop noise suppression) |
|   | 1    | 0    | 1   | LINE output       | DAC power-up (with pop noise suppression)    |

### Pin status during power down

The status of each output pin during power down by the AMODE command is shown below.

| Analog output pin | State |
|-------------------|-------|
| V <sub>DDL</sub>  | DGND  |
| V <sub>DDR</sub>  | DGND  |
| SG                | DGND  |
| SPM               | Hi-Z  |
| SPP               | DGND  |

### ML22594-XXX

### 3. AVOL command

| • command | 0 | 0 | 0   | 0   | 1   | 0   | 0   | 0   | 1st byte |
|-----------|---|---|-----|-----|-----|-----|-----|-----|----------|
|           | 0 | 0 | AV5 | AV4 | AV3 | AV2 | AV1 | AV0 | 2nd byte |

The AVOL command is used to adjust the volume of the speaker amplifier. It is possible to input the AVOL command regardless of the status of the NCR signal.

The command enables 50-level adjustment of volume, as shown in the table below. When the PUP or AMODE command is input, the value set by the AVOL command is initialized (0 dB).

| AV5–0 | Volume               | AV5-0 | Volume |
|-------|----------------------|-------|--------|
| 3F    | +12dB                | 1F    | -8.0   |
| 3E    | +11.5                | 1E    | -9.0   |
| 3D    | +11.0                | 1D    | -10.0  |
| 3C    | +10.5                | 1C    | -11.0  |
| 3B    | +10.0                | 1B    | -12.0  |
| ЗA    | +9.5                 | 1A    | -13.0  |
| 39    | +9.0                 | 19    | -14.0  |
| 38    | +8.5                 | 18    | -16.0  |
| 37    | +8.0                 | 17    | -18.0  |
| 36    | +7.5                 | 16    | -20.0  |
| 35    | +7.0                 | 15    | -22.0  |
| 34    | +6.5                 | 14    | -24.0  |
| 33    | +6.0                 | 11    | -26.0  |
| 32    | +5.5                 | 12    | -28.0  |
| 31    | +5.0                 | 11    | -30.0  |
| 30    | +4.5                 | 10    | -32.0  |
| 2F    | +4.0                 | 0F    | -34.0  |
| 2E    | +3.5                 | 0E    | OFF    |
| 2D    | +3.0                 | 0D    | OFF    |
| 2C    | +2.5                 | 0C    | OFF    |
| 2B    | +2.0                 | 0B    | OFF    |
| 2A    | +1.5                 | 0A    | OFF    |
| 29    | +1.0                 | 09    | OFF    |
| 28    | +0.5                 | 08    | OFF    |
| 27    | +0.0 (initial value) | 07    | OFF    |
| 26    | -1.0                 | 06    | OFF    |
| 25    | -2.0                 | 05    | OFF    |
| 24    | -3.0                 | 04    | OFF    |
| 23    | -4.0                 | 03    | OFF    |
| 22    | -5.0                 | 00    | OFF    |
| 21    | -6.0                 | 01    | OFF    |
| 20    | -7.0                 | 00    | OFF    |

### ML22594-XXX

### 4. FAD command

| • command | 0 | 0 | 0 | 0 | 1    | 1    | 0    | 0    | 1st byte |
|-----------|---|---|---|---|------|------|------|------|----------|
|           | 0 | 0 | 0 | 0 | FAD3 | FAD2 | FAD1 | FAD0 | 2nd byte |

The FAD command is used to set the fade-in time for the speaker amplifier.

The fade-in time cna be adjusted through 16 levels, as shown in the table below. The initial value after reset is 298  $\mu$ s. When the PUP command is input, the value set by the FAD command is initialized (298  $\mu$ s).

| FAD3–0 | Fade-in time ( $\mu$ s) |
|--------|-------------------------|
| F      | 442                     |
| E      | 422                     |
| D      | 401                     |
| С      | 381                     |
| В      | 360                     |
| Α      | 340                     |
| 9      | 319                     |
| 8      | 298 (initial value)     |
| 7      | 278                     |
| 6      | 257                     |
| 5      | 237                     |
| 4      | 216                     |
| 3      | 195                     |
| 2      | 175                     |
| 1      | 154                     |
| 0      | 134                     |

ML22594-XXX

### 5. PDWN command



The PDWN command is used to shift the ML22594 from a command waiting state to the power down state. However, since every setting will be initialized after entering the power down state, initial settings need to be set after power-up. This command is invalid during playback.

To resume playback after the ML22594 has shifted to the power down state, first input the PUP and AMODE commands and then input the PLAY command.



Oscillation stops after a lapse of command processing time after the PDWN command is input. The regulator stops operation after a lapse of command processing time after the PDWN command is input. At this time, the SPM output of the speaker amplifier goes into a Hi-Z state to prevent generation of pop noise.

<u>Initial stauts at reset input and status during power down</u> The status of each output pin is as follows:

| Analog output pin | State |
|-------------------|-------|
| V <sub>DDL</sub>  | DGND  |
| V <sub>DDR</sub>  | DGND  |
| SG                | DGND  |
| SPM               | Hi-Z  |
| SPP               | DGND  |

#### ML22594-XXX

### 6. FADR command

| • command | 0  | 0  | 1  | 1  | C1 | C0 | F9 | F8 | 1st byte |
|-----------|----|----|----|----|----|----|----|----|----------|
|           | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 | 2nd byte |

The FADR command is used to specify a phrase to be played. A playback channel and a playback phrase are set by this command. The FADR command can be set for each channel; however, the command cannot be input for multiple channels simultaneously. Input the FADR command with each NCR set to a "H" level. When a playback phrase is specified for each channel, use the START command to start playback. Since it is possible to specify a playback phrase (F9–F0) at the time of creating a ROM that stores voice data, specify the phrase that was specified when the ROM was created.

#### Number of phrase (Internal ROM and External ROM)

|              | Number of phrase | F9-F0       |
|--------------|------------------|-------------|
| Internal ROM | 512              | 000h - 1FFh |
| External ROM | 512              | 200h – 3FFh |

Channel settings

| C1 | C0 | Channel   |
|----|----|-----------|
| 0  | 0  | Channel 0 |
| 0  | 1  | Channel 1 |
| 1  | 0  | Channel 2 |
| 1  | 1  | Channel 3 |

The diagram below shows the timing for specifying (F9-F0) = 02H as the phrase to play on channel 1.



#### ML22594-XXX

### 7. PLAY command

| • command | 0  | 1  | 0  | 0  | C1 | C0 | F9 | F8 | 1st byte |
|-----------|----|----|----|----|----|----|----|----|----------|
|           | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 | 2nd byte |

The PLAY command is used to start playback with phrase specified. This command can be input when the NCR signal on the target channel is at a "H" level.

Since it is possible to specify a playback phrase (F9–F0) at the time of creating a ROM that stores voice data, specify the phrase that was specified when the ROM was created.

The figure below shows the timing of phrase (F9–F0 = 01H) playback.



When the  $1^{st}$  byte of the PLAY command is input, the device enters a state awaiting input of the  $2^{nd}$  byte of the PLAY command after a lapse of command processing time. When the  $2^{nd}$  byte of PLAY command is input, after a lapse of command processing time, the device starts reading from the ROM the address information of the phrase to be played. Thereafter, playback operation starts, the playback is performed up to the specified ROM address, and then the playback terminates automatically.

The NCR signal is at a "L" level during address control, and goes "H" when the address control is finished and playback starts. When the NCR signal on the target channel goes "H", it is possible to input the PLAY command for the next playback phrase.

During address control, the BUSYB signal is at a "L" level during playback and goes "H" when playback is finished. Whether the playback is going on can be known by the BUSYB signal.

Number of phrase (Internal ROM and External ROM)

|              | Number of phrase | F9-F0       |
|--------------|------------------|-------------|
| Internal ROM | 512              | 000h - 1FFh |
| External ROM | 512              | 200h – 3FFh |

### ML22594-XXX

#### Channel settings

| C1 | C0 | Channel   |
|----|----|-----------|
| 0  | 0  | Channel 0 |
| 0  | 1  | Channel 1 |
| 1  | 0  | Channel 2 |
| 1  | 1  | Channel 3 |

### PLAY Command Input Timing for Continuous Playback

The diagram below shows the PLAY command input timing in cases where one phrase is played and then the next phrase is played in succession.



As shown in the diagram above, if performing continuous playback, input the PLAY command for the second phrase within 10 ms ( $t_{cm}$ ) after the NCR signal on the target channel goes "H". Input the following PLAY command after checking that playback is completed by the RDSTAT command, when it is not continuous playback.

### ML22594-XXX

### 8. START command

| _                           |   |   |   |   |     |     |     |     |
|-----------------------------|---|---|---|---|-----|-----|-----|-----|
| <ul> <li>command</li> </ul> | 0 | 1 | 0 | 1 | CH3 | CH2 | CH1 | CH0 |

The START command is a channel synchronization start (i.e., starts phrase playback on multiple channels simultaenously) command. It is necessary to specify playback phrases using the FADR command before inputting the START command. Setting any bit(s) from CH0 to CH3 to "1" starts playback on the corresponding channel(s). Input the START command with each NCR set to a "H" level.

The figure below shows the timing when starting playback on channel 00 and channel 1 simultaneously.

### Channel settings

|              | Channel                                               |
|--------------|-------------------------------------------------------|
| CH0          | Setting this bit to "1" starts playback on channel 0. |
| CH1          | Setting this bit to "1" starts playback on channel 1. |
| CH2          | Setting this bit to "1" starts playback on channel 2. |
| CH3          | Setting this bit to "1" starts playback on channel 3. |
| Re sure to s | set the channel setting hits (CH0-CH3)                |

Be sure to set the channel setting bits (CH0-CH3).



#### START Command Input Timing for Continuous Playback

The diagram below shows the START command input timing in cases where one phrase is played and then the next phrase is played in succession.



As shown in the diagram above, if performing continuous playback, input the START command for the second phrase within 10 ms ( $t_{cm}$ ) after the NCR signal on the target channel goes "H". Input the following START command after checking that playback is completed by the RDSTAT command, when it is not continuous playback.

### 9. STOP command

| <ul> <li>command</li> </ul> | 0 | 1 | 1 | 0 | CH3 | CH2 | CH1 | CH0 |
|-----------------------------|---|---|---|---|-----|-----|-----|-----|

The STOP command is used to stop playback. It can be set for each channel. Setting any bit(s) from CH0 to CH3 to "1" stops playback on the corresponding channel(s). If the speech synthesis processing for all channels stops, the AOUT output goes to the  $V_{SG}$  level and the NCR and BUSYB signals go to a "H" level. Although it is possible to input the STOP command regardless of the status of NCR during playback, a

prescribed command interval time needs taking.



### Channel settings

|     | Channel                                              |
|-----|------------------------------------------------------|
| CH0 | Setting this bit to "1" stops playback on channel 0. |
| CH1 | Setting this bit to "1" stops playback on channel 1. |
| CH2 | Setting this bit to "1" stops playback on channel 2. |
| CH3 | Setting this bit to "1" stops playback on channel 3. |

Be sure to set the channel setting bits( CH0-CH3).

The STOP command allows specifying multiple channels at one time.

#### ML22594-XXX

### 10. MUON command

| • command | 0  | 1  | 1  | 1  | CH3 | CH2 | CH1 | CH0 | 1st byte |
|-----------|----|----|----|----|-----|-----|-----|-----|----------|
|           | M7 | M6 | M5 | M4 | M3  | M2  | M1  | M0  | 2nd byte |

The MUON command allows inserting a silence between two playback phrases. The command can be input when the NCR signal on the target channel is at a "H" level.

Set the silence time length after inputting this command. It can be set for each channel. The MUON command allows specifying multiple channels at one time. Setting any bit(s) from CH0 to CH3 to "1" plays silence on the corresponding channel(s).

#### Channel settings

| Channel                                                 |
|---------------------------------------------------------|
| Setting this bit to "1" inserts a silence on channel 0. |
| Setting this bit to "1" inserts a silence on channel 1. |
| Setting this bit to "1" inserts a silence on channel 2. |
| Setting this bit to "1" inserts a silence on channel 3. |
|                                                         |

Be sure to set the channel setting bits( CH0-CH3).

As the silence length (M7–M0), a value between 20 ms and 1024 ms can be set at 4 ms intervals (252 steps in total).

The equation to set the silence time length is shown below.

The silence length (M7–M0) must be set to 04h or higher.

 $t_{mu} = (2^7 \times (M7) + 2^6 \times (M6) + 2^5 \times (M5) + 2^4 \times (M4) + 2^3 \times (M3) + 2^2 \times (M2) + 2^1 \times (M1) + 2^0 \times (M0) + 1) \times 4ms$ 

The figure below shows the timing of inserting a silence of 20 ms between the repetitions of a phrase of (F7-F0) = 01h.



When the PLAY command is input, the address control over phrase 1 ends, the phrase playback starts, and the CBUSYB and NCR signals go to a "H" level. Input the MUON command after this CBUSYB signal changes to a "H" level. After the MUON command input, the NCR signal remains "L" until the end of phrase 1 playback, and the device enters a state waiting for the phrase 1 playback to terminate.

When the phrase 1 playback is terminated, the silence playback starts and the NCR signal goes to a "H" level. After the NCR signal has gone to a "H" level, re-input the PLAY command in order to play phrase 1.

After the PLAY command input, the NCR signal once again goes to a "L" level and the device enters a state waiting for the termination of silence playback.

When the silence playback is terminated and then the phrase 1 playback starts, the NCR signal goes "H", and the device enters a state where it is possible to input the next PLAY or MUON command. The BUSYB signal remains "L" until the end of a series of playback.

As shown in the diagram above, if performing continuous playback, input the MUON/PLAY/START command for the second phrase within 10 ms ( $t_{cm}$ ) after the NCR signal on the target channel goes "H". Input the following MUON/PLAY/START command after checking that playback is completed by the RDSTAT command, when it is not continuous playback.

#### ML22594-XXX

### 11. SLOOP command

| <ul> <li>command</li> </ul> | 1 | 0 | 0 | 0 | CH3 | CH2 | CH1 | CH0 |
|-----------------------------|---|---|---|---|-----|-----|-----|-----|

The SLOOP command is used to set repeat playback mode. The command can be input for each channel. The SLOOP command allows specifying multiple channels at one time. Setting any bit(s) from CH0 to CH3 to "1" repeats playback on the corresponding channel(s). Input the SLOOP command with each NCR set to a "H" level.

#### Channel settings

|              | Channel                                                |
|--------------|--------------------------------------------------------|
| CH0          | Setting this bit to "1" repeats playback on channel 0. |
| CH1          | Setting this bit to "1" repeats playback on channel 1. |
| CH2          | Setting this bit to "1" repeats playback on channel 2. |
| CH3          | Setting this bit to "1" repeats playback on channel 3. |
| Re sure to a | set the channel setting hits (CH0-CH3)                 |

Be sure to set the channel setting bits( CH0-CH3).

Once repeat playback mode is set, the current phrase is repeatedly played until the repeat playback setting is released by the SLOOP command or until playback is stopped by the STOP command. In the case of a phrase that was edited using the edit function, the edited phrase is repeatedly played. Following shows the SLOOP command input timing.



#### Effective Range of SLOOP Command Input

The SLOOP command is only enabled during playback. After the PLAY command is input, input the SLOOP command within 10 ms ( $t_{cm}$ ) after the NCR signal on the target channel goes "H". This will enable the SLOOP command, so that repeat playback will be carried out. The NCR signal remains "L" during repeat playback mode.

### ML22594-XXX

### 12. CLOOP command

| <ul> <li>command</li> </ul> | 1 | 0 | 0 | 1 | CH3 | CH2 | CH1 | CH0 |
|-----------------------------|---|---|---|---|-----|-----|-----|-----|

The CLOOP command releases repeat playback mode. The command can be input for each channel. The CLOOP command allows specifying multiple channels at one time. Setting any bit(s) from CH0 to CH3 to "1" releases repeat playback on the corresponding channel(s). When repeat playback mode is released, the NCR signal goes "H".

It is possible to input the CLOOP command regardless of the status of the NCR signal during playback, but a prescribed command interval needs taking.

### Channel settings

|              | Channel                                                        |  |  |  |  |  |
|--------------|----------------------------------------------------------------|--|--|--|--|--|
| CH0          | Setting this bit to "1" releases repeat playback on channel 0. |  |  |  |  |  |
| CH1          | Setting this bit to "1" releases repeat playback on channel 1. |  |  |  |  |  |
| CH2          | Setting this bit to "1" releases repeat playback on channel 2. |  |  |  |  |  |
| CH3          | Setting this bit to "1" releases repeat playback on channel 3. |  |  |  |  |  |
| Be sure to s | Be sure to set the channel setting bits( CH0-CH3).             |  |  |  |  |  |



### ML22594-XXX

### 13. CVOL command

| • command | 1 | 0 | 1 | 0   | CH3  | CH2  | CH1  | CH0  | 1st byte |
|-----------|---|---|---|-----|------|------|------|------|----------|
|           | 0 | 0 | 0 | CV4 | CV 3 | CV 2 | CV 1 | CV 0 | 2nd byte |

The CVOL command is used to adjust the playback volume on each channel. It is possible to input the VOL command regardless of the status of the NCR signal.

The CVOL command can be set for each channel. The CVOL command allows specifying multiple channels at one time. Setting any bit(s) from CH0 to CH3 to "1" sets the playback volume on the corresponding channel(s). The volume setting is initialized by the AMODE command.

### Channel settings

|              | Channel                                               |  |  |  |  |  |
|--------------|-------------------------------------------------------|--|--|--|--|--|
| CH0          | Setting this bit to "1" sets the volume on channel 0. |  |  |  |  |  |
| CH1          | Setting this bit to "1" sets the volume on channel 1. |  |  |  |  |  |
| CH2          | Setting this bit to "1" sets the volume on channel 2. |  |  |  |  |  |
| CH3          | Setting this bit to "1" sets the volume on channel 3. |  |  |  |  |  |
| Be sure to s | Be sure to set the channel setting bits( CH0-CH3).    |  |  |  |  |  |

The command enables 32-level adjustment of volume, as shown in the table below. The initial value after reset release is set to 0 dB. Upon reset release or when the PUP command is input, the values set by the CVOL command are initialized.

| CV4-0 | Volume               | CV4–0 | Volume |
|-------|----------------------|-------|--------|
| 1F    | 0 dB (initial value) | 0F    | -6.31  |
| 1E    | -0.28                | 0E    | -6.90  |
| 1D    | -0.58                | 0D    | -7.55  |
| 1C    | -0.88                | 0C    | -8.24  |
| 1B    | -1.20                | 0B    | -9.00  |
| 1A    | -1.53                | 0A    | -9.83  |
| 19    | -1.87                | 09    | -10.74 |
| 18    | -2.22                | 08    | -11.77 |
| 17    | -2.59                | 07    | -12.93 |
| 16    | -2.98                | 06    | -14.26 |
| 15    | -3.38                | 05    | -15.85 |
| 14    | -3.81                | 04    | -17.79 |
| 13    | -4.25                | 03    | -20.28 |
| 12    | -4.72                | 02    | -23.81 |
| 11    | -5.22                | 01    | -29.83 |
| 10    | -5.74                | 00    | OFF    |

ML22594-XXX

14. RDSTAT command

| <ul> <li>command</li> </ul> | 1 | 0 | 1 | 1 | 0 | 0 | 0 | ERR |
|-----------------------------|---|---|---|---|---|---|---|-----|

The RDSTAT command enables reading the status of internal operation. It is possible to input the CLOOP command regardless of the status of the NCR signal during playback, but a prescribed command interval needs taking.

The ERR bit selects reading the playback status for each channel or reading the status of the fail-safe function. Keep the SI pin to "L" when read the status.

|                                                         | ERR | Content of data to read          |  |  |  |
|---------------------------------------------------------|-----|----------------------------------|--|--|--|
| 0 NCR and BUSYB signals for each channel (Initial value |     |                                  |  |  |  |
|                                                         | 1   | Status of the fail-safe function |  |  |  |

If the ERR bit is set to "0", the following status will be read:

| Output bit     | D7     | D6     | D5     | D4     | D3   | D2   | D1   | D0   |
|----------------|--------|--------|--------|--------|------|------|------|------|
| Output<br>data | BUSYB3 | BUSYB2 | BUSYB1 | BUSYB0 | NCR3 | NCR2 | NCR1 | NCR0 |

When the ERR bit = "0", the NCR and BUSYB signals of each channel are read. The NCR signal outputs a "L" level while this LSI is performing command processing and goes to a "H" level when the LSI enters a command waiting state. The BUSY signal outputs a "L" level during voice playback. The table below shows the contents of each data output at a status read.

|       | Output status signal   |  |  |  |
|-------|------------------------|--|--|--|
| BUSY3 | Channel 3 BUSYB output |  |  |  |
| BUSY2 | Channel 2 BUSYB output |  |  |  |
| BUSY1 | Channel 1 BUSYB output |  |  |  |
| BUSY0 | Channel 0 BUSYB output |  |  |  |
| NCR3  | Channel 3 NCR output   |  |  |  |
| NCR2  | Channel 2 NCR output   |  |  |  |
| NCR1  | Channel 1 NCR output   |  |  |  |
| NCR0  | Channel 0 NCR output   |  |  |  |

ML22594-XXX

If the ERR bit is set to "1", the following status will be read

| Output bit | D7 | D6 | D5  | D4  | D3  | D2  | D1  | D0  |
|------------|----|----|-----|-----|-----|-----|-----|-----|
| OutPut     | 0  | 0  | EXR | SPM | SPP | TSD | BLD | WCM |
| data       | 0  | 0  | ERR | ERR | ERR | ERR | ERR | ERR |

When the ERR bit="1", the state of six fail-safe Function is read.

If any of fail-safe function is activated, the ERR pin is set to a "H" level and the corresponding error bit is set to "1". If the ERR pins set to a "H" level,

check the error contents using the RDSTAT command and take appropriate measures.

ERR bit is cleared by ERCL command

| Error signal | Error contents                                                                                                                        |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------|
|              | External ROM read err bit.                                                                                                            |
| EXRERR       | This bit is set to "1" if the voice control area data of External ROM is "00h".                                                       |
| EARERR       | It becomes an error when it accesses the External ROM under the condition that the External                                           |
|              | ROM isn't connected.                                                                                                                  |
| SPMERR       | SPM pin short error bit.                                                                                                              |
|              | This bit is set to "1" if the SPM pin is short to SPP pin or GND                                                                      |
| SPPERR       | SPP pin short error bit                                                                                                               |
| SITERIX      | This bit is set to "1" if the SPP pin is short to SPM pin or GND                                                                      |
|              | High temperature error bit.                                                                                                           |
| TSDERR       | This bit is set to "1" if the temperature of the LSI reaches or exceeds the temperature set by the                                    |
|              | SAFE command. For details see the section on the SAFE command.                                                                        |
| BLDERR       | Power supply voltage error bit.<br>This bit is set to "1" if the power supply voltage level reaches or falls below the voltage set by |
| DEDERIK      | the SAFE command. For details see the section on the SAFE command.                                                                    |
|              | Command tansfer errro bit.                                                                                                            |
| WCMERR       | This bit is set to "1" if a transfer error occurs in two-time command input mode.                                                     |

### ML22594-XXX

15. OUTSTAT command

| • command 1 1 0 0 0 BUSY/NCR C1 | <ul> <li>command</li> </ul> | 1 | 1 | 0 | 0 | 0 | BUSY/NCR | C0 |
|---------------------------------|-----------------------------|---|---|---|---|---|----------|----|

The OUTSTAT command is used to output the BUSYB or NCR signal on the specified channel from the STATUS pin. It is possible to input the CLOOP command regardless of the status of the NCR signal during playback, but a prescribed command interval needs taking.



| BUSY/NCR | STATUS pin status                                  |
|----------|----------------------------------------------------|
| 0        | Outputs the NCR signal on the specified channel.   |
| 1        | Outputs the BUSYB signal on the specified channel. |

### Channel settings

| C1 | C0 | Channel                   |
|----|----|---------------------------|
| 0  | 0  | Channel 0 (initial value) |
| 0  | 1  | Channel 1                 |
| 1  | 0  | Channel 2                 |
| 1  | 1  | Channel 3                 |

#### ML22594-XXX

### 16. SAFE command

| • command | 1   | 1   | 0   | 1    | 0    | 0    | 0    | 0    |
|-----------|-----|-----|-----|------|------|------|------|------|
|           | TM2 | TM1 | TM0 | TSD1 | TSD0 | BLD2 | BLD1 | BLD0 |

The SAFE command is sets the settings for the low-voltage detection and temperature detection functions. The BLD2–0 bits are used to set the power supply voltage detection level. The judgment voltage can be selected from among six levels from 2.7 to 4.0 V. The power supply voltage is monitored each time it reaches the value set by TM2–0, and if the power supply voltage reaches or falls below the set detection voltage two times or more, the ERR pin outputs a "H" level and the RDSTAT command's BLDERR bit is set to "1". If the ERR pin is set to a "H" level, check the error contents using the RDSTAT command. If the BLDERR bit is at "1", it is possibly a power supply related failure.

| BLD2 | BLD1 | BLD0 | Judgment power supply voltage |
|------|------|------|-------------------------------|
| 0    | 0    | 0    | OFF                           |
| 0    | 0    | 1    | 2.7V±5% (initial value)       |
| 0    | 1    | 0    | 3.0V±5%                       |
| 0    | 1    | 1    | 3.3V±5%                       |
| 1    | 0    | 0    | 3.6V±5%                       |
| 1    | 0    | 1    | 4.0V±5%                       |
| 1    | 1    | 0    | (4.0V±5%)                     |
| 1    | 1    | 1    | (4.0V±5%)                     |

The TSD1–0 bits are used to set the temperature detection level. Tj=140 °C or OFF can be selected as the judgment temperature. The temperature is monitored each time it reaches the value set by TM2–0, and if the temperature reaches or exceeds the set value two times or more, the ERR pin outputs a "H" level and the RDSTAT command's TSDERR bit is set to "1".

If the ERR pin is set to a "H" level, check the error contents using the RDSTAT command. If the TSDERR bit is at "1", reduce the volume using the AVOL command or put the analog section into the power down state using the AMODE command.

| TSD1 | TSD0 | Judgment temperature (Tj) |
|------|------|---------------------------|
| 0    | 0    | OFF                       |
| 0    | 1    | Setting prohibited        |
| 1    | 0    | Setting prohibited        |
| 1    | 1    | 140±10°C (initial valle,) |

The judgment temperature(Tj) is  $140\pm10^{\circ}$ C. This LSI is beyond Tj= $130^{\circ}$ C in the operating temperature(- $40^{\circ}$ C - +150°C) depending on a operating condition and occurs by a high temperature error. The ambient temperature at that case is as follows.

| Power supply(D <sup>VDD</sup> =SP <sup>VDD</sup> ) | Power dissipation(P <sub>D</sub> ) | Amient temperature(Ta)                  |
|----------------------------------------------------|------------------------------------|-----------------------------------------|
| 4.5V                                               | 0.686W                             | Not detect in the operating temperature |
| 5.0V                                               | 0.861W                             | detect more than 104°C                  |
| 5.5V                                               | 1.055W                             | detect more than 98°C                   |

\*  $\theta$  ja=31.2[°C/W](JEDEC 2layers(refer to 67pages)), 1W/80hm-Speaker

 $\theta$  ja changes by an implementation condition. The maximum ambient temperature(Tamax) that this LSI does not detect the high temperature error is calculated in the following expressions in using the power dissipation.

Tamax =  $130[^{\circ}C] - \theta ja[^{\circ}C/W] \times P_{D}[W]$ 

The maximum ambient temperature(Tamax) in power supply voltage 5.0V and  $\theta$  ja=36[°C/W] is as follows.

Tamax =  $130[^{\circ}C]$  -  $36 \times 0.861 \approx 99[^{\circ}C]$ 

The TM2–0 bits are used to set the monitor interval to detect a low voltage or temperature.

| TM2 | TM1 | TM0 | Monitor interval     |
|-----|-----|-----|----------------------|
| 0   | 0   | 0   | Constantly monitors  |
| 0   | 0   | 1   | 2 ms (initial value) |
| 0   | 1   | 0   | 4 ms                 |
| 0   | 1   | 1   | 8 ms                 |
| 1   | 0   | 0   | 16 ms                |
| 1   | 0   | 1   | 32 ms                |
| 1   | 1   | 0   | 64 ms                |
| 1   | 1   | 1   | 128 ms               |

### ML22594-XXX

### 17. ERCL command

.

| command | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
|---------|---|---|---|---|---|---|---|---|

The ERCL command is used to clear an error if it occurs.

If an error occurs, a "H" level is outputted from the ERR pin. When the ERCL command is inputted, the ERR pin outputs a "L" level.

However, when the high temperature error and the power-supply voltage error continue, TSDERR of the RDSTAT command , BLDERR of the RDSTAT command and the ERR pin keep outputting "H" even if the ERCL command is inputted.



Timing diagram for when an error occurs at the time of setting the two-time command input mode

Timing diagram for when an error occurs at the External ROM



ML22594-XXX



If a power supply voltage error occurs and then the power supply voltage is returned (when the SAFE command's BLD2–0 bits = 001h)

If a power supply voltage error occurs but the power supply voltage is not returned



ML22594-XXX



When Speaker-short situation is released before Error Clear Flow(\*1)

When Speaker-short situation is continued after Error Clear Flow(\*1).



When ERCL is inputed before Error Clear Flow(\*1).



\*1:Error Clear Flow:RDSTAT=>AMODE(Speaker Power-down) => ERCL \*2: SPM pin short error

### **Command Flow Charts**

1-Byte Command Input Flow (applied to the PUP, PDWN, START, STOP, SLOOP, CLOOP, OUTSTAT, and ERCL commands)



2-Byte Command Input Flow (applied to the AMODE, AVOL, FAD, FADR, PLAY, MUON, CVOL, and SAFE commands)



Status Read Flow

### ML22594-XXX



### ML22594-XXX





Loop Start Flow



Loop Stop Flow



Power-Down Flow





Detailed Flow of "Power-Up  $\Rightarrow$  Playback  $\Rightarrow$  Power-Down"



Detailed flow of "SPP/SPM Short detecting"



1-Byte Command input flow of two-time command input mode (applied to the PDWN, STOP, SLOOP, CLOOP, RDSTAT, OUTSTAT, and ERCL commands)



2-Byte Command input flow of two-time command input mode (applied to the AMODE, AVOL, FAD, FADR, PLAY, MUON, CVOL, and SAFE commands)



### Handling of the SG Pin

The SG pin is the signal ground pin for the built-in speaker amplifier. Connect a capacitor between this pin and the analog ground so that this pin will not carry noise.

The recommended capacitance value is shown below; however, it is recommended that the user determine the capacitance value after evaluation.

Always start playback after each output voltage is stabilized.

| Pin | Recommended capacitance value | Remarks                                                                                                                      |
|-----|-------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| SG  | 0.1 μF ±20%                   | The larger the connection capacitance, the longer the speaker amplifier output pin (SPM and SPP) voltage stabilization time. |

### Handling of the V<sub>DDL</sub> Pins

The  $V_{DDL}$  pin is the power supply pins for the internal circuits. Connect a capacitor between each of these pins and the ground in order to prevent noise generation and power fluctuation.

The recommended capacitance value is shown below; however, it is recommended that the user determine the capacitance value after evaluation.

Always start the next operation after each output voltage is stabilized.

| Pin              | Recommended capacitance value | Remarks                                                                   |
|------------------|-------------------------------|---------------------------------------------------------------------------|
| V <sub>DDL</sub> | 10 μF ±20%                    | The larger the connection capacitance, the longer the stabilization time. |

### **Power Supply Wiring**

The power supplies of this LSI are divided into the following three:

- $\bullet$  Digital power supply (DV\_{DD}) and Digital ground(DGND)
- Speaker amplifier power supply (SPV<sub>DD</sub>) and Speaker amplifier ground(SPGND)
- External ROM interface power supply(IO  $V_{DD}$ )

As shown in the figure below, be sure to diverge the wiring of  $DV_{DD}$  and  $SPV_{DD}$  from the root of the same power supply. DGND/SPGND is similar, too.

 $IOV_{DD}$  is sure to wire External ROM power supply.



\*1 :  $IOV_{DD}$  is sure to wire External ROM power supply.

### **APPLICATION CIRCUIT**

At using internal speaker amplifier (speaker output)



At using external speaker amplifier (line output)



### **RECOMMENDED CERAMIC OSCILLATION**

Recommended ceramic resonators for oscillation and conditions are shown below for reference.

### **KYOCERA** Corporation

|           |                   |            | Optimal load capacity |             |             |                             |                                     |  |  |
|-----------|-------------------|------------|-----------------------|-------------|-------------|-----------------------------|-------------------------------------|--|--|
| Freq [Hz] | Туре              | C1<br>[pF] | C2<br>[pF]            | Rf<br>[Ohm] | Rd<br>[Ohm] | Supply voltage<br>Range [V] | Operating Temperature<br>Range [°C] |  |  |
| 4.096M    | PBRV4.096MR50Y000 | 15(int     | ernal)                |             |             | 4.5 to 5.5                  | -40 to +125                         |  |  |

### **MURATA Corporation**

|           |                  | Optimal load capacity |            |             |             |                             |                                     |  |
|-----------|------------------|-----------------------|------------|-------------|-------------|-----------------------------|-------------------------------------|--|
| Freq [Hz] | Туре             | C1<br>[pF]            | C2<br>[pF] | Rf<br>[Ohm] | Rd<br>[Ohm] | Supply voltage<br>Range [V] | Operating Temperature<br>Range [°C] |  |
| 4M        | CSTCR4M00G55B-R0 | 39(internal)          |            |             |             | 4.5 to 5.5                  | -40 to $+125$                       |  |
| 4.096M    | CSTCR4M09G55B-R0 |                       |            |             |             | 4.5 10 5.5                  | -40 to +125                         |  |

### **Circuit diagram**



### LIMITATION ON THE OPERATION TIME (PLAY-BACK TIME)

ML22594's operating temperature is 105°C. But the average ambient temperature at 1W play-back (80hm drive) during 10 years in the reliability design is Ta=70°C. (max ( the package heat resistance  $\theta$  ja=24.6[°C/W]))

When ML22594 operates 1W play-back(80hm drive) consecutively, the product life changes by the package temperature rise by the consumption. This limitation does not matter in the state that a speaker amplifier does not play.

The factor to decide the operation time ( play-back time ) is the average ambient temperature( Ta ), play-back Watts( at the speaker drive mode), the soldering area ratio\*1, and so on. In addition, the limitation on the operation time changes by the heat designs of the board.

### PACKAGE HEAT RESISTANCE VALUE (REFERENCE VALUE)

The following table is the package heat resistance value  $\theta$  ja (reference value). This value changes the condition of the board (size, layer number, and so on)

| The board                   | θja         | The condition                                |
|-----------------------------|-------------|----------------------------------------------|
| JEDEC 4layers <sup>*1</sup> |             |                                              |
| (W/L/t=76.2/114.5/1.6(mm))  | 24.6[°C /W] | No wind (0m/sec)                             |
| JEDEC 2layers <sup>*2</sup> |             | the soldering area ratio* <sup>3</sup> :100% |
| (W/L/t=76.2/114.5/1.6(mm))  | 31.2[°C /W] |                                              |

\*1 : The wiring density : 1st layer(Top) 60% / 2nd layer 100% / 3rd layer 100% / 4th layer(Bottom) 60%.

\*2 : The wiring density : 1st layer(Top) 60% / 2nd layer(Bottom) 100%.

\*3 : The soldering area ratio is the ratio that the heat sink area of ML22594 and a land pattern on the board are soldered. 100% mean that the heat sink area of ML22594 is completely soldered to the land pattern on the board. About the land pattern on the board, be sure to refer to the next clause (PACKAGE DIMENSIONS).

### PACKAGE DIMENSIONS



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact ROHM's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

Notes for heat sink type Package

This LSI adopts a heat sink type package to raise a radiation of heat characteristic. Be sure to design the land pattern corresponding to the heat sink area of the LSI on a board, and solder each other. The heat sink area of the LSI solder open or GND on the board.

### **REVISION HISTORY**

|                  |               | Pa                  | ge                 |                                        |
|------------------|---------------|---------------------|--------------------|----------------------------------------|
| Document No.     | Date          | Previous<br>Edition | Current<br>Edition | Description                            |
| FEDL22594FULL-01 | Sep. 19, 2012 | -                   | -                  | Final edition 1.                       |
| FEDL22594FULL-02 | Nov. 20, 2012 | 51                  | 51                 | Add EXRERR.                            |
|                  |               | 55                  | 55                 | Add External ROM error timing diagram. |
| FEDL22594-03     | Apr. 24, 2013 | 11                  | 11                 | Add tCB3.                              |
|                  |               | 18                  | 18                 | Change Playback Stop Timing.           |
| FEDL22594-04     | Dec. 9, 2014  | -                   | 34                 | Add tPUPA3 timing diagram.             |
|                  |               | -                   | 35                 | Add tPDA3 timing diagram.              |

### **NOTES**

No copying or reproduction of this document, in part or in whole, is permitted without the consent of LAPIS Semiconductor Co., Ltd.

The content specified herein is subject to change for improvement without notice.

Examples of application circuits, circuit constants and any other information contained herein illustrate the standard usage and operations of the Products. The peripheral conditions must be taken into account when designing circuits for mass production.

Great care was taken in ensuring the accuracy of the information specified in this document. However, should you incur any damage arising from any inaccuracy or misprint of such information, LAPIS Semiconductor shall bear no responsibility for such damage.

The technical information specified herein is intended only to show the typical functions of and examples of application circuits for the Products. LAPIS Semiconductor does not grant you, explicitly or implicitly, any license to use or exercise intellectual property or other rights held by LAPIS Semiconductor and other parties. LAPIS Semiconductor shall bear no responsibility whatsoever for any dispute arising from the use of such technical information.

The Products specified in this document are intended to be used with general-use electronic equipment or devices (such as audio visual equipment, office-automation equipment, communication devices, electronic appliances and amusement devices).

The Products specified in this document are not designed to be radiation tolerant.

While LAPIS Semiconductor always makes efforts to enhance the quality and reliability of its Products, a Product may fail or malfunction for a variety of reasons.

Please be sure to implement in your equipment using the Products safety measures to guard against the possibility of physical injury, fire or any other damage caused in the event of the failure of any Product, such as derating, redundancy, fire control and fail-safe designs. LAPIS Semiconductor shall bear no responsibility whatsoever for your use of any Product outside of the prescribed scope or not in accordance with the instruction manual.

The Products are not designed or manufactured to be used with any equipment, device or system which requires an extremely high level of reliability the failure or malfunction of which may result in a direct threat to human life or create a risk of human injury (such as a medical instrument, transportation equipment, aerospace machinery, nuclear-reactor controller, fuel-controller or other safety device). LAPIS Semiconductor shall bear no responsibility in any way for use of any of the Products for the above special purposes. If a Product is intended to be used for any such special purpose, please contact a ROHM sales representative before purchasing. If you intend to export or ship overseas any Product or technology specified herein that may be controlled under the Foreign Exchange and the Foreign Trade Law, you will be required to obtain a license or permit under the Law.

Copyright 2012-2014 LAPIS Semiconductor Co., Ltd.

### LAPIS Semiconductor Co., Ltd.

2-4-8 Shinyokohama, Kouhoku-ku, Yokohama 222-8575, Japan http://www.lapis-semi.com/en/