

# AN4209 Application note

Design methodology for repetitive voltage suppressors (RVS) in repetitive mode: STRVS

## Introduction

The silicon transient voltage suppressor (TVS) device such as the Transil<sup>™</sup> was initially specified with a power surge capability to respond to industrial standard test conditions, especially against high-energy single transient voltages. Today, many components in switched mode power supplies are continuously subjected to very short transient voltages. Little data is given in TVS specifications regarding the repetitive mode operation. Therefore, it is not easy for the designer to accurately assess the clamping voltage and power losses under these conditions.

This application note introduces the new repetitive voltage suppressor STRVSX features, specifically adapted to the repetitive mode operation. A design guideline is presented and selection processes are described.

## Contents

| 1 | STRV  | VS parameters |                                                    |  |  |
|---|-------|---------------|----------------------------------------------------|--|--|
|   | 1.1   | Electric      | al parameters                                      |  |  |
|   |       | 1.1.1         | Simplified electrical model4                       |  |  |
|   | 1.2   | Therma        | Il parameters                                      |  |  |
|   |       | 1.2.1         | Steady state parameters                            |  |  |
|   |       | 1.2.2         | Transient parameter                                |  |  |
| 2 | Gener | al desi       | gn procedure 11                                    |  |  |
|   | 2.1   | Key Ru        | les                                                |  |  |
|   | 2.2   | Transil       | selection process                                  |  |  |
|   |       | 2.2.1         | Step 1: STRVS pre-selection                        |  |  |
|   |       | 2.2.2         | Step 2: Clamping voltage assessment                |  |  |
|   |       | 2.2.3         | Step 3: Dissipated power calculation12             |  |  |
|   |       | 2.2.4         | Step 4: In-situ test                               |  |  |
|   | 2.3   | Transil       | selection flowchart                                |  |  |
| 3 | Desig | n exam        | ple                                                |  |  |
|   | 3.1   | STRVS         | preselection                                       |  |  |
|   | 3.2   | Clampir       | ng voltage assessment 14                           |  |  |
|   | 3.3   | Dissipa       | ted power calculation                              |  |  |
|   |       | 3.3.1         | Power losses calculation:                          |  |  |
|   |       | 3.3.2         | Peak and average junction temperature calculation: |  |  |
|   | 3.4   | In-situ v     | verification                                       |  |  |
| 4 | Concl | usion .       |                                                    |  |  |
| 5 | Revis | ion hist      | tory                                               |  |  |



## **1** STRVS parameters

This section defines the electrical and thermal characteristics of the STRVS.

## 1.1 Electrical parameters



*Figure 1* shows the typical reverse characteristic given at two temperatures of an STRVS device.

## Stand-off voltage (V<sub>RM</sub>)

The stand-off voltage is specified for  $I = I_{RM} = 1 \ \mu A$  and  $T_j = 25 \ ^{\circ}C$ . Under these conditions, the device is still acting as an open circuit. This parameter is one of the key parameters in circuit protection.

## Breakdown voltage (V<sub>BR</sub>)

The breakdown voltage corresponds to the voltage from which the STRVS starts to go into the avalanche region. This parameter is specified for  $I = I_{BR} = 1$  mA and  $T_j = 25$  °C. The  $V_{BR}$  parameter follows a linear variation with junction temperature as shown in *Equation 1*.

## **Equation 1**

 $V_{BR}(T_j) = V_{BR}(T_{REF}) \cdot (1 + \alpha_T \cdot (T_j - T_{REF}))$ 

Where T<sub>REF</sub> = reference temperature expressed in °C, generally given at 25 °C and  $\alpha$ T = temperature coefficient in 1/°C.



## Clamping voltage (V<sub>CL</sub>)

The clamping voltage is the total voltage across the STRVS over the peak pulse current I<sub>PP</sub> at a given temperature. A range of typical values provides the characteristics of the clamping voltage for given values of peak current (I<sub>PP</sub>), and three controlled junction temperatures: 25 °C, 85 °C and 125 °C. All curves start from V<sub>CL</sub>(1 mA) = V<sub>BRmax</sub>. *Figure 2* illustrates V<sub>CL</sub> curves of an STRVS185X02B. These curves are useful for verifying the suitability of the allowable clamping voltage in application.

Figure 2. Clamping voltage characteristic over temperatures of an STRVS185X02B



## 1.1.1 Simplified electrical model

A linear model can be employed to approximate the  $V_{CL} = f(I_{PP})$  characteristics of the STRVS. A straight line is used to approximate the actual curve inside the working area imposed by the application conditions (see *Figure 3*). The line intersects the horizontal axis at the voltage  $V_{CL0}$ . The slope of the line is inversely proportional to the dynamic resistance  $R_D$ . The equivalent circuit that models this equation is shown in *Figure 4*.





Figure 3. Simplified characteristics of an STRVS device

Figure 4. Simplified electrical model of an STRVS device





The clamping voltage is defined in *Equation 2*.

**Equation 2** 

 $V_{CL}(I_{PP};T_j) = V_{CL0}(I_{PP1};I_{PP2};T_j) + R_D(I_{PP1};I_{PP2};T_j) \cdot I_{PP}$ 



R<sub>D</sub> can be calculated as shown in *Equation 3*.

**Equation 3** 

$$\mathsf{R}_{\mathsf{D}}(\mathsf{I}_{\mathsf{PP1}};\mathsf{I}_{\mathsf{PP2}};\mathsf{T}_{\mathsf{J}}) = \frac{\mathsf{V}_{\mathsf{CL2}}(\mathsf{I}_{\mathsf{PP2}};\mathsf{T}_{\mathsf{j}}) - \mathsf{V}_{\mathsf{CL1}}(\mathsf{I}_{\mathsf{PP1}};\mathsf{T}_{\mathsf{j}})}{\mathsf{I}_{\mathsf{PP2}} - \mathsf{I}_{\mathsf{PP1}}}$$

V<sub>CI0</sub> is shown in Equation 4

### Equation 4

 $V_{CL0}(I_{PP1};I_{PP2};T_i) = V_{CL1}(I_{PP1};T_i) - R_D(I_{PP1};I_{PP2};T_i) \cdot I_{PP1}$ 

This model will be useful to assess the power dissipation of the device.

#### 1.2 Thermal parameters

#### 1.2.1 Steady state parameters

## Thermal resistance (R<sub>th(j-Ref)</sub>)

The thermal resistance represents the package's dissipation capability from the junction (active die surface) to a specified reference point (case, lead, board, ambient, etc...). Its value is defined as the temperature difference between two specified points, divided by the dissipated power under thermal equilibrium conditions.

Equation 5  

$$R_{TH(j-Ref)} = \frac{T_j - T_{Ref}}{P_D}$$

| Where:                 |                                                            |
|------------------------|------------------------------------------------------------|
| R <sub>th(j-Ref)</sub> | Junction-to-reference thermal resistance expressed in °C/W |
| P <sub>D</sub>         | Average dissipated power of the die, expressed in W        |
| Тj                     | Junction temperature of the die expressed in °C            |
| T <sub>Ref</sub>       | Temperature of the reference point expressed in °C         |
|                        |                                                            |

The previous equation can be easily reworked to estimate the junction temperature in steady mode operation as shown in Equation 6.

### Equation 6

 $T_j = R_{TH(j-Ref)} \cdot P_D + T_{Ref}$ 

In STRVSX specifications, the junction-to-lead (R<sub>th(j-l)</sub>) and junction-to-ambient (R<sub>th(j-a)</sub>) thermal resistances are commonly provided to help designers. These parameters are determined under standard test conditions with specific board dimensions and layers in compliance with the JEDEC standard.

Table 1 shows typical thermal resistances for available packages.



| Thormal resistance                       | Package |        |     |     | Unit |  |
|------------------------------------------|---------|--------|-----|-----|------|--|
| mermarresistance                         | DO-15   | DO-201 | SMB | SMC | Unit |  |
| Junction-to-lead, R <sub>th(j-l)</sub>   | 35      | 23     | 13  | 12  | °C/W |  |
| Junction-to-ambient R <sub>th(j-a)</sub> | 105     | 100    | 185 | 150 | °C/W |  |

# Table 1. Typical package performance comparison for minimum footprint and 35 µm copper thickness on board

### Junction-to-ambient thermal resistance (Rth(i-a))

The thermal resistance  $R_{th(j-a)}$  is the heat dissipation capability from the junction surface of the die to the ambient, via all paths. Its value is strongly dependent on the type of board, the copper plane underneath the device, the neighboring components interacting through the PCB, and the mounting and cooling methods (free or forced airflow).

Actual performance of the product in real applications may be different. Values provided in datasheet are typical values and should be used with some measure of caution. It is useful for comparing the thermal performance of one package to another as shown in *Table 1*.

Therefore, this information may be used for the first pass of junction temperature calculation. The thermal resistance  $R_{th(j-a)}$  value with minimum footprint is recommended when the user starts a design calculation. *Figure 5* shows the  $R_{th(j-a)}$  dependency of a SMB package over copper plane area.





## Junction-to-lead thermal resistance (Rth(j-l))

The thermal resistance  $R_{th(j-l)}$  is the heat dissipation capability from the junction surface of the die to the package lead. This parameter is useful for estimating the junction temperature from a measurement of the lead temperature. The designer can determine the lead temperature of the device under application conditions with a fine gauge thermocouple or



infrared camera and calculate the junction temperature using *Equation 6*. The lead is the most interesting reference point to evaluate accurately the average operating junction temperature  $T_{javg}$ . The thermal resistance value  $R_{th(j-l)}$  depends only on the package proprieties unlike  $R_{th(j-a)}$ .

## 1.2.2 Transient parameter

## Transient thermal impedance (Z<sub>TH(j-Ref)</sub>(t<sub>p</sub>))

The transient thermal impedance  $Z_{TH(j-Ref)}(t_p)$  is the temporary variation of thermal resistance from an input power step function up to reaching a stable value as defined *Equation 7*.

### **Equation 7**

 $\lim tp \Rightarrow \infty Z_{th(j-Ref)} (tp) = R_{th(j-Ref)}$ 

Transient thermal impedance can be calculated using *Equation 8*.

### Equation 8

$$Z_{\text{TH}_{(j-\text{Ref})}}(t_p) = \frac{T_j(t_p) - T_{\text{Ref}}}{P_{\text{Step}}}$$

Where:

| Z <sub>TH(j-Ref)</sub> | Junction to reference transient thermal impedance expressed in °C/W. |
|------------------------|----------------------------------------------------------------------|
| t <sub>p</sub>         | Pulse duration of the step power expressed in s.                     |
| P <sub>Step</sub>      | Step power function applied to the die expressed in W.               |
| T <sub>j(tp)</sub>     | Junction temperature over the time width, expressed in °C.           |
| T <sub>Ref</sub>       | Temperature of the reference point expressed in °C.                  |

Junction to ambient,  $Z_{TH(j-a)}$  and junction to lead,  $Z_{TH(j-l)}$  transient thermal impedance curves are provided in the datasheet. However  $Z_{TH(j-l)}$  should be preferred to evaluate the peak junction temperature to get a better assessment.

Thus from *Equation 8*, the dynamic change in temperature over the time can be determined using

### **Equation 9**

 $\mathbf{T}_{j}(\mathbf{t}_{p}) = \mathbf{P}_{\text{Step}} \cdot \mathbf{Z}_{\text{TH}(j-1)}(\mathbf{t}_{p}) + \mathbf{T}_{1}$ 

The transient thermal impedance diagram provides a quick and simple method to estimate the rise of junction temperature under transient conditions. *Figure 6* below illustrates transient thermal impedance diagrams of the SMB package. Note that thermal impedances increase until they reach their asymptotic limit corresponding to their thermal resistance  $R_{th(j-a)}$ .





Figure 6. Thermal impedance variation of SMB package versus the pulse duration

When the STRVS works under repetitive mode operation, the peak junction temperature  $T_{ipeak}$  must be below absolute rating  $T_{imax}$  specified in the datasheet.

For an infinite pulse train case, T<sub>ipeak</sub> is expressed as shown in *Equation 10*:

### **Equation 10**

 $T_{j_{peak}}(t_{p}) = P_{D} \cdot R_{TH(j-1)} + (P_{Step} - P_{D}) \cdot Z_{TH(j-1)}(t_{p}) + T_{I}$ 

Note:

The background average power  $P_D$  has been subtracted, to avoid counting this effect twice in calculating temperature rise.

In power conversion applications, two main cases occur. The time constants of the transient thermal impedance  $\tau_{thermal}$  must be considered regarding the switching period  $t_{SW}$  in the application. *Figure 7* illustrates the impact of operating frequency on the ripple temperature.

The time constant of a thermal system is dependent on its transient thermal impedance curve. A sufficient estimation of thermal constant can be easily made from the simple RC thermal model representing the  $Z_{th(i-Ref)}$  curve.

### **Equation 11**

 $Z_{\text{th}(j\text{-Ref})}(t) = R_{\text{th}(j\text{-Ref})} \cdot (1 - e^{(-t/t_{au})})$ 

## Equation 12

 $t_{au} = -t(ln(1-Z_{th}(t)/R_{th}))$ 

*Equation 12* applied to *Figure 6* for an application working switching period  $t_{sw}$ , around 10 µs, gives  $t_{au}$  much greater than  $t_{sw}$  due to the low value of  $Z_{th(@ 10 µs)}$  before the  $R_{th}$  value. In this case the junction temperature rises and falls with a negligible dynamic temperature  $\Delta T_i$  near  $T_{iava}$  as shown in *Figure 7*.

Since  $T_{jpeak} \approx T_{javg}$ , only the average junction temperature evaluation is needed using *Equation 6*. Notice that this case represents 90% of switch mode power supply applications ( $F_{SW} > 20$  kHz). Under these conditions, pulse widths are generally in the range of some tens to hundreds of nanoseconds and pulses may be viewed as a short block of constant power  $P_{STEP}$ , sustaining the junction temperature.



When  $t_{SW}$  is not negligible regarding the  $\tau_{thermal}$  of the device (*Figure 7*), average temperature verification is not enough to ensure that the junction temperature of the die remains within specifications. Consequently, the instantaneous peak junction temperature  $T_{jpeak}$  must be verified using *Equation 10* 







## 2 General design procedure

This section presents general design guidelines. *Figure 8* shows a simplified schematic where an STRVS device is inserted between the noisy source and the vulnerable device to protect it against repetitive transient surges.





## 2.1 Key Rules

To ensure that absolute ratings are not exceeded, designers have to evaluate the worst case conditions in the application to select the suitable device. The three criteria shown in *Table 2* are required:

|   | Criteria                                                                                                                                                                   | Application conditions                                     | Device parameter                                                                        |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| 1 | Be invisible under operating voltage<br>(standby). Leakage current should<br>have no effect on normal circuit<br>performance                                               | Maximum operating<br>voltage,<br>V <sub>operationmax</sub> | Stand-off voltage<br>V <sub>operationmax</sub> < V <sub>RM</sub>                        |
| 2 | Protect device against repetitive<br>electrical overstress by instantly<br>clamping spike voltages to a<br>nondestructive level.                                           | Voltage protection,<br>V <sub>Pmax</sub>                   | Clamping voltage<br>V <sub>CLtyp</sub> (I <sub>PPmax</sub> ;125 °C) < V <sub>Pmax</sub> |
| 3 | Maintain the junction temperature<br>within specifications to guarantee a<br>high reliability. This point must be<br>obeyed in transient and steady state<br>working mode. | Repetitive current,<br>I <sub>PPmax</sub>                  | Power dissipation,<br>T <sub>j</sub> < T <sub>jmax</sub>                                |

|       | ~  | <b>-</b> · |        | • •      |
|-------|----|------------|--------|----------|
| lable | 2. | Basic      | design | criteria |

## 2.2 Transil selection process

This proposed methodology is based on a systematic approach to match the general case study. The device selection uses a recursive process. Steps are described below:



## 2.2.1 Step 1: STRVS preselection

In the absence of transient voltages, the STRVS should act as an open circuit and should have no effect on normal circuit performance (Criteria 1 in *Table 2*). The preselection begins with V<sub>RM</sub> parameters where the leakage current will not exceed 1  $\mu$ A @ 25 °C when V<sub>operationmax</sub> is applied. Then, all STRVS having a V<sub>BR</sub> > V<sub>Pmax</sub> can be removed from consideration to ensure the circuit protection (Criteria 2 *Table 2*). Note that V<sub>Pmax</sub> represents the admissible clamping voltage which includes a safety margin generally 15% below the absolute rating of the end-component to protect.

At this time, several STRVS may cover both criteria 1 and criteria 2. In the first pass using the highest rated voltage available is recommended. This generally minimizes the standby consumption and power dissipation.

The smallest package available is primarily chosen to optimize the solution from the thermal point of view with minimum loop numbers.

## 2.2.2 Step 2: Clamping voltage assessment

The designer has to check the clamping voltage  $V_{CLtyp}(I_{PPmax}; 125^{\circ}C)$  (Criteria 2 *Table 2*) by using curves provided in the datasheet. This point has to be verified in the worst case application and thus the current  $I_{PPmax}$  flowing though the device must be identified.

Under steady state operation, we recommend that designers should ensure that  $T_{jpeak}$  should not exceed 125 °C. This step requires a current measurement because the STRVS current is generally unknown. If so, it is recommended the designer starts the evaluation with the highest pre-selected rated voltage and with the biggest package available to avoid a thermal failure. When the peak current can be predicted or simulated, the clamping voltage can be directly calculated.

While the  $V_{CLtyp}(I_{PPmax}; 125 \text{ °C}) > V_{Pmax}$  is true (Criteria 2 *Table 2*), the rated voltage is decreased by recursion until the lowest pre-selected STRVS can be identified at a cost of a higher power dissipation and quiescent current consumption.

## 2.2.3 Step 3: Dissipated power calculation

Power dissipation assessment is requested to evaluate the maximum and average junction temperature of the device. Power dissipation is performed with the  $V_{CLtyp}$  characteristic given at 125°C overestimating losses.

By using *Equation 6* and/or *Equation 10*, operating junction temperature of the device can be computed.

In case of  $T_{jpeak} < 125$  °C, the result corresponds to the smallest package solution compatible with design rules. Otherwise, the user should return to step 1 or 2 to go over the available electrical characteristics and package performances of the device. When dissipated power is too high, a second option is to use STRVS in serial configuration in order to spread the heat flow between packages.

## 2.2.4 Step 4: In-situ test

In the last step, we recommend checking the application to ensure that all criteria are respected with the final selected device.

This step requires a current waveform and lead temperature measurement to calculate the actual junction temperature and the clamping voltage.



## 2.3 Transil selection flowchart

Figure 9 summarizes the selection procedure:







## 3 Design example

The case study corresponds to protection of a MOSFET device. Because of stray inductance in series with the power switch STP50NF25, fast transient over voltages appear across it at each switching period. A STRVS device is therefore inserted in parallel to protect the switch.

Applications conditions are shown in Table 3:

| Table 3. V | Vorst case ap | plication condition | ons (maximum values) |  |
|------------|---------------|---------------------|----------------------|--|
|            |               |                     |                      |  |

| V <sub>operationmax</sub> | F <sub>SW</sub> | I <sub>PP</sub> | T <sub>ambmax</sub> | V <sub>DSS</sub> | Package |
|---------------------------|-----------------|-----------------|---------------------|------------------|---------|
| 120 V                     | 100 kHz         | Unknown         | 50 °C               | 250 V            | SMD     |

## 3.1 STRVS pre-selection

Considering a safety margin of 15% V<sub>Pmax</sub> is given by *Equation 13*.

## Equation 13

 $V_{P_{max}} = V_{DSS} \cdot 0.85 = 212 V$ 

Considering the criteria 1 and 2, several STRVS can be pre-selected as shown in Table 4

| Order code     | V <sub>RMmax</sub> @<br>[1 μΑ, 25 °C] | V <sub>BRmax</sub> @<br>[1 mA, 25 °C] | α <sub>Tmax</sub> @<br>[1 mA] | Package    |
|----------------|---------------------------------------|---------------------------------------|-------------------------------|------------|
| STRVS182X02F/C | 128 V                                 | 158 V                                 | 10.8·10 <sup>-4</sup> /°C     | DO-201/SMC |
| STRVS185X02B/E | 128 V                                 | 158 V                                 | 10.8·10 <sup>-4</sup> /°C     | SMB/DO-15  |
| STRVS222X02F   | 154 V                                 | 189 V                                 | 10.8·10 <sup>-4</sup> /°C     | DO-201     |
| STRVS225X02E   | 154 V                                 | 189 V                                 | 10.8·10 <sup>-4</sup> /°C     | DO-15      |

Table 4. Possible pre-selected devices

## 3.2 Clamping voltage assessment

Since the application requires a surface mount package (SMD) protection, STRVS185X02B is primarily selected. Based on the methodology, the current will be sensed in application with a DO-15 package to minimize the thermal issue. Current and voltage waveforms across the device are shown below during the clamping time.





Figure 10. Current and voltage waveforms across the STRVS185X02B.

Let's verify with the current measurement and device features that:

 $V_{CLtyp}(500 \text{ mA}; 125^{\circ}\text{C}) < V_{Pmax.}$ 

From *Figure 11*,  $V_{CLtyp}$  (500 mA;125°C)  $\approx$  181 V

Figure 11. Clamping voltage characteristics of STRVS185X02B provided in datasheet.



Since  $V_{CLtyp}$  (500 mA;125°C) <  $V_{Pmax}$ , STRVS185X02B could be selected.



## 3.3 Dissipated power calculation

Let's verify that  $T_{jpeak}$  < 125 °C, and  $V_{CLtyp}$ (500 mA;  $T_{javg}$ ) <  $V_{Pmax}$ .

## 3.3.1 Power losses calculation:

The curve is fitted in operating region to find  $R_D$ ,  $V_{CL0}$  (see *Figure 11*):

From Equation 4,  $R_D$  equals:  $R_D$  (400mA;600mA;125°C) =  $R_D$  = 5  $\Omega$ 

From Equation 5,  $V_{CL0}$  is calculated as:  $V_{CL0}$ (400mA;600mA;125°C) =  $V_{CL0}$  = 178V

The dissipated power during the clamping time is now calculated:

$$P_{\text{Step}} = \frac{1}{t_p} \int_{0}^{p} V_{\text{CL}}(t) \cdot I_{\text{PP}}(t) dt$$

$$P_{\text{Step}} = \frac{I_{\text{PPmax}} \cdot (3 \cdot V_{\text{CL0}} + 2 \cdot I_{\text{PPmax}} \cdot R_{\text{D}})}{6}$$

$$P_{\text{Step}} = 44.9 \text{ W}$$

The average power dissipation  $P_D$  is calculated:  $P_D = t_p \cdot F_{SW} \cdot P_{step}$  $P_D = 0.34 \text{ W}$ 

## 3.3.2 Peak and average junction temperature calculation:

Considering the low  $\Delta T_j$ , due to the low value of  $t_{sw}$ , before the thermal cst time  $\tau_{thermal}$  of the device (see Section 1.2.2), the peak and average junction temperature are considered identical:

From Equation 5,  $T_{jpeak}$  equals:  $T_{j_{peak}} = R_{TH(j-a)} \cdot P_D + T_{ambmax}$  $T_{j_{peak}} = 112 \text{ °C}$ 

 $V_{CLtyp}(I_{PPmax}; 112^{\circ}C) < V_{CLtyp}(I_{PPmax}; 125^{\circ}C) < V_{Pmax}, STRVS185X02B$  is selected. The power switch and STRVS should be both safe.

## 3.4 In-situ verification

The designer verifies all criteria with the final protection device.

Due to neighboring components sharing the same PCB layout in the system, T<sub>jpeak</sub> can be estimated more accurately with thermal measurement done from the lead. *Table 5* presents measurements results obtained with STRVS.

| I <sub>PPpeak</sub> | tp    | Тj     |
|---------------------|-------|--------|
| 600 mA              | 65 ns | 116 °C |



Using the measurements from *Table 5*:  $P_{Step} = 54 \text{ W}$   $P_D = 0.351 \text{ W}$   $T_{j_{peak}} = R_{TH(j-1)} \cdot P_D + T_i = 121 \text{ °C}$  $V_{CLtyp} (I_{PPmax}; 121 \text{ °C}) < V_{CL} (I_{PPmax}; 125 \text{ °C})$ 

The component matches the application requirements.

## 4 Conclusion

This application note has presented design guidelines for the new protection device family STRVS dedicated to the repetitive operation mode.

The design procedure proposed by STMicroelectronics serves as basis of a quick and efficient design process to offer better protection. Note that this methodology is flexible and can fit a wide range the application requirements (such as safety margin, allowable  $T_{jpeak}$  values...).



# 5 Revision history

| Table 6 | . Document | revision | history |
|---------|------------|----------|---------|
|         |            |          |         |

| Date        | Revision | Changes           |
|-------------|----------|-------------------|
| 04-Mar-2013 | 1        | Initial release.  |
| 05-Sep-2013 | 2        | Updated Figure 1. |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT AUTHORIZED FOR USE IN WEAPONS. NOR ARE ST PRODUCTS DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

