# Preliminary 128K X 32 Bit Synchronous High Speed SRAM with Burst Counter and Flow-through Data Output # **Document Title** 128K X 32 Bit Synchronous High Speed SRAM with Burst Counter and Flow-through **Data Output** # **Revision History** | Rev. No. | <u>History</u> | Issue Date | <u>Remark</u> | |----------|----------------------------------------------------------|-------------------|---------------| | 0.0 | Initial issue | December 14, 1998 | Preliminary | | 0.1 | Change fast access times from 8.5/9.5/10 ns to 9.5/10/12 | June 9, 1999 | | | | Change Icc1 from 300mA to 350mA(max.) | | | # Preliminary # 128K X 32 Bit Synchronous High Speed SRAM with Burst Counter and Flow-through Data Output #### **Features** - Fast access times: 9.5/10/12 ns - Single +3.3V+10% or +3.3V-5% power supply - Synchronous burst function - Individual Byte Write control and Global Write #### **General Description** The A63L73321 is a high-speed, low-power SRAM containing 4,194,304 bits of bit synchronous memory, organized as 131,072 words by 32 bits. The A63L73321 combines advanced synchronous peripheral circuitry, 2-bit burst control, input registers, output buffer and a 128K X 32 SRAM core to provide a wide range of data RAM applications. The positive edge triggered single clock input (CLK) controls all synchronous inputs passing through the registers. Synchronous inputs include all addresses (A0 - A16), all data inputs (I/O1 - I/O32), active LOW chip enable ( $\overline{CE}$ ), two additional chip enables (CE2, $\overline{CE2}$ ), burst control inputs ( $\overline{ADSC}$ , $\overline{ADSP}$ , $\overline{ADV}$ ), byte write enables ( $\overline{BWE}$ , $\overline{BW1}$ , $\overline{BW2}$ , $\overline{BW3}$ , $\overline{BW4}$ ) and Global Write ( $\overline{GW}$ ). Asynchronous inputs include output enable ( $\overline{OE}$ ), clock (CLK), BURST mode (MODE) and SLEEP mode (ZZ). - Three separate chip enables allow wide range of options for CE control, address pipelining - Selectable BURST mode - SLEEP mode (ZZ pin) provided - Available in 100-pin LQFP package Burst operations can be initiated with either the address status processor ( $\overline{\text{ADSP}}$ ) or address status controller ( $\overline{\text{ADSC}}$ ) input pin. Subsequent burst sequence burst addresses can be internally generated by the A63L73321 and controlled by the burst advance ( $\overline{\text{ADV}}$ ) pin. Write cycles are internally self-timed and synchronous with the rising edge of the clock (CLK). This feature simplifies the write interface. Individual Byte enables allow individual bytes to be written. $\overline{BW1}$ controls I/O<sub>1</sub> - I/O<sub>8</sub>, $\overline{BW2}$ controls I/O<sub>9</sub> - I/O<sub>16</sub>, $\overline{BW3}$ controls I/O<sub>17</sub> - I/O<sub>24</sub>, and $\overline{BW4}$ controls I/O<sub>25</sub> - I/O<sub>32</sub>, all on the condition that $\overline{BWE}$ is LOW. $\overline{GW}$ LOW causes all bytes to be written. 1 #### **Pin Configuration** #### **Block Diagram** # **Pin Description** | Pin No. | Symbol | Description | |---------------------------------------------------------------------------------------------------------|----------------|--------------------------------------------------------------------| | 32 - 37, 44 - 50, 81, 82,<br>99, 100 | A0 - A16 | Address Inputs | | 89 | CLK | Clock | | 87, 93 - 96 | BWE, BW1 - BW4 | Byte Write Enables | | 88 | GW | Global Write | | 86 | ŌĒ | Output Enable | | 92, 97, 98 | CE2 ,CE2, CE | Chip Enables | | 83 | ĀDV | Burst Address Advance | | 84 | ADSP | Processor Address Status | | 85 | ADSC | Controller Address Status | | 31 | MODE | Burst Mode: HIGH or NC (Interleaved burst) LOW (Linear burst) | | 64 | ZZ | Asynchronous Power-Down (Snooze): HIGH (Sleep) LOW or NC (Wake up) | | 2, 3, 6 - 9, 12, 13, 18, 19,<br>22 - 25, 28, 29, 52, 53,<br>56 - 59, 62, 63, 68, 69,<br>72 - 75, 78, 79 | I/O1- I/O32 | Data Inputs/Outputs | | 1, 14, 16, 30, 38, 39, 42,<br>43, 51, 66, 80 | NC | No Connection | | 15, 41, 65, 91 | VCC | Power Supply | | 17, 40, 67, 90 | GND | Ground | | 4, 11, 20, 27,<br>54, 61, 70, 77 | VCCQ | Isolated Output Buffer Supply | | 5, 10, 21, 26,<br>55, 60, 71, 76 | GNDQ | Isolated Output Buffer Ground | # **Synchronous Truth Table (See Notes 1 Through 5)** | Operation | Address<br>Used | CE | CE2 | CE2 | ADSP | ADSC | ADV | WRITE | OE | CLK | I/O<br>Operation | |---------------------------------|-----------------|----|-----|-----|------|------|-----|-------|----|-----|------------------| | Deselected Cycle,<br>Power-down | NONE | Н | Х | Х | Х | L | Х | Х | Х | L-H | High-Z | | Deselected Cycle,<br>Power-down | NONE | L | Х | L | L | Х | Х | Х | Х | L-H | High-Z | | Deselected Cycle,<br>Power-down | NONE | L | Н | Х | L | Х | Х | Х | Х | L-H | High-Z | | Deselected Cycle,<br>Power-down | NONE | L | Х | L | Н | L | Х | Х | Х | L-H | High-Z | | Deselected Cycle,<br>Power-down | NONE | L | Н | Х | Н | L | Х | Х | Х | L-H | High-Z | | READ Cycle,<br>Begin Burst | External | L | L | Н | L | Х | Х | Х | L | L-H | Dout | | READ Cycle,<br>Begin Burst | External | L | L | Н | L | Х | Х | Х | Н | L-H | High-Z | | WRITE Cycle,<br>Begin Burst | External | L | L | Н | Н | L | Х | L | Х | L-H | Din | | READ Cycle,<br>Begin Burst | External | L | L | Н | Н | L | Х | Н | L | L-H | Dout | | READ Cycle,<br>Begin Burst | External | L | L | Н | Н | L | Х | Н | Н | L-H | High-Z | | READ Cycle,<br>Continue Burst | Next | Х | Х | Х | Н | Н | L | Н | L | L-H | Dout | | READ Cycle,<br>Continue Burst | Next | Х | Х | Х | Н | Н | L | Н | Н | L-H | High-Z | | READ Cycle,<br>Continue Burst | Next | Н | Х | Х | Х | Н | L | Н | L | L-H | Dout | | READ Cycle,<br>Continue Burst | Next | Н | Х | Х | Х | Н | L | Н | Н | L-H | High-Z | | WRITE Cycle,<br>Continue Burst | Next | Х | Х | Х | Н | Н | L | L | Х | L-H | Din | | WRITE Cycle,<br>Continue Burst | Next | Н | Х | Х | Х | Н | L | L | Х | L-H | Din | | READ Cycle,<br>Suspend Burst | Current | Х | Х | Х | Н | Н | Н | Н | L | L-H | Dout | | READ Cycle,<br>Suspend Burst | Current | Х | Х | Х | Н | Н | Н | Н | Н | L-H | High-Z | | READ Cycle,<br>Suspend Burst | Current | Н | Х | Х | Х | Н | Н | Н | L | L-H | Dout | | READ Cycle,<br>Suspend Burst | Current | Н | Х | Х | Х | Н | Н | Н | Н | L-H | High-Z | | WRITE Cycle,<br>Suspend Burst | Current | Х | Х | Х | Н | Н | Н | L | Х | L-H | Din | | WRITE Cycle,<br>Suspend Burst | Current | Н | Х | Х | Х | Н | Н | L | Х | L-H | Din | Notes: 1. X = "Disregard", H = Logic High, L = Logic Low. - 2. WRITE = L means: - 1) Any $\overline{BWx}$ ( $\overline{BW1}$ , $\overline{BW2}$ , $\overline{BW3}$ , or $\overline{BW4}$ ) and $\overline{BWE}$ are low or - 2) GW is low. - 3. All inputs except $\overline{\text{OE}}$ must be synchronized with setup and hold times around the rising edge (L-H) of CLK. - 4. For write cycles that follow read cycles, $\overline{\text{OE}}$ must be HIGH before the input data request setup time and held HIGH throughout the input data hold time. - 5. ADSP LOW always initiates an internal Read at the L-H edge of CLK. A Write is performed by setting one or more byte write enable signals and BWE LOW or GW LOW for the subsequent L-H edge of CLK. Refer to the Write timing diagram for clarification. #### **Write Truth Table** | Operation | GW | BWE | BW1 | BW2 | BW3 | BW4 | |-----------------|----|-----|-----|-----|-----|-----| | READ | Н | Н | Х | Х | Х | Х | | READ | Н | L | Н | Н | Н | Н | | WRITE Byte 1 | Н | L | L | Н | Н | Н | | WRITE all bytes | Н | L | L | L | L | L | | WRITE all bytes | L | Х | Х | Х | Х | Х | #### **Linear Burst Address Table (MODE = LOW)** | First Address (External) | Second Address (Internal) | Third Address (Internal) | Fourth Address (Internal) | |--------------------------|---------------------------|--------------------------|---------------------------| | X X00 | X X01 | X X10 | X X11 | | X X01 | X X10 | X X11 | X X00 | | X X10 | X X11 | X X00 | X X01 | | X X11 | X X00 | X X01 | X X10 | #### Interleaved Burst Address Table (MODE = HIGH or NC) | First Address (External) | Second Address (Internal) | Third Address (Internal) | Fourth Address (Internal) | |--------------------------|---------------------------|--------------------------|---------------------------| | X X00 | X X01 | X X10 | X X11 | | X X01 | X X00 | X X11 | X X10 | | X X10 | X X11 | X X00 | X X01 | | X X11 | X X10 | X X01 | X X00 | #### **Absolute Maximum Ratings\*** | Power Supply Voltage (VCC) | 0.5V to +4.6V | |-------------------------------------|--------------------| | Voltage Relative to GND for any Pir | n Except VCC (Vin, | | Vout) | -0.5V to VCC +0.5V | | Power Dissipation (Pp) | 2W | | Operating Temperature (Topr) | 0°C to 70°C | | Storage Temperature (Tbias) | 10°C to 85 °C | | Storage Temperature (Tstg) | 55°C to 125°C | | | | #### \*Comments Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to this device. These are stress ratings only. Functional operation of this device at these or any other conditions above those indicated in the operational sections of this specification is not implied or intended. Exposure to the absolute maximum rating conditions for extended periods may affect device reliability. #### **Recommended DC Operating Conditions** $(0^{\circ}C \le T_A \le 70^{\circ}C, VCC, VCCQ = 3.3V+10\% \text{ or } 3.3V-5\%, \text{ unless otherwise noted})$ | Symbol | Parameter | Min. | Тур. | Max. | Unit | Note | |--------|------------------------------------------|-------|------|---------|------|------| | VCC | Supply Voltage (Operating Voltage Range) | 3.135 | 3.3 | 3.6 | V | | | VCCQ | Isolated Input Buffer Supply | 3.135 | 3.3 | VCC | V | | | GND | Supply Voltage to GND | 0.0 | - | 0.0 | V | | | Vih | Input High Voltage | 2.0 | - | VCC+0.3 | V | 1, 2 | | Vihq | Input High Voltage (I/O Pins) | 2.0 | - | VCC+0.3 | V | | | VIL | Input Low Voltage | -0.3 | - | 0.8 | V | 1, 2 | #### **DC Electrical Characteristics** (0°C $\leq$ Ta $\leq$ 70°C, VCC, VCCQ = 3.3V+10% or 3.3V-5%, unless otherwise noted) | Symbol | Parameter | Min. | Max. | Unit | Test Conditions | Note | |--------|------------------------|------|------|------|-----------------------------------------------------------------------------------------------------------------------------|-------| | 161 | Input Leakage Current | - | ±2.0 | μΑ | All inputs V <sub>IN</sub> = GND to VCC | | | ILO | Output Leakage Current | - | ±2.0 | μΑ | OE = V <sub>IH</sub> , Vout = GND to VCC | | | lcc1 | Supply Current | - | 350 | mA | Device selected; VCC = max.<br>lout = 0mA, all inputs = Vін or Vіь<br>Cycle time = tкс min. | 3, 11 | | Isb1 | Standby Current | - | 25 | mA | Device deselected; VCC = max. All inputs are fixed. All inputs $\geq$ VCC - 0.2V or $\leq$ GND + 0.2V Cycle time = tkc min. | 11 | | IsB2 | | - | 10 | mA | ZZ ≥ VCC - 0.2V | | | Vol | Output Low Voltage | - | 0.4 | V | loL = 8 mA | | | Voн | Output High Voltage | 2.4 | - | V | Іон = -4 mA | | ## Capacitance | Symbol | Parameter | Тур. | Max. | Unit | Conditions | |--------|--------------------------|------|------|------|---------------------------------| | Cin | Input Capacitance | 3 | 4 | pF | T <sub>A</sub> = 25 C; f = 1MHz | | Сио | Input/Output Capacitance | 4 | 5 | pF | VCC = 3.3V | <sup>\*</sup> These parameters are sampled and not 100% tested. # **AC Characteristics** $(0^{\circ}C \le T_A \le 70^{\circ}C, VCC = 3.3V+10\% \text{ or } 3.3V-5\%)$ | Symbol | Parameter | -9 | ).5 | -1 | 10 | -1 | 12 | Unit | Note | |-----------|---------------------------------------------------|------|------|------|------|------|------|------|------| | | | Min. | Max. | Min. | Max. | Min. | Max. | | | | tĸc | Clock Cycle Time | 10 | - | 11 | - | 12 | - | ns | | | tкн | Clock High Time | 4.0 | - | 4.0 | - | 4.0 | - | ns | | | tĸ∟ | Clock Low Time | 4.0 | - | 4.0 | - | 4.0 | - | ns | | | tka | Clock to Output Valid | - | 9.5 | - | 10 | - | 12 | ns | | | tĸqx | Clock to Output Invalid | 3.0 | - | 3.0 | - | 3.0 | - | ns | | | tkqlz | Clock to Output in Low-Z | 4.0 | - | 4.0 | - | 4.0 | - | ns | 5, 6 | | tкqнz | Clock to Output in High-Z | - | 5.0 | - | 5.0 | - | 5.0 | ns | 5, 6 | | toeq | OE to Output Valid | - | 5.0 | - | 5.0 | - | 5.0 | ns | 8 | | toelz | OE to Output in Low-Z | 0 | - | 0 | - | 0 | - | ns | 5, 6 | | toenz | OE to Output in High-Z | - | 5.0 | - | 5.0 | - | 5.0 | ns | 5, 6 | | Setup Tim | es | • | • | • | • | • | • | • | | | tas | Address | 2.0 | - | 2.0 | - | 2.5 | - | ns | 7, 9 | | tadss | Address Status<br>(ADSC, ADSP) | 2.0 | - | 2.0 | - | 2.5 | - | ns | 7, 9 | | tadvs | Address Advance ( ADV ) | 2.0 | - | 2.0 | - | 2.5 | - | ns | 7, 9 | | tws | Write Signals<br>(BW1, BW2, BW3,<br>BW4, BWE, GW) | 2.0 | - | 2.0 | - | 2.5 | - | ns | 7, 9 | | tos | Data-in | 2.0 | - | 2.0 | - | 2.5 | - | ns | 7, 9 | | tces | Chip Enable (CE, CE2, CE2) | 2.0 | - | 2.0 | - | 2.5 | - | ns | 7, 9 | #### **AC Characteristics (continued)** | Symbol | Parameter | -9 | .5 | -1 | 10 | -1 | 12 | Unit | Note | |-----------|--------------------------------------------------|------|------|------|------|------|------|------|------| | | | Min. | Max. | Min. | Max. | Min. | Max. | | | | Hold Time | es | | | | | | | | | | tан | Address | 0.5 | - | 0.5 | - | 0.5 | - | ns | 7, 9 | | tadsh | Address Status (ADSC, ADSP) | 0.5 | - | 0.5 | - | 0.5 | - | ns | 7, 9 | | taah | Address Advance ( ADV ) | 0.5 | - | 0.5 | - | 0.5 | - | ns | 7, 9 | | twн | Write Signal<br>(BW1, BW2, BW3,<br>BW4, BWE, GW) | 0.5 | - | 0.5 | - | 0.5 | - | ns | 7, 9 | | tон | Data-in | 0.5 | - | 0.5 | - | 0.5 | - | ns | 7, 9 | | tсен | Chip Enable (CE, CE2, CE2) | 0.5 | - | 0.5 | - | 0.5 | - | ns | 7, 9 | #### Notes: - 1. All voltages refer to GND. - 2. Overshoot: $VIH \le +4.6V$ for $t \le t\kappa c/2$ . Undershoot: $VIH \ge -0.7V$ for $t \le t\kappa c/2$ . Power-up: $VIH \le +3.6$ and $VCC \le 3.1V$ for $t \le 200 ms$ - 3. Icc1 is given with no output current. Icc1 increases with greater output loading and faster cycle times. - 4. Test conditions assume the output loading shown in Figure 1, unless otherwise specified. - 5. For output loading, CL = 5pF, as shown in Figure 2. Transition is measured ±150mV from steady state voltage. - 6. At any given temperature and voltage condition, tκαμz is less than tκαιz and toeμz is less than tαειz. - 7. A WRITE cycle is defined by at least one Byte Write enable LOW and ADSP HIGH for the required setup and hold times. A READ cycle is defined by all byte write enables HIGH and (ADSC or ADV LOW) or ADSP LOW for the required setup and hold times. - 8. OE has no effect when a Byte Write enable is sampled LOW. - 9. This is a synchronous device. All addresses must meet the specified setup and hold times for all rising edges of CLK when either ADSP or ADSC is LOW and the chip is enabled. All other synchronous inputs must meet the setup and hold times with stable logic levels for all rising edges of clock (CLK) when the chip is enabled. Chip enable must be valid at each rising edge of CLK when either ADSP or ADSC is LOW to remain enabled. - 10. The load used for Voн, VoL testing is shown in Figure 2. AC load current is higher than the given DC values. AC I/O curves are available upon request. - 11. "Device Deselected" means device is in POWER-DOWN mode, as defined in the truth table. "Device Selected" means device is active (not in POWER-DOWN mode). - 12. MODE pin has an internal pulled-up, and ZZ pin has an internal pulled-down. All of then exhibit an input leakage current of $10\mu$ A. - 13. Snooze (ZZ) input is recommended that users plan for four clock cycles to go into SLEEP mode and four clocks to emerge from SLEEP mode to ensure no data is lost. #### **Timing Waveforms** ## **Read Timing** Notes: 1. QA(2) refers to output from address A2. Q(A2+1) refers to output from the next internal burst address following A2. - 2. $\overline{\text{CE}}$ and $\overline{\text{CE2}}$ have timing identical to $\overline{\text{CE}}$ . On this diagram, when $\overline{\text{CE}}$ is LOW, $\overline{\text{CE2}}$ is LOW and CE2 is HIGH. When $\overline{\text{CE}}$ is HIGH, $\overline{\text{CE2}}$ is HIGH and CE2 is LOW. - 3. Timing is shown assuming that the device was not enabled before entering into this sequence. $\overline{OE}$ does not cause Q to be driven until after the following clock rising edge. - 4. Outputs are disabled tkoHz after deselect. #### **Timing Waveforms (continued)** ## **Write Timing** Notes: 1. D(A2) refers to output from address A2. D(A2+1) refers to output from the internal burst address immediately following A2. - 2. Timing for $\overline{\text{CE2}}$ and $\overline{\text{CE2}}$ is identical to that for $\overline{\text{CE}}$ . As shown in the above diagram, when $\overline{\text{CE}}$ is LOW, $\overline{\text{CE2}}$ is LOW and CE2 is HIGH. When $\overline{\text{CE}}$ is HIGH, $\overline{\text{CE2}}$ is HIGH and CE2 is LOW. - 3. OE must be HIGH before the input data setup, and held HIGH throughout the data hold period. This prevents input/output data contention for the period prior to the time Byte Write enable inputs are sampled. - 4. ADV must be HIGH to permit a Write to the loaded address. - 5. Byte Write enables are decided by means of a Write truth table. #### **Timing Waveforms (continued)** #### **Read/Write Timing** Notes: 1. Q(A4) refers to output from address A4. Q(A4+1) refers to output from the next internal burst address following A4. - 2. $\overline{\text{CE2}}$ and CE2 have timing identical to $\overline{\text{CE}}$ . On this diagram, when $\overline{\text{CE}}$ is LOW, $\overline{\text{CE}}$ is LOW and CE2 is HIGH, When $\overline{\text{CE}}$ is HIGH and CE2 is LOW. - 3. The data bus (Q) remains in High-Z following a WRITE cycle unless an $\overline{ADSP}$ , $\overline{ADSC}$ , or $\overline{ADV}$ cycle is performed. - 4. Byte Write enables are decided by means of a Write truth table. - 5. Back-to-back READs may be controlled by either ADSP or ADSC ## **AC Test Conditions** | Input Pulse Levels | GND to 3V | | |-------------------------------|---------------------|--| | Input Rise and Fall Times | 1.5ns | | | Input Timing Reference Levels | 1.5V | | | Output Reference Levels | 1.5V | | | Output Load | See Figures 1 and 2 | | Figure 1. Output Load Equivalent Figure 2. Output Load Equivalent # **Ordering Information** | Part No. | Access Times (ns) | Package | | |----------------|-------------------|-----------|--| | A63L73321E-9.5 | 9.5 | 100L LQFP | | | A63L73321E-10 | 10 | 100L LQFP | | | A63L73321E-12 | 12 | 100L LQFP | | #### **Package Information** #### **LQFP 100L Outline Dimensions** unit: inches/mm | Symbol | Dimensions in inches | | | Dimensions in mm | | | |--------|----------------------|-------|-------|------------------|-------|-------| | | Min. | Nom. | Max. | Min. | Nom. | Max. | | A1 | 0.002 | - | - | 0.05 | - | - | | A2 | 0.053 | 0.055 | 0.057 | 1.35 | 1.40 | 1.45 | | b | 0.011 | 0.013 | 0.015 | 0.27 | 0.32 | 0.37 | | С | 0.005 | - | 0.008 | 0.12 | - | 0.20 | | HE | 0.860 | 0.866 | 0.872 | 21.85 | 22.00 | 22.15 | | Е | 0.783 | 0.787 | 0.791 | 19.90 | 20.00 | 20.10 | | Hp | 0.624 | 0.630 | 0.636 | 15.85 | 16.00 | 16.15 | | D | 0.547 | 0.551 | 0.555 | 13.90 | 14.00 | 14.10 | | е | 0.026 BSC | | | 0.65 BSC | | | | L | 0.018 | 0.024 | 0.030 | 0.45 | 0.60 | 0.75 | | L1 | 0.039 REF | | | 1.00 REF | | | | у | - | - | 0.004 | - | - | 0.1 | | θ | 0° | 3.5° | 7° | 0° | 3.5° | 7° | #### Notes: - 1. Dimensions D and E do not include mold protrusion. - 2. Dimensions b does not include dambar protrusion. Total in excess of the b dimension at maximum material condition. Dambar cannot be located on the lower radius of the foot.