## Product Preview # Configurable 5.0 A Step Down Converter - Transient Load Helper The NCP6336 is a synchronous buck converter optimized to supply the different sub systems of portable applications powered by one cell Li–Ion or three cell Alkaline/NiCd/NiMH batteries. The device is able to deliver up to 5.0 A, with programmable output voltage from 0.6 V to 1.5 V. It can share the same output rail with another DC–to–DC converter and works as a transient load helper. Operation at a 3 MHz switching frequency allows the use of small components. Synchronous rectification and automatic PWM/PFM transitions improve overall solution efficiency. The NCP6336 is in a space saving, low profile 2.0 x 1.6 mm CSP–20 package. #### **Features** - Input Voltage Range from 2.3 V to 5.5 V: Battery and 5 V Rail Powered Applications - Programmable Output Voltage: 0.6 V to 1.5 V in 10 mV Steps - 3 MHz Switching Frequency with On Chip Oscillator - Uses 330 nH Inductor and 47 $\mu F$ Capacitors for Optimized Footprint and Solution Thickness - PFM/PWM Operation for Optimum Increased Efficiency - Low 35 μA Quiescent Current - I<sup>2</sup>C Control Interface with Interrupt and Dynamic Voltage Scaling Support - Enable Pins, Power Good / Fail Signaling - Thermal Protections and Temperature Management - Transient Load Helper: Share the Same Rail with Another Rail - Small 2.0 x 1.6 mm / 0.4 mm Pitch CSP Package - These are Pb-Free Devices ## **Typical Applications** - Smartphones - Tablets Figure 1. Typical Application Circuit This document contains information on a product under development. ON Semiconductor reserves the right to change or discontinue this product without notice. #### ON Semiconductor® http://onsemi.com ## MARKING DIAGRAM = P: Prototype = blank: Production A = Assembly Location WL = Wafer Lot Y = Year WW = Work Week = Pb–Free Package Pb-Free indicator, G or microdot (\*), may or may not be present #### **PIN OUT** (Top View) \*Optional #### **ORDERING INFORMATION** See detailed ordering and shipping information on page 29 of this data sheet. Figure 2. Simplified Block Diagram Figure 3. Pin Out (Top View) #### PIN FUNCTION DESCRIPTION | Pin | Name | Туре | Description | |-------------------|---------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | REFERENC | E | | | | D1 | AVIN | Analog Input | Analog Supply. This pin is the device analog and digital supply. Could be connected directly to the VIN plane just next to the 4.7 $\mu$ F PVIN capacitor or to a dedicated 1.0 $\mu$ F ceramic capacitor. | | B4 | AGND | Analog Ground | <b>Analog Ground.</b> Analog and digital modules ground. Must be connected to the system ground. | | CONTROL | AND SERIAL II | NTERFACE | | | A2 | EN | Digital Input | <b>Enable Control.</b> Active high will enable the part. There is an internal pull down resistor on this pin. | | A1 | VSEL | Digital Input | Output voltage / Mode Selection. The level determines which of two programmable configurations to utilize (operating mode / output voltage). There is an internal pull down resistor on this pin; could be left open if not used. | | A3 | SCL | Digital Input | I <sup>2</sup> C interface <b>Clock</b> line. There is an internal pull down resistor on this pin; could be left open if not used | | B1 | SDA | Digital<br>Input/Output | I <sup>2</sup> C interface Bi–directional <b>Data</b> line. There is an internal pull down resistor on this pin; could be left open if not used | | В3 | PGND<br>PG | Digital Output<br>Analog Ground | Power Good open drain output. If not used has to be connected to ground plane | | B2 | PGND<br>INTB | Digital Output<br>Analog Ground | Interrupt open drain output. If not used has to be connected to ground plane | | DC to DC C | ONVERTER | • | | | D2, E1, E2 | PVIN | Power Input | Switch Supply. These pins must be decoupled to ground by a 4.7 $\mu$ F ceramic capacitor. It should be placed as close as possible to these pins. All pins must be used with short heavy connections. | | D3, D4,<br>E3, E4 | SW | Power Output | Switch Node. These pins supply drive power to the inductor. Typical application uses 0.33 $\mu$ H inductor; refer to application section for more information. All pins must be used with short heavy connections. | | C1, C2,<br>C3, C4 | PGND | Power Ground | Switch Ground. This pin is the power ground and carries the high switching current. High quality ground must be provided to prevent noise spikes. To avoid high-density current flow in a limited PCB track, a local ground plane that connects all PGND pins together is recommended. Analog and power grounds should only be connected together in one location with a trace. | | A4 | FB | Analog Input | <b>Feedback Voltage input.</b> Must be connected to the output capacitor positive terminal with a trace, not to a plane. This is the positive input to the error amplifier. | #### **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |--------------------------------------------------------------------|------------------------------------|-------------------------------------|---------| | Analog and power pins: AVIN, PVIN, SW, PG, INTB, FB (Note 1) | V <sub>A</sub> | -0.3 to + 6.0 | V | | Digital pins: SCL, SDA, EN, VSEL, Pin: Input Voltage Input Current | V <sub>DG</sub><br>I <sub>DG</sub> | $-0.3 \text{ to V}_A + 0.3 \le 6.0$ | V<br>mA | | Human Body Model (HBM) ESD Rating (Note 2) | ESD HBM | 2500 | V | | Charged Device Model (CDM) ESD Rating (Note 2) | ESD CBM | 1250 | V | | Latch Up Current: (Note 3) Digital Pins All Other Pins | I <sub>LU</sub> | 10<br>100 | mA | | Storage Temperature Range | T <sub>STG</sub> | -65 to +150 | °C | | Maximum Junction Temperature | $T_{JMAX}$ | -40 to +150 | °C | | Moisture Sensitivity (Note 4) | MSL | Level 1 | | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - Refer to ELECTRICAL CHĂRACTERISTICS, RECOMMENDED OPERATING RANGES and/or APPLICATION INFORMATION for Safe Operating parameters. - This device series contains ESD protection and passes the following ratings: Human Body Model (HBM) ± 2.5 kV per JEDEC standard: JESD22–A114. Charged Device Model (CDM) ± 1250 V per JEDEC standard: JESD22–C101 Class IV - 3. Latch up Current per JEDEC standard: JESD78 class II. - 4. Moisture Sensitivity Level (MSL): 1 per IPC/JEDEC standard: J-STD-020A. #### **OPERATING CONDITIONS** | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|--------------------------------------------------|-----------------------|------|------|------|------| | $AV_{IN,}PV_{IN}$ | Power Supply | | 2.3 | | 5.5 | V | | T <sub>A</sub> | Ambient Temperature Range | | -40 | 25 | +85 | °C | | $T_J$ | Junction Temperature Range (Note 6) | | -40 | 25 | +125 | °C | | $R_{\theta JA}$ | Thermal Resistance Junction to Ambient (Note 7) | CSP-20 on Demo-board | _ | 55 | _ | °C/W | | $P_{D}$ | Power Dissipation Rating (Note 8) | T <sub>A</sub> ≤ 85°C | _ | 727 | _ | mW | | $P_{D}$ | Power Dissipation Rating (Note 8) | T <sub>A</sub> = 65°C | _ | 1090 | _ | mW | | L | Inductor for DC to DC converter (Note 5) | | 0.26 | 0.33 | 0.56 | μΗ | | Co | Output Capacitor for DC to DC Converter (Note 5) | | 30 | - | 150 | μF | | Cin | Input Capacitor for DC to DC Converter (Note 5) | | 4.7 | - | _ | μF | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. - 5. Including de-ratings (Refer to the Application Information section of this document for further details) - 6. The thermal shutdown set to 150°C (typical) avoids potential irreversible damage on the device due to power dissipation. - 7. The R<sub>0JA</sub> is dependent of the PCB heat dissipation. Board used to drive this data was a NCP6336EVB board. It is a multilayer board with 1–once internal power and ground planes and 2–once copper traces on top and bottom of the board. - 8. The maximum power dissipation (PD) is dependent by input voltage, maximum output current and external components selected. $$R_{\theta JA} = \frac{125 - T_A}{P_D}$$ **ELECTRICAL CHARACTERISTICS** (Notes 10 and 11) Min and Max Limits apply for $T_A = -40^{\circ}C$ to $+85^{\circ}C$ , AVIN = PVIN = 3.6 V and default configuration, unless otherwise specified. Typical values are referenced to $T_A = +25^{\circ}C$ , AVIN = PVIN = 3.6 V and default configuration, unless otherwise specified. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | |----------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------|------|------|------|------|--| | SUPPLY CU | RRENT: PINS AVIN – PVINX | | 1 | | • | | | | I <sub>Q PWM</sub> | Operating quiescent current PWM | DCDC active in Forced PWM no load | _ | 15 | 25 | mA | | | I <sub>Q PFM</sub> | Operating quiescent current PFM | DCDC active in Auto mode no load – minimal switching | - | 35 | 70 | μΑ | | | I <sub>SLEEP</sub> | Product sleep mode current | EN high, DCDC off or<br>EN low and (VSEL high or<br>Sleep_Mode high)<br>V <sub>IN</sub> = 2.5 V to 5.5 V | - | 7 | 15 | μΑ | | | I <sub>OFF</sub> | Product in off mode | EN, VSEL and Sleep_Mode low<br>V <sub>IN</sub> = 2.5 V to 5.5 V | _ | 0.8 | 5 | μΑ | | | DC to DC CC | ONVERTER | | | | | | | | PV <sub>IN</sub> | Input Voltage Range | | 2.3 | _ | 5.5 | V | | | I <sub>OUTMAX</sub> | Maximum Output Current | lpeak[10] = 00 (Note 12) | 3.5 | _ | - | Α | | | | | lpeak[10] = 01 (Note 12) | 4.0 | _ | - | 1 | | | | | lpeak[10] = 10 (Note 12) | 4.5 | _ | - | 1 | | | | | lpeak[10] = 11 (Note 12) | 5.0 | _ | - | | | | $\Delta_{VOUT}$ | Output Voltage DC Error | Forced PWM mode, No load | -1 | _ | 1 | 1 % | | | | | Forced PWM mode, V <sub>IN</sub> range,<br>I <sub>OUT</sub> up to I <sub>OUTMAX</sub> (Note 12) | -1 | - | 1 | | | | | | Auto mode, V <sub>IN</sub> range,<br>I <sub>OUT</sub> up to I <sub>OUTMAX</sub> (Note 12) | -1 | - | 2 | | | | F <sub>SW</sub> | Switching Frequency | | 2.70 | 3 | 3.30 | MHz | | | R <sub>ONHS</sub> | P-Channel MOSFET On<br>Resistance | From PVIN to SW<br>V <sub>IN</sub> = 5.0 V | _ | 23 | 40 | mΩ | | | R <sub>ONLS</sub> | N-Channel MOSFET On<br>Resistance | From SW to PGND<br>V <sub>IN</sub> = 5.0 V | - | 12 | 20 | mΩ | | | I <sub>PK</sub> | Peak Inductor Current | Open loop – lpeak[10] = 00 (Note 12) | - | 5.2 | - | Α | | | | | Open loop – lpeak[10] = 01 (Note 12) | - | 5.8 | - | | | | | | Open loop – lpeak[10] = 10 (Note 12) | - | 6.2 | - | 1 | | | | | Open loop – lpeak[10] = 11 | 6.1 | 6.8 | 7.8 | 1 | | | DC <sub>LOAD</sub> | Load Regulation | I <sub>OUT</sub> from 0 A to I <sub>OUTMAX</sub> (Note 12)<br>Forced PWM mode | - | -0.2 | _ | %/A | | | DC <sub>LINE</sub> | Line Regulation | $I_{OUT} = 3 \text{ A}$<br>2.3 V $\leq$ V <sub>IN</sub> $\leq$ 5.5 V (Note 12)<br>Forced PWM mode | - | 0 | _ | % | | | AC <sub>LOAD</sub> | Transient Load Response | tr = ts = 100 ns<br>Load step 1.2 A (Note 12) | _ | ±40 | - | mV | | | D | Maximum Duty Cycle | | - | 100 | - | % | | | t <sub>START</sub> | Turn on time | Time from EN transitions from Low to<br>High to 90% of Output Voltage<br>(DELAY[20] = 000b) | - | 90 | 110 | μS | | | R <sub>DISDCDC</sub> | DCDC Active Output Discharge | V <sub>OUT</sub> = 1.15 V | _ | 25 | 35 | Ω | | <sup>9.</sup> Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product uct performance may not be indicated by the Electrical Characteristics if operated under different conditions. <sup>10.</sup> Refer to the Application Information section of this data sheet for more details. <sup>11.</sup> Devices that use non-standard supply voltages which do not conform to the intent I<sup>2</sup>C bus system levels must relate their input levels to the V<sub>DD</sub> voltage to which the pull–up resistors R<sub>P</sub> are connected. 12. Guaranteed by design and characterized. **ELECTRICAL CHARACTERISTICS** (Notes 10 and 11) Min and Max Limits apply for $T_A = -40^{\circ}C$ to $+85^{\circ}C$ , AVIN = PVIN = 3.6 V and default configuration, unless otherwise specified. Typical values are referenced to $T_A = +25^{\circ}C$ , AVIN = PVIN = 3.6 V and default configuration, unless otherwise specified. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|------------------------------------------------|--------------------------------------------------------|------------------------------|----------|---------|------| | EN, VSEL | • | | | | | • | | V <sub>IH</sub> | High input voltage | | 1.05 | _ | _ | V | | $V_{IL}$ | Low input voltage | | _ | _ | 0.4 | V | | T <sub>FTR</sub> | Digital input X Filter | EN, VSEL rising and falling<br>DBN_Time = 01 (Note 12) | 0.5 | _ | 4.5 | μS | | I <sub>PD</sub> | Digital input X Pull–Down (input bias current) | | - | 0.05 | 1.00 | μΑ | | PG (Optiona | ıl) | | • | • | • | | | $V_{PGL}$ | Power Good Threshold | Falling edge as a percentage of nominal output voltage | 86 | 90 | 94 | % | | V <sub>PGHYS</sub> | Power Good Hysteresis | | 0 | 3 | 5 | % | | T <sub>RT</sub> | Power Good Reaction Time for DCDC | Falling (Note 12)<br>Rising (Note 12) | _<br>3.5 | 3.5<br>- | _<br>14 | μs | | V <sub>PGL</sub> | Power Good low output voltage | I <sub>PG</sub> = 5 mA | - | _ | 0.2 | V | | PG <sub>LK</sub> | Power Good leakage current | 3.6 V at PG pin when power good valid | - | _ | 100 | nA | | $V_{PGH}$ | Power Good high output voltage | Open drain | _ | _ | 5.5 | V | | INTB (Option | nal) | | | | | | | V <sub>INTBL</sub> | INTB low output voltage | I <sub>INT</sub> = 5 mA | 0 | _ | 0.2 | V | | V <sub>INTBH</sub> | INTB high output voltage | Open drain | _ | _ | 5.5 | V | | INTB <sub>LK</sub> | INTB leakage current | 3.6 V at INTB pin when INTB valid | - | _ | 100 | nA | | I <sup>2</sup> C | | | | | | | | V <sub>I2CINT</sub> | High level at SCL/SCA line | | 1.7 | _ | 5.0 | V | | V <sub>I2CIL</sub> | SCL, SDA low input voltage | SCL, SDA pin (Note 11, 12) | _ | _ | 0.5 | V | | V <sub>I2CIH</sub> | SCL, SDA high input voltage | SCL, SDA pin (Note 11, 12) | 0.8 *<br>V <sub>I2CINT</sub> | _ | _ | V | | V <sub>I2COL</sub> | SDA low output voltage | I <sub>SINK</sub> = 3 mA (Note 12) | _ | _ | 0.4 | V | | F <sub>SCL</sub> | I <sup>2</sup> C clock frequency | (Note 12) | _ | _ | 3.4 | MHz | | TOTAL DEV | ICE | | | | | | | V <sub>UVLO</sub> | Under Voltage Lockout | V <sub>IN</sub> falling | _ | _ | 2.3 | V | | V <sub>UVLOH</sub> | Under Voltage Lockout Hysteresis | V <sub>IN</sub> rising | 60 | - | 200 | mV | | T <sub>SD</sub> | Thermal Shut Down Protection | | - | 150 | - | °C | | T <sub>WARNING</sub> | Warning Rising Edge | | - | 135 | - | °C | | T <sub>PWTH</sub> | Pre – Warning Threshold | I <sup>2</sup> C default value | _ | 105 | - | °C | | T <sub>SDH</sub> | Thermal Shut Down Hysteresis | | _ | 30 | - | °C | | T <sub>WARNINGH</sub> | Thermal warning Hysteresis | | - | 15 | - | °C | | T <sub>PWTH H</sub> | Thermal pre-warning Hysteresis | | _ | 6 | _ | °C | <sup>9.</sup> Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product uct performance may not be indicated by the Electrical Characteristics if operated under different conditions. Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. <sup>10.</sup> Refer to the Application Information section of this data sheet for more details. <sup>11.</sup> Devices that use non-standard supply voltages which do not conform to the intent I<sup>2</sup>C bus system levels must relate their input levels to the V<sub>DD</sub> voltage to which the pull-up resistors R<sub>P</sub> are connected. <sup>12.</sup> Guaranteed by design and characterized. 90 Efficiency (%) -40°C 75 70 I<sub>LOAD</sub> (mA) Figure 4. Efficiency vs $I_{LOAD}$ and $V_{IN}$ V<sub>OUT</sub> = 1.50 V, SPM5030 Inductor Figure 5. Efficiency vs $I_{LOAD}$ and Temperature $V_{OUT}$ = 1.50 V, SPM5030 Inductor Figure 6. Efficiency vs I<sub>LOAD</sub> and V<sub>IN</sub> V<sub>OUT</sub> = 1.15 V, SPM5030 Inductor Figure 7. Efficiency vs I<sub>LOAD</sub> and Temperature V<sub>OUT</sub> = 1.15 V, SPM5030 Inductor Figure 8. Efficiency vs $I_{LOAD}$ and $V_{IN}$ $V_{OUT}$ = 0.60 V, SPM5030 Inductor Figure 9. Efficiency vs $I_{LOAD}$ and Temperature $V_{OUT}$ = 0.60 V, SPM5030 Inductor Figure 10. Efficiency vs $I_{\mbox{\scriptsize LOAD}}$ and $V_{\mbox{\scriptsize IN}}$ $V_{OUT} = 1.15 \text{ V}$ Figure 11. Efficiency vs $\rm I_{\rm LOAD}$ and Temperature $V_{OUT} = 1.15 V$ Figure 12. $V_{OUT}$ Accuracy vs $I_{LOAD}$ and $V_{IN}$ $V_{OUT}$ = 1.15 V Figure 13. $V_{OUT}$ Accuracy vs $V_{IN}$ and Temperature, $V_{OUT}$ = 1.15 V Figure 14. $\rm V_{OUT}$ Accuracy vs $\rm I_{LOAD}$ and $\rm V_{IN}$ $\rm V_{OUT}$ = 0.60 V Figure 15. $\rm V_{OUT}$ Accuracy vs $\rm I_{LOAD}$ and $\rm V_{IN}$ $\rm V_{OUT}$ = 1.50 V Figure 16. HSS $R_{ON}$ vs $V_{IN}$ and Temperature Figure 17. LSS $R_{ON}$ vs $V_{IN}$ and Temperature Figure 18. I<sub>OFF</sub> vs V<sub>IN</sub> and Temperature Figure 19. $I_{SLEEP}$ vs $V_{IN}$ and Temperature Figure 20. $I_{Q\ PFM}$ vs $V_{IN}$ and Temperature Figure 21. I<sub>Q PWM</sub> vs V<sub>IN</sub> and Temperature Figure 22. Switchover Point $V_{OUT} = 1.15 \text{ V}$ Figure 23. Switchover Point $V_{OUT} = 1.50 \text{ V}$ Figure 24. PWM Ripple Figure 25. PFM Ripple Figure 26. Normal Power Up, V<sub>OUT</sub> = 1.15 V ### TYPICAL OPERATING CHARACTERISTICS $AV_{IN} = PV_{IN} = 3.6 \text{ V}, T_J = +25^{\circ}\text{C}, DCDC = 1.15 \text{ V}, Ipeak = 3.9 \text{ A} \text{ (Unless otherwise noted)}. L = 0.33 \ \mu\text{H PIFE25201B} - C_{OUT} = 47 \ \mu\text{F} \ 0603, C_{IN} = 4.7 \ \mu\text{F} \ 0603$ Figure 31. Transient Load 4 to 5.3 A Auto Mode Figure 32. Transient Load 0 mA – 600 mA to 1.3 A – 1.9 A Auto Mode #### **DETAILED OPERATING DESCRIPTION** ## **Detailed Descriptions** The NCP6336 is voltage mode stand-alone synchronous DC to DC converter optimized to supply different sub systems of portable applications powered by one cell Li–Ion or three cells Alkaline/NiCd/NiMh. The IC can deliver up to 5 A at an I<sup>2</sup>C selectable voltage ranging from 0.6 V to 1.50 V. It can share the same output rail with another DC to DC converter and works as a transient load helper without sinking current on shared rail. A 3 MHz switching frequency allows the use of smaller output filter components. Synchronous rectification and automatic PWM/PFM transitions improve overall solution efficiency. Forced PWM is also configurable. Operating modes, configuration, and output power can be easily selected either by using digital I/O pins or by programming a set of registers using an I<sup>2</sup>C compatible interface capable of operation up to 3.4 MHz. Default I<sup>2</sup>C settings are factory programmable. #### **DC to DC Converter Operation** The converter is a synchronous rectifier type with both high side and low side integrated switches. Neither external transistor nor diodes are required for NCP6336 operation. Feedback and compensation network are also fully integrated. The converter can operate in two different modes: PWM and PFM. The transition between PWM/PFM modes can occur automatically or the switcher can be placed in forced PWM mode by I<sup>2</sup>C programming (PWMVSEL0 / PWMVSEL1 bits of COMMAND register). #### PWM (Pulse Width Modulation) Operating Mode In medium and high load conditions, NCP6336 operates in PWM mode from a fixed clock and adapts its duty cycle to regulate the desired output voltage. In this mode, the inductor current is in CCM (Continuous Current Mode) and the voltage is regulated by PWM. The internal N–MOSFET switch operates as synchronous rectifier and is driven complementary to the P–MOSFET switch. In CCM, the lower switch (N–MOSFET) in a synchronous converter provides a lower voltage drop than the diode in an asynchronous converter, which provides less loss and higher efficiency. #### PFM (Pulse Frequency Modulation) Operating Mode In order to save power and improve efficiency at low loads the NCP6336 operates in PFM mode as the inductor current drops into DCM (Discontinuous Current Mode). The upper FET on time is kept constant and the switching frequency is variable. Output voltage is regulated by varying the switching frequency which becomes proportional to loading current. As it does in PWM mode, the internal N–MOSFET operates as synchronous rectifier after each P–MOSFET on–pulse. When load increases and current in inductor becomes continuous again, the controller automatically turns back to PWM mode. #### **Forced PWM** The NCP6336 can be programmed to only use PWM and disable the transition to PFM if so desired. #### **Output Stage** NCP6336 is a 3.5 A to 5.0 A output current capable integrated DC to DC converter. To supply such a high current, the internal MOSFETs need to be large. #### Inductor Peak Current Limitation During normal operation, peak current limitation will monitor and limit the current through the inductor. This current limitation is particularly useful when size and/or height constrain inductor power. The user can select peak current to keep inductor within its specifications. The peak current can be set by writing IPEAK[1..0] bits in LIMCONF register. **Table 1. IPEAK VALUES** | IPEAK[10] | Inductor Peak Current (A) | |-----------|------------------------------| | 00 | 5.2 – for 3.5 output current | | 01 | 5.8 – for 4.0 output current | | 10 | 6.2 – for 4.5 output current | | 11 | 6.8 – for 5.0 output current | #### **Output Voltage** Output voltage is set internally by integrated resistor bridge and error amplifier that drives the PWM/PFM controller. No extra component is needed to set output voltage. However, writing in the VoutVSEL0[6..0] bits of the PROGVSEL0 register or VoutVSEL1[6..0] bits of the PROGVSEL1 register will change settings. Output voltage level can be programmed in the 0.6 V to 1.5 V range by 10 mV steps. The VSEL pin and VSELGT bit will determine which register between PROGVSEL0 and PROGVSEL1 will set the output voltage. - If VSELGT = 1 AND VSEL=0 → Output voltage is set by VoutVSEL0[6..0] bits (PROGVSEL0 register) - Else → Output voltage is set by VoutVSEL1[6..0] bits (PROGVSEL1 register) ### **Under Voltage Lock Out (UVLO)** NCP6336 core does not operate for voltages below the Under Voltage Lock Out (UVLO) level. Below UVLO threshold, all internal circuitry (both analog and digital) is held in reset. NCP6336 operation is guaranteed down to VUVLO when battery voltage is dropping off. To avoid erratic on / off behavior, a maximum 200 mV hysteresis is implemented. Restart is guaranteed at 2.5 V when VBAT voltage is recovering or rising. #### **Thermal Management** ### Thermal Shutdown (TSD) The thermal capability of IC can be exceeded due to step down converter output stage power level. A thermal protection circuitry is therefore implemented to prevent the IC from damage. This protection circuitry is only activated when the core is in active mode (output voltage is turned on). During thermal shut down, output voltage is turned off. When NCP6336 returns from thermal shutdown, it can re-start in 2 different configurations depending on REARM bit in the LIMCONF register (see register description section): - If REARM = 0 then NCP6336 does not re-start after TSD. To restart, an EN pin toggle is required. - If REARM = 1, NCP6336 re–starts with register values set prior to thermal shutdown. A Thermal shut down interrupt is raised upon this event. Thermal shut down threshold is set at 150°C (typical) when the die temperature increases and, in order to avoid erratic on / off behavior, a 30°C hysteresis is implemented. After a typical 150°C thermal shut down, NCP6336 will resume to normal operation when the die temperature cools to 120°C. #### Thermal Warnings In addition to the TSD, the die temperature monitoring will flag potential die over temperature. A thermal warning and thermal pre-warning sensor and interrupts are implemented. These can inform the processor that NCP6336 is closed to its thermal shutdown, so preventive measures to cool down die temperature can be taken by software. The Warning threshold is set by hardware to 135°C typical when the die temperature increases. The Pre–Warning threshold is set by default to 105°C, but can be changed by user by setting the TPWTH[1..0] bits in the LIMCONF register. ### **Active Output Discharge** To make sure that no residual voltage remains in the power supply rail when disabled, an active discharge path can ground the NCP6336 output voltage. For maximum flexibility, this feature can be easily disabled or enabled with DISCHG bit in PGOOD register. By default the discharge path is enabled. However the discharged path is activated during the first 100 µs after battery insertion. ## **Enabling** The EN pin controls NCP6336 start up. EN pin Low to High transition starts the power up sequencer. If EN is made low, the DC to DC converter is turned off and device enters: - In Sleep Mode if Sleep\_Mode I<sup>2</sup>C bit is high or VSEL is high. - In Off Mode if Sleep\_Mode I<sup>2</sup>C bit and VSEL are low. When EN pin is set to a high level, the DC to DC converter can be enabled / disabled by writing the ENVSEL0 or ENVSEL1 bit of the PROGVSEL0 and PROGVSEL1 registers: If ENx I<sup>2</sup>C bit is high, DC to DC converter is activated, If ENx I<sup>2</sup>C is low the DC to DC converter is turned off and device enters in Sleep Mode A built in pull down resistor disables the device when this pin is left unconnected or not driven. EN pin activity does not generate any digital reset. #### Power Up Sequence (PUS) In order to power up the circuit, the input voltage AVIN has to rise above the VUVLO threshold. This triggers the internal core circuitry power up which is the "Wake Up Time" (including "Bias Time"). This delay is internal and cannot be bypassed. EN pin transition within this delay corresponds to the "Initial power up sequence" (IPUS): Figure 33. Initial Power Up Sequence In addition a user programmable delay will also take place between end of Core circuitry turn on (Wake Up Time and Bias Time) and Init time: The DELAY[2..0] bits of TIME register will set this user programmable delay with a 2 ms resolution. With default delay of 0 ms, the NCP6336 IPUS takes roughly 900 $\mu$ s, means DC to DC converter output voltage will be ready within 1 ms. The power up output voltage is defined by VSEL state. NOTE: During the Wake Up time, the I<sup>2</sup>C interface is not active. Any I<sup>2</sup>C request to the IC during this time period will result in a NACK reply. #### Normal, Quick and Fast Power Up Sequence The previous description applies only when the EN transitions during the internal core circuitry power up (Wake up and calibration time). Otherwise 3 different cases are possible: - Enabling the part by setting EN pin from Off Mode will result in "Normal power up sequence" (NPUS, with DELAY;[2..0]). - Enabling the part by setting EN pin from Sleep Mode will result in "Quick power up sequence" (QPUS, with DELAY;[2..0]). Enabling the DC to DC converter, whereas EN is already high, either by setting ENVSEL0 or ENVSEL1 bits or by VSEL pin transition will results in "Fast power up sequence" (FPUS, without DELAY[2..0]). Sleep mode is when VSEL is high and EN low, or when Sleep\_Mode I<sup>2</sup>C bit is set and EN is low, or finally when DC to DC converter is off and EN high. Figure 34. Normal Power Up Sequence Figure 35. Quick Power Up Sequence Figure 36. Fast Power Up Sequence In addition the delay set in DELAY[2..0] bits in TIME register will apply only for the EN pins turn ON sequence (NPUS and QPUS). The power up output voltage is defined by VSEL state. Note that the sleep mode needs about 150 µs to be established. #### DC to DC Converter Shut Down When shutting down the device, no shut down sequence is required. Output voltage is disabled and, depending on the DISCHG bit state of PGOOD register, output may be discharged. DC to DC converter shutdown is initiated by either grounding the EN pin (Hardware Shutdown) or, depending on the VSEL internal signal level, by clearing the ENVSEL0 or ENVSEL1 bits (Software shutdown) in PROGVSEL0 or PROGVSEL1 registers. In hardware shutdown (EN = 0), the internal core is still active and $I^2C$ accessible. NCP6336 shuts internal core down when AVIN falls below UVLO. #### **Dynamic Voltage Scaling (DVS)** This converter supports dynamic voltage scaling (DVS) allowing the output voltage to be reprogrammed via I<sup>2</sup>C commands and provides the different voltages required by the processor. The change between set points is managed in a smooth fashion without disturbing the operation of the processor. When programming a higher voltage, output raises with controlled dV/dt defined by DVS[1..0] bits in TIME register. When programming a lower voltage the output voltage will decrease accordingly. The DVS step is fixed and the speed is programmable. DVS sequence is automatically initiated by changing output voltage settings. There are two ways to change these settings: - Directly change the active setting register value (VoutVSEL0[6..0] of PROGVSEL0 register or VoutVSEL1[6..0] of the PROGVSEL1 register) via I<sup>2</sup>C command - Change the VSEL internal signal level by toggling VSEL pin. The second method eliminates the I<sup>2</sup>C latency and is therefore faster. The DVS transition mode can be changed with the DVSMODE bit in COMMAND register: In forced PWM mode when accurate output voltage control is needed. Figure 37. DVS in Forced PWM Mode Diagram • In Auto mode when output voltage has not to be discharged. Note that approximately 30 μs is needed to transition from PFM mode to PWM mode. Figure 38. DVS in Auto Mode Diagram #### **Digital IO Settings** #### **VSEL Pin** By changing VSEL pin levels, the user has a latency free way to change NCP6336 configuration: operating mode (Auto or PWM forced), the output voltage as well as enable. **Table 2. VSEL PIN PARAMETERS** | Parameter VSEL | REGISTER | REGISTER | | | |---------------------|-------------------------|-------------------------|--|--| | Pin Can Set | VSEL = LOW | VSEL = HIGH | | | | ENABLE | ENVSEL0<br>PROGVSEL0[7] | ENVSEL1<br>PROGVSEL1[7] | | | | VOUT | VoutVSEL0[60] | VoutVSEL1[60] | | | | OPERATING MODE | PWMVSEL0 | PWMVSEL1 | | | | (Auto / PWM Forced) | COMMAND[7] | COMMAND[6] | | | VSEL pin action can be masked by writing 0 to the VSELGT bit in the COMMAND register. In that case I<sup>2</sup>C bit corresponding to VSEL high will be taken into account. #### **EN Pin** The EN pin can be gated by writing the ENVSEL0 or ENVSEL1 bits of the PROGVSEL0 and PROGVSEL1 registers, depending on which register is activated by the VSEL internal signal. #### Power Good Pin (Optional) To indicate the output voltage level is established, a power good signal is available. The power good signal is low when the DC to DC converter is off. Once the output voltage reaches 95% of the expected output level, the power good logic signal becomes high and the open drain output becomes high impedance. During operation when the output drops below 90% of the programmed level the power good logic signal goes low (and the open drain signal transitions to a low impedance state) which indicates a power failure. When the voltage rises again to above 95% the power good signal goes high again. During a positive DVS sequence, when target voltage is higher than initial voltage, the Power Good logic signal will be set low during output voltage ramping and transition to high once the output voltage reaches 95% of the target voltage. When the target voltage is lower than the initial voltage, Power Good pin will remain at high level during transition. Power Good signal during normal operation can be disabled by clearing the PGDCDC bit in PGOOD register. Power Good operation during DVS can be controlled by setting / clearing the bit PGDVS in PGOOD register Figure 39. Power Good Signal #### Power Good Delay In order to generate a Reset signal, a delay can be programmed between the output voltage gets 95% of its final value and Power Good pin is released to high level. The delay is set from 0 ms to 64 ms through the TOR[1..0] bits in the TIME register. The default delay is 0 ms. Figure 40. Power Good Operation ### Interrupt Pin (Optional) The interrupt controller continuously monitors internal interrupt sources, generating an interrupt signal when a system status change is detected (dual edge monitoring). **Table 3. INTERRUPT SOURCES** | Interrupt Name | Description | |----------------|-----------------------------------------------| | TSD | Thermal Shut Down | | TWARN | Thermal Warning | | TPREW | Thermal Pre Warning | | UVLO | Under Voltage Lock Out | | IDCDC | DC to DC converter current Over / below limit | | PG | Power Good | Individual bits generating interrupts will be set to 1 in the INT\_ACK register (I<sup>2</sup>C read only registers), indicating the interrupt source. INT\_ACK register is automatically reset by an I<sup>2</sup>C read. The INT\_SEN register (read only register) contains real time indicators of interrupt sources. All interrupt sources can be masked by writing in register INT\_MSK. Masked sources will never generate an interrupt request on INTB pin. The INTB pin is an open drain output. A non masked interrupt request will result in INTB pin being driven low. When the host reads the INT\_ACK registers the INTB pin is released to high impedance and the interrupt register INT\_ACK is cleared. Figure 41 is UVLO event example: INTB pin with INT\_SEN/INT\_MSK/INT\_ACK and an $I^2$ C read access behavior. **Figure 41. Interrupt Operation Example** INT\_MSK register is set to disable INTB feature by default. ## **Configurations** Default output voltages, enables, DCDC modes, current limit and other parameters can be factory programmed upon request. Below is the default configurations pre-defined: | Configuration | NCP6336 - 5.0 A | |--------------------------------------------------------------------------------------------------------------------|---------------------------| | Default I <sup>2</sup> C address PID product identification RID revision identification FID feature identification | 0x1C<br>14h<br>xxh<br>00h | | Default VOUT – VSEL=1 | 1.15 V | | Default VOUT – VSEL=0 | 1.15 V | | Default MODE – VSEL=1 | Auto mode – ON | | Default MODE – VSEL=0 | Auto mode – ON | | Default IPEAK | 6.8 A | | OPN | NCP6336FCCT1G | | Marking | 6336 | #### I<sup>2</sup>C Compatible Interface NCP6336 can support a subset of I<sup>2</sup>C protocol Detailed below. #### I<sup>2</sup>C Communication Description Figure 42. General Protocol Description The first byte transmitted is the Chip address (with the LSB bit set to 1 for a read operation, or set to 0 for a Write operation). The following data will be: - In case of a Write operation, the register address (@REG) pointing to the register we want to write in followed by the data we will write in that location. The writing process is auto-incremental, so the first data will be written in @REG, the contents of @REG are incremented and the next data byte is placed in the location pointed to by @REG + 1 ..., etc. - In case of read operation, the NCP6336 will output the data from the last register that has been accessed by the last write operation. Like the writing process, the reading process is auto—incremental. #### **Read Out from Part** The Master will first make a "Pseudo Write" transaction with no data to set the internal address register. Then, a stop then start or a Repeated Start will initiate the read transaction from the register address the initial write transaction has pointed to: Figure 43. Read Out from Part The first WRITE sequence will set the internal pointer to the register we want access to. Then the read transaction will start at the address the write transaction has initiated. #### Transaction with Real Write then Read #### With Stop Then Start Figure 44. Write Followed by Read Transaction #### Write in Part Write operation will be achieved by only one transaction. After chip address, the MCU first data will be the internal register we want access to, then following data will be the data we want to write in Reg, Reg + 1, Reg + 2, ..., Reg + n. ### Write n Registers: Figure 45. Write in n Registers ### I<sup>2</sup>C Address NCP6336 has four available I<sup>2</sup>C address selectable by factory settings (ADD0 to ADD3). Different address settings can be generated upon request to ON Semiconductor. The default address is set to 38h / 39h since the NCP6336 supports 7–bit address only and ignores A0. Table 4. I<sup>2</sup>C ADDRESS | I <sup>2</sup> C Address | Hex | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | |--------------------------|------------------|------|----|----|------|----|----|----|-----| | ADD0 | W 0x20<br>R 0x21 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | R/W | | | Add | | • | • | 0x10 | | • | | _ | | ADD1 | W 0x28<br>R 0x29 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | R/W | | | Add | | | | 0x14 | | | | _ | | ADD2 | W 0x30<br>R 0x31 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | R/W | | | Add | | | | 0x18 | | | | _ | | ADD3 (default) | W 0x38<br>R 0x39 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | R/W | | | Add | 0x1C | | | | | | _ | | ## Register Map Table 5 describes I<sup>2</sup>C registers. Registers / bits can be: R Read only register RC Read then Clear RW Read and Write register Reserved Address is reserved and register/bit is not physically designed Spare Address is reserved and register/bit is physically designed ## Table 5. I<sup>2</sup>C REGISTERS MAP 5 A CONFIGURATION (NCP6336) | Add. | Register Name | Туре | Def. | Function | |------------|---------------|------|-------|-------------------------------------------------------------| | 00h | INT_ACK | RC | 00h | Interrupt register | | 01h | INT_SEN | R | 00h | Sense register (real time status) | | 02h | INT_MSK | RW | FFh | Mask register to enable or disable interrupt sources (trim) | | 03h | PID | R | 14h | Product Identification | | 04h | RID | R | Metal | Revision Identification | | 05h | FID | R | 00h | Features Identification (trim) | | 06h to 0Fh | - | - | - | Reserved for future use | | 10h | PROGVSEL1 | RW | B7h | Output voltage settings and EN for VSEL pin = High (trim) | | 11h | PROGVSEL0 | RW | B7h | Output voltage settings and EN for VSEL pin = Low (trim) | | 12h | PGOOD | RW | 10h | Power good and active discharge settings (trim) | | 13h | TIME | RW | 09h | Enabling and DVS timings (trim) | | 14h | COMMAND | RW | 01h | Enabling and Operating mode Command register (trim) | | 15h | MODULE | RW | 80h | Active module count settings (test) | | 16h | LIMCONF | RW | E3h | Reset and limit configuration register (trim) | | 17h to 1Fh | - | _ | - | Reserved for future use | | 20h to FFh | - | - | - | Reserved. Test Registers | ## **Registers Description** ## Table 6. INTERRUPT ACKNOWLEDGE REGISTER | Name: INTA | СК | | | | Address: 00h | | | | | | |-------------------------------------------------------------------------------------------|---------------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------|-----------|--------------------------|----------|-----------|--------|--|--| | Type: RC | | | | | Default: 00000000b (00h) | | | | | | | Trigger: Dua | Trigger: Dual Edge [D7D0] | | | | | | | | | | | D7 | D6 | | D5 D4 D3 D2 D1 D0 | | | | | | | | | ACK_TSD | ACK_TWA | .RN | ACK_TPREW | Spare = 0 | Spare = 0 | ACK_UVLO | ACK_IDCDC | ACK_PG | | | | Bi | t | | | | Bit Descrip | otion | | | | | | ACK_ | _PG | 0: CI | er Good Sense Act<br>eared<br>CDC Power Good | · · | | | | | | | | ACK_II | OCDC | 0: CI | C Over Current Se<br>eared<br>CDC Over Current | J | ement | | | | | | | ACK_L | JVLO | Under Voltage Sense Acknowledgement 0: Cleared 1: Under Voltage Event detected | | | | | | | | | | ACK_TI | PREW | Thermal Pre Warning Sense Acknowledgement 0: Cleared 1: Thermal Pre Warning Event detected | | | | | | | | | | ACK_TWARN Thermal Warning Sense Acknowledger 0: Cleared 1: Thermal Warning Event detected | | | | • | ent | | | | | | | ACK_ | TSD | 0: CI | mal Shutdown Ser<br>eared<br>nermal Shutdown E | • | ment | | | | | | ## **Table 7. INTERRUPT SENSE REGISTER** | Name: INTS | EN | | | | Address: 01h | | | | |----------------------------------------------------------------------------------------------------------------------------------------|---------|--------|---------------------------------------------------------------|------------------|----------------|------------|-----------|--------| | Type: R | | | | | Default: 00000 | 000b (00h) | | | | Trigger: N/A | | | | | | | | | | D7 | D6 | | D5 | D4 | D3 | D2 | D1 | D0 | | SEN_TSD | SEN_TWA | RN | SEN_TPREW | Spare = 0 | Spare = 0 | SEN_UVLO | SEN_IDCDC | SEN_PG | | Bi | t | | | | Bit Descrip | otion | | | | SEN_ | _PG | 0: D0 | er Good Sense<br>CDC Output Voltag<br>CDC Output Voltag | | range | | | | | SEN _II | DCDC | 0: D0 | C over current ser<br>CDC output curren<br>CDC output curren | t is below limit | | | | | | SEN_I | JVLO | 0: Inp | er Voltage Sense<br>out Voltage higher<br>out Voltage lower t | | | | | | | SEN_T | PREW | 0: Ju | mal Pre Warning S<br>nction temperature<br>nction temperature | below thermal p | | | | | | SEN_TWARN Thermal Warning Sense 0: Junction temperature below thermal warning limit 1: Junction temperature over thermal warning limit | | | | | | | | | | SEN_ | TSD | 0: Ju | mal Shutdown Ser<br>nction temperature<br>nction temperature | below thermal s | | | | | ## **Table 8. INTERRUPT MASK REGISTER** | Name: INTMA | SK | | | | Address: 02 | 2h | | | |------------------------------------------------------------------------------------------------|---------|--------|-------------------------------------------------------------------|-----------------|--------------|----------------|------------|---------| | Type: RW | | | | | Default: See | e Register map | | | | Trigger: N/A | | | | | | | | | | D7 | D6 | | D5 | D4 | D3 | D2 | D1 | D0 | | MASK_TSD | MASK_TW | ARN | MASK_TPREW | Spare = 1 | Spare = 1 | MASK_UVLO | MASK_IDCDC | MASK_PG | | Bit | | | | | Bit Descri | iption | | | | MASK_ | _PG | 0: Int | er Good interrupt so<br>terrupt is Enabled<br>terrupt is Masked | urce mask | | | | | | MASK_I | DCDC | 0: Int | C over current interr<br>terrupt is Enabled<br>terrupt is Masked | upt source mas | sk | | | | | MASK_I | UVLO | 0: Int | er Voltage interrupt s<br>terrupt is Enabled<br>terrupt is Masked | ource mask | | | | | | MASK_T | PREW | 0: Int | mal Pre Warning inte<br>terrupt is Enabled<br>terrupt is Masked | errupt source m | ask | | | | | MASK _TWARN Thermal Warning interrupt source ma 0: Interrupt is Enabled 1: Interrupt is Masked | | | | | | | | | | MASK _ | TSD | 0: Int | mal Shutdown interr<br>terrupt is Enabled<br>terrupt is Masked | upt source mas | k | | | | ### **Table 9. PRODUCT ID REGISTER** | Name: PID | | | Address: 03h | | | | | | |--------------|--------------|-------|--------------------------|-------|--------------|-------|-------|--| | Type: R | | | Default: 00010100b (14h) | | | | | | | Trigger: N/A | Trigger: N/A | | | | Reset on N/A | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | PID_7 | PID_6 | PID_5 | PID_4 | PID_3 | PID_2 | PID_1 | PID_0 | | ## Table 10. REVISION ID REGISTER | Name: RID | | | | Address: 04h | | | | | |--------------|-------|----------------------------------------------------|-------|----------------|--------|-------|-------|--| | Type: R | | | | Default: Metal | | | | | | Trigger: N/A | | | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | RID_7 | RID_6 | RID_5 | RID_4 | RID_3 | RID_2 | RID_1 | RID_0 | | | Bit | | | • | Bit Descr | iption | | • | | | RID[7 | 0] | Revision Identification<br>00000000: First silicon | | | | | | | ## **Table 11. FEATURE ID REGISTER** | Name: FID | | | | Address: 05h | | | | | |--------------|--------------|---------------------------------------------|-------|---------------------------|-------|-------|-------|--| | Type: R | | | | Default: See Register map | | | | | | Trigger: N/A | Trigger: N/A | | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | Spare | Spare | Spare | Spare | FID_3 | FID_2 | FID_1 | FID_0 | | | Bit | | · | | Bit Descri | ption | • | | | | FID[3. | 0] | Feature Identification<br>00000000: NCP6336 | | ion | | | | | ## Table 12. DC TO DC VOLTAGE PROG (VSEL = 1) REGISTER | Name: PROGVSEL | .1 | | | Address: 10h | | | | | | |----------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------|---------------------------|----|----|--|--| | Type: RW | | | | Default: See R | Default: See Register map | | | | | | Trigger: N/A | | | | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | ENVSEL1 | | | • | VoutVSEL1[60] | | | | | | | Bit | | | | Bit Description | on | | | | | | VoutVSEL1[60] | COMMAND<br>0000000b = | Sets the DC to DC converter output voltage when VSEL pin = 1 and VSEL pin function is enabled in register COMMAND.D0, or when VSEL pin function is disabled in register COMMAND.D0 0000000b = 600 mV - 1011010b = 1500 mV (steps of 10 mV) 1011011b to 1111111b Reserved | | | | | | | | | ENVSEL1 | EN Pin Gati<br>0: Disabled<br>1: Enabled | ng for VSEL inte | ernal signal = Hig | h | | | | | | ## Table 13. DC TO DC VOLTAGE PROG (VSEL = 0) REGISTER | Name: PROGVSEL0 Type: RW | | | | Address: 11h Default: See Register map | | | | | | |---------------------------|--------------------------------------------|-------------------|----------------|-----------------------------------------|-----------------|---------------------|----------|--|--| | | | | | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | ENVSEL0 | | | | VoutVSEL0[60] | | | | | | | Bit | | | | Bit Description | | | | | | | VoutVSEL0[60] | COMMAND.D0<br>0000000b = 60 | | o = 1500 mV (s | nen VSEL pin = 0 a | nd VSEL pin fun | ction is enabled in | register | | | | ENVSEL0 | EN Pin Gating<br>0: Disabled<br>1: Enabled | for VSEL internal | signal = Low | | | | | | | ## Table 14. POWER GOOD REGISTER | Name: PGOO | D | | | Address: 1 | 2h | | | |--------------|-----------------------------------------------------------------------------|-------------------|--------|-------------|--------------|-------|--------| | Type: RW | | | | Default: Se | e Register n | пар | | | Trigger: N/A | | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Spare = 0 | Spare = 0 | Spare = 0 | DISCHG | TOR | [10] | PGDVS | PGDCDC | | Bit | | • | Bit I | Description | | • | | | PGDCDC | Power Good Enabling<br>0 = Disabled<br>1 = Enabled | g | | | | | | | PGDVS | Power Good Active C<br>0 = Disabled<br>1 = Enabled | On DVS | | | | | | | TOR[10] | Time out Reset settin<br>00 = 0 ms<br>01 = 8 ms<br>10 = 32 ms<br>11 = 64 ms | ngs for Power Goo | od | | | | | | DISCHG | Active discharge bit E<br>0 = Discharge path d<br>1 = Discharge path e | isabled | | | | | | ## **Table 15. TIMING REGISTER** | Name: TIME | | | | Address: 13 | h | | | |--------------|---------|---------------------------------------------------------------------------------------------------------------|----------------|-------------|-----------|------|----------| | Type: RW | | | | | | | | | Trigger: N/A | | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | DELAY[2 | 20] | DVS | [10] | Spare = 0 | DBN_ | Time[10] | | Bit | | | | Bit Des | cription | | | | DBN_Time | e[10] | EN and VSEL debour<br>00 = No debounce<br>$01$ = 1-2 $\mu$ s<br>$10$ = 2-3 $\mu$ s<br>$11$ = 3-4 $\mu$ s | nce time | | | | | | DVS[1. | .0] | DVS Speed<br>00 = 10 mV step / 0.3<br>01 = 10 mV step / 0.6<br>10 = 10 mV step / 1.3<br>11 = 10 mV step / 2.6 | 66 μs<br>33 μs | | | | | | DELAY[2 | 20] | Delay applied upon el<br>000b = 0 ms - 111b = | | 2 ms) | | | | ## **Table 16. COMMAND REGISTER** | Name: COMM | AND | | | | Address: 14h | | | | | | |---------------------------------------------------------------------------------|-------|-------|---------------------------------------|-------------------------------------|---------------------------|-----------|-----------|--------|--|--| | Type: RW | | | | | Default: See Register map | | | | | | | Trigger: N/A | | | | | | | | | | | | D7 D6 D5 D4 D3 D2 D1 | | | | | | | | D0 | | | | PWMVSEL0 | PWMVS | EL1 | DVSMODE | Sleep_Mode | Spare = 0 | Spare = 0 | Spare = 0 | VSELGT | | | | Bit | | | | | Bit Desc | ription | | | | | | VSELG | Γ | 0 = 0 | L Pin Gating<br>Disabled<br>Enabled | | | | | | | | | Sleep_Mo | ode | 0 = L | | n EN and VSEL I<br>sleep mode (wher | | ire low) | | | | | | DVSMO | DE | 0 = A | transition mode<br>Auto<br>Forced PWM | selection | | | | | | | | PWMVSEL1 Operating mode for VSEL internal signal = High 0 = Auto 1 = Forced PWM | | | | | | | | | | | | PWMVSE | LO | 0 = A | | SEL internal sign | al = Low | | | | | | ## Table 17. OUTPUT STAGE MODULE SETTINGS REGISTER | Name: MODU | Name: MODULE | | | | Address: 15h | | | | | | |--------------|--------------|--------------------------------------------------------------------------|--------------------------|-----------|--------------|-----------|-----------|--|--|--| | Type: RW | | | Default: 10000000b (80h) | | | | | | | | | Trigger: N/A | | | | | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | MOE | DUL[30] | | Spare = 0 | Spare = 0 | Spare = 0 | Spare = 0 | | | | | Bit | | | | Bit Desc | ription | | | | | | | MODUL [: | 00 | mber of modules<br>00 = 1 Module<br>01 = 2 Modules<br>10 ~ 1111 = 9 Modu | lules | | | | | | | | ## **Table 18. LIMITS CONFIGURATION REGISTER** | Name: LIMC | ONF | | | Adress: 16h | | | | | | | |--------------|-------|--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|---------------------------|-----------------|--------------------|---------------|--|--|--| | Type: RW | | | | Default: See Register map | | | | | | | | Trigger: N/A | | | | | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | IPEA | K[10] | TPWT | H[10] | Spare = 0 | Spare = 0 | RSTSTATUS | REARM | | | | | Bit | | | | Bit Desc | ription | • | | | | | | REAR | | Rearming of device a<br>0: No re–arming afte<br>1: Re–arming active<br>previously programm<br>Reset Indicator Bit | r TSD<br>after TSD with n | | sters: new powe | r–up sequence is i | nitiated with | | | | | 11010171 | 100 | 0: Must be written to<br>1: Default (loaded aft | | | | | | | | | | TPWTH[ | 10] | Thermal pre-Warnin<br>00 = 83°C<br>01 = 94°C<br>10 = 105°C<br>11 = 116°C | g threshold settir | ngs | | | | | | | | IPEA | K | Inductor peak curren<br>00 = 5.2 A (for 3.5 A<br>01 = 5.8 A (for 4.0 A<br>10 = 6.2 A (for 4.5 A<br>11 = 6.8 A (for 5.0 A | output current)<br>output current)<br>output current) | | | | | | | | #### APPLICATION INFORMATION Figure 46. Typical Application Schematic #### **Output Filter Design Considerations** The output filter introduces a double pole in the system at a frequency of: $$f_{LC} = \frac{1}{2 \cdot \pi \cdot \sqrt{L \cdot C}}$$ (eq. 1) The NCP6336 internal compensation network is optimized for a typical output filter comprising a 330 nH inductor and 47 $\mu$ F capacitor as described in the basic application schematic shown in Figure 46. ### **Voltage Sensing Considerations** In order to regulate power supply rail, NCP6336 should sense its output voltage. Thanks to the FB pin, the IC can support two sensing methods: - Normal case: the voltage sensing is achieved close to the output capacitor. In that case, FB is connected to the output capacitor positive terminal (voltage to regulate). - Remote sensing: In remote sensing, the power supply rail sense is made close to the system powered by the NCP6336. The voltage to system is more accurate, since PCB line impedance voltage drop is within the regulation loop. In that case, we recommend connecting the FB pin to the system decoupling capacitor positive terminal. # Components Selection Inductor Selection The inductance of the inductor is determined by given peak—to—peak ripple current I<sub>L\_PP</sub> of approximately 20% to 50% of the maximum output current I<sub>OUT\_MAX</sub> for a trade—off between transient response and output ripple. The inductance corresponding to the given current ripple is: $$L = \frac{\left(V_{IN} - V_{OUT}\right) \cdot V_{OUT}}{V_{IN} \cdot f_{SW} \cdot I_{I-PP}}$$ (eq. 2) The selected inductor must have high enough saturation current rating to be higher than the maximum peak current that is $$I_{L\_MAX} = I_{OUT\_MAX} + \frac{I_{L\_PP}}{2}$$ (eq. 3) The inductor also needs to have high enough current rating based on temperature rise concern. Low DCR is good for efficiency improvement and temperature rise reduction. Table 19 shows recommended. **Table 19. INDUCTOR SELECTION** | Supplier | Part # | Value<br>(μH) | Size (mm)<br>(L x I x T) (mm) | Saturation<br>Current Max (A) | DCR Max at 25°C<br>(mΩ) | |----------|---------------------|---------------|-------------------------------|-------------------------------|-------------------------| | Cyntec | PIFE20161B-R33MS-11 | 0.33 | 2.0 x 1.6 x 1.2 | 4.0 | 33 | | Cyntec | PIFE25201B-R33MS-11 | 0.33 | 2.5 x 2.0 x 1.2 | 5.2 | 17 | | Cyntec | PIFE32251B-R33MS-11 | 0.33 | 3.2 x 2.5 x 1.2 | 6.5 | 14 | | TOKO | DFE201612P-H-R30M | 0.30 | 2.0 x 1.6 x 1.2 | 4.8 | 29 | | TOKO | DFE252012P-H-R33M | 0.33 | 2.5 x 2.0 x 1.2 | 5.2 | 24 | | TOKO | FDSD0412-H-R33M | 0.33 | 4.2 x 4.2 x 1.2 | 7.5 | 19 | | TDK | VLS252012HBX-R33M | 0.33 | 2.5 x 2.0 x 1.2 | 5.3 | 25 | | TDK | SPM5030T-R35M | 0.35 | 7.1 x 6.5 x 3.0 | 14.9 | 4 | #### **Output Capacitor Selection** The output capacitor selection is determined by output voltage ripple and load transient response requirement. For high transient load performance high output capacitor value must be used. For a given peak—to—peak ripple current $I_{L\_PP}$ in the inductor of the output filter, the output voltage ripple across the output capacitor is the sum of three components as below. $$V_{OUT\_PP} \approx V_{OUT\_PP(C)} + V_{OUT\_PP(ESR)} + V_{OUT\_PP(ESL)}$$ , (eq. 4) Where $V_{OUT\_PP(C)}$ is a ripple component by an equivalent total capacitance of the output capacitors, $V_{OUT\_PP(ESR)}$ is a ripple component by an equivalent ESR of the output capacitors, and $V_{OUT\_PP(ESL)}$ is a ripple component by an equivalent ESL of the output capacitors. In PWM operation mode, the three ripple components can be obtained by $$V_{OUT\_PP(C)} = \frac{I_{L\_PP}}{8 \cdot C \cdot f_{SW}},$$ (eq. 5) and $$V_{OUT\_PP(ESR)} = I_{L\_PP} \cdot ESR$$ (eq. 6) $$V_{OUT\_PP(ESL)} = \frac{ESL}{ESL + L} \cdot V_{IN}$$ (eq. 7) and the peak-to-peak ripple current is $$I_{L\_PP} \frac{\left(V_{\text{IN}} - V_{\text{OUT}}\right) \cdot V_{\text{OUT}}}{V_{\text{IN}} \cdot f_{\text{SW}} \cdot L}$$ (eq. 8) In applications with all ceramic output capacitors, the main ripple component of the output ripple is $V_{OUT\_PP(C)}$ . So that the minimum output capacitance can be calculated regarding to a given output ripple requirement $V_{OUT\_PP}$ in PWM operation mode. $$C_{MIN} = \frac{I_{L\_PP}}{8 \cdot V_{OUT\_PP} \cdot f_{SW}}$$ (eq. 9) #### **Input Capacitor Selection** One of the input capacitor selection guides is the input voltage ripple requirement. To minimize the input voltage ripple and get better decoupling in the input power supply rail, ceramic capacitor is recommended due to low ESR and ESL. The minimum input capacitance regarding to the input ripple voltage $V_{\rm IN\ PP}$ is $$C_{\text{IN\_MIN}} = \frac{I_{\text{OUT\_MAX}} \cdot (D - D^2)}{V_{\text{IN\_PP}} \cdot f_{\text{SW}}}$$ (eq. 10) where $$D = \frac{V_{OUT}}{V_{IN}}$$ (eq. 11) In addition, the input capacitor needs to be able to absorb the input current, which has a RMS value of $$I_{\text{IN RMS}} = I_{\text{OUT MAX}} \cdot \sqrt{D - D^2}$$ (eq. 12) The input capacitor also needs to be sufficient to protect the device from over voltage spike, and normally at least 4.7 $\mu$ F capacitor is required. The input capacitor should be located as close as possible to the IC. All PGNDs are connected together to the ground terminal of the input cap which then connects to the ground plane. All PVIN are connected together to the Vbat terminal of the input cap which then connects to the Vbat plane. #### **Electrical Layout Considerations** Good electrical layout is a key to ensuring proper operation, high efficiency, and noise reduction. Electrical layout guidelines are: - Use wide and short traces for power paths (such as PVIN, VOUT, SW, and PGND) to reduce parasitic inductance and high-frequency loop area. It is also good for efficiency improvement. - The device should be well decoupled by input capacitor and input loop area should be as small as possible to reduce parasitic inductance, input voltage spike, and noise emission. - SW node should be a large copper, but compact because it is also a noise source. - It would be good to have separated ground planes for PGND and AGND and connect the two planes at one point. Try best to avoid overlap of input ground loop and output ground loop to prevent noise impact on output regulation. - Arrange a "quiet" path for output voltage sense, and make it surrounded by a ground plane. #### **Thermal Layout Considerations** Good PCB layout helps high power dissipation from a small package with reduced temperature rise. Thermal layout guidelines are: - A four or more layers PCB board with solid ground planes is preferred for better heat dissipation. - More free vias are welcome to be around IC to connect the inner ground layers to reduce thermal impedance. - Use large area copper especially in top layer to help thermal conduction and radiation. - Use two layers for the high current paths (PVIN, PGND, SW) in order to split current in two different paths and limit PCB copper self heating. (See demo board example Figure 48) Figure 47. Layout Recommendation Figure 48. Demo Board Example Input capacitor placed as close as possible to the IC. **PVIN** directly connected to Cin input capacitor, and then connected to the Vin plane. Local mini planes used on the top layer (green) and layer just below top layer (yellow) with laser vias. **AVIN** connected to the Vin plane just after the capacitor. **AGND** directly connected to the GND plane. **PGND** directly connected to Cin input capacitor, and then connected to the GND plane: Local mini planes used on the top layer (green) and layer just below top layer (yellow) with laser vias. **SW** connected to the Lout inductor with local mini planes used on the top layer (green) and layer just below top layer (yellow) with laser vias. #### Legend: In green are top layer planes and wires In yellow are layer1 plane and wires (just below top layer) Big circles gray are normal vias Small circles gray are top to layer1 vias ### **ORDERING INFORMATION** | Device | Marking | Configuration | Package | Shipping <sup>†</sup> | |---------------|---------|---------------|-------------------------------------|-----------------------| | NCP6336FCCT1G | 6336 | 5 A<br>1.15 V | WLCSP20 2.02 x 1.62 mm<br>(Pb-Free) | 3000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. ## Demo Board Available: The NCP6336GEVB/D evaluation board that configures the device in typical application to supply constant voltage. #### PACKAGE DIMENSIONS ## WLCSP20, 1.62x2.02 CASE 568AG ISSUE D - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - CONTROLLING DIMENSION: MILLIMETERS. COPLANARITY APPLIES TO THE SPHERICAL CROWNS OF THE SOLDER BALLS. | ONOTHING OF THE GOLD | | | | | | | |----------------------|-------------|------|--|--|--|--| | | MILLIMETERS | | | | | | | DIM | MIN | MAX | | | | | | Α | | 0.60 | | | | | | A1 | 0.17 | 0.23 | | | | | | A2 | 0.33 | 0.39 | | | | | | А3 | 0.02 | 0.04 | | | | | | b | 0.24 | 0.28 | | | | | | D | 1.62 BSC | | | | | | | E | 2.02 BSC | | | | | | | e | 0.40 BSC | | | | | | \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. e/2 $20X \oslash b$ С A B 0.05 **#** Е С 0.03 е D С **BOTTOM VIEW** DETAIL A SIDE VIEW 0.10 С ON Semiconductor and in are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all Claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative