

#### STFI34NM60N

# N-channel 600 V, 0.092 Ω, 31.5 A MDmesh™ II Power MOSFET in a I²PAKFP package

Datasheet - production data



Figure 1. Internal schematic diagram



#### **Features**

| Order code  | V <sub>DSS</sub> | R <sub>DS(on)</sub> | I <sub>D</sub> | P <sub>TOT</sub> |
|-------------|------------------|---------------------|----------------|------------------|
| STFI34NM60N | 600 V            | 0.105 Ω             | 31.5 A         | 40 W             |

- 100% avalanche tested
- Low input capacitance and gate charge
- Low gate input resistance

#### **Applications**

· Switching applications

#### **Description**

This device is an N-channel Power MOSFET developed using the second generation of MDmesh™ technology. This revolutionary Power MOSFET associates a vertical structure to the company's strip layout to yield one of the world's lowest on-resistance and gate charge. It is therefore suitable for the most demanding high efficiency converters.

**Table 1. Device summary** 

| Order code  | Marking | Packages                      | Packaging |
|-------------|---------|-------------------------------|-----------|
| STFI34NM60N | 34NM60N | I <sup>2</sup> PAKFP (TO-281) | Tube      |

Contents STFI34NM60N

## **Contents**

| 1 | Electrical ratings                      | 3  |
|---|-----------------------------------------|----|
| 2 | Electrical characteristics              | 4  |
|   | 2.1 Electrical characteristics (curves) | 6  |
| 3 | Test circuits                           | 8  |
| 4 | Package mechanical data                 | 9  |
| 5 | Revision history                        | 11 |

STFI34NM60N Electrical ratings

## 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                         | Parameter                                                                                                   | Value               | Unit |
|--------------------------------|-------------------------------------------------------------------------------------------------------------|---------------------|------|
| $V_{DS}$                       | Drain-source voltage                                                                                        | 600                 | V    |
| V <sub>GS</sub>                | Gate-source voltage                                                                                         | ± 25                | V    |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 25 °C                                                        | 31.5 <sup>(1)</sup> | А    |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 100 °C                                                       | 20 <sup>(1)</sup>   | Α    |
| I <sub>DM</sub> <sup>(2)</sup> | Drain current (pulsed)                                                                                      | 126                 | Α    |
| P <sub>TOT</sub>               | Total dissipation at T <sub>C</sub> = 25 °C                                                                 | 40                  | W    |
| I <sub>AR</sub>                | Max current during repetitive or single pulse avalanche (pulse width limited by T <sub>jmax</sub> )         | 7                   | А    |
| E <sub>AS</sub>                | Single pulse avalanche energy (starting $T_J = 25$ °C, $I_D = I_{AS}$ , $V_{DD} = 50$ V)                    | 345                 | mJ   |
| V <sub>ISO</sub>               | Insulation withstand voltage (RMS) from all three leads to external heat sink (t=1 s;T <sub>C</sub> =25 °C) | 2500                | V    |
| dv/dt (3)                      | Peak diode recovery voltage slope                                                                           | 15                  | V/ns |
| dv/dt <sup>(4)</sup>           | MOSFET dv/dt ruggedness                                                                                     | 50                  | V/ns |
| T <sub>stg</sub>               | Storage temperature                                                                                         | -55 to 150          | °C   |
| T <sub>j</sub>                 | Operating junction temperature                                                                              | 150                 |      |

<sup>1.</sup> Limited by package.

Table 3. Thermal data

| Symbol                | Parameter                            | Value | Unit |
|-----------------------|--------------------------------------|-------|------|
| R <sub>thj-case</sub> | Thermal resistance junction-case max | 3.1   | °C/W |
| R <sub>thj-amb</sub>  | Thermal resistance junction-amb max  | 62.5  | C/VV |

<sup>2.</sup> Pulse width limited by safe operating area.

<sup>3.</sup>  $I_{SD} \leq$  31.5 A, di/dt  $\leq$  400 A/ $\mu$ s,  $V_{DS}$  peak  $\leq$   $V_{(BR)DSS}$ ,  $V_{DD}$  = 80%  $V_{(BR)DSS}$ 

<sup>4.</sup>  $V_{DS} \leq 480 \text{ V}$ 

Electrical characteristics STFI34NM60N

## 2 Electrical characteristics

(T<sub>CASE</sub> = 25 °C unless otherwise specified).

Table 4. On/off states

| Symbol               | Parameter                                             | Test conditions                                               | Min. | Тур.  | Max.     | Unit     |
|----------------------|-------------------------------------------------------|---------------------------------------------------------------|------|-------|----------|----------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage (V <sub>GS</sub> = 0)  | I <sub>D</sub> = 1 mA                                         | 600  |       |          | ٧        |
| I <sub>DSS</sub>     | Zero gate voltage drain current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = 600 V<br>V <sub>DS</sub> = 600 V, Tc=125 °C |      |       | 1<br>100 | μA<br>μA |
| I <sub>GSS</sub>     | Gate body leakage current (V <sub>DS</sub> = 0)       | V <sub>GS</sub> = ± 25 V                                      |      |       | ±100     | nA       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                          | 2    | 3     | 4        | V        |
| R <sub>DS(on)</sub>  | Static drain-source on-<br>resistance                 | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 14.5 A               |      | 0.092 | 0.105    | Ω        |

Table 5. Dynamic

| Symbol                              | Parameter                           | Test conditions                                                                           | Min. | Тур. | Max. | Unit |
|-------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------|------|------|------|------|
| C <sub>iss</sub>                    | Input capacitance                   |                                                                                           | -    | 2722 | -    | pF   |
| C <sub>oss</sub>                    | Output capacitance                  | V <sub>DS</sub> =100 V, f=1 MHz, V <sub>GS</sub> =0                                       | -    | 173  | -    | pF   |
| C <sub>rss</sub>                    | Reverse transfer capacitance        | , gg -                                                                                    | -    | 1.75 | -    | pF   |
| C <sub>oss eq.</sub> <sup>(1)</sup> | Equivalent capacitance time related | $V_{GS} = 0$ , $V_{DS} = 0$ to 480 V                                                      | -    | 458  | -    | pF   |
| t <sub>d(on)</sub>                  | Turn-on delay time                  | $V_{DD} = 300 \text{ V}, I_{D} = 15.75 \text{ A},$ $R_{G}$ =4.7 $\Omega$ , $V_{GS}$ =10 V | -    | 18   | -    | ns   |
| t <sub>r</sub>                      | Rise time                           |                                                                                           | -    | 36   | -    | ns   |
| t <sub>d(off)</sub>                 | Turn-off delay time                 | (see Figure 18 and 14)                                                                    | -    | 104  | -    | ns   |
| t <sub>f</sub>                      | Fall time                           |                                                                                           | -    | 73   | -    | ns   |
| Qg                                  | Total gate charge                   | V <sub>DD</sub> = 480 V, I <sub>D</sub> = 31.5 A                                          | -    | 84   | -    | nC   |
| Q <sub>gs</sub>                     | Gate-source charge                  | V <sub>GS</sub> =10 V                                                                     | -    | 14   | -    | nC   |
| Q <sub>gd</sub>                     | Gate-drain charge                   | (see Figure 15)                                                                           | -    | 45   | -    | nC   |
| R <sub>G</sub>                      | Intrinsic gate resistance           | f = 1 MHz, gate DC Bias=0<br>test signal level=20 mV<br>open drain                        | -    | 2.9  | -    | Ω    |

<sup>1.</sup> C<sub>oss eq</sub>. is defined as a constant equivalent capacitance giving the same charging time as C<sub>oss</sub> when V<sub>DS</sub> increases from 0 to 80% V<sub>DSS</sub>



4/12 DocID022439 Rev 3

Table 6. Source drain diode

| Symbol                          | Parameter                     | Test conditions                                  | Min. | Тур. | Max. | Unit |
|---------------------------------|-------------------------------|--------------------------------------------------|------|------|------|------|
| I <sub>SD</sub>                 | Source-drain current          |                                                  | -    |      | 31.5 | Α    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) |                                                  | -    |      | 126  | Α    |
| V <sub>SD</sub> <sup>(2)</sup>  | Forward on voltage            | I <sub>SD</sub> = 31.5 A, V <sub>GS</sub> =0     | -    |      | 1.6  | V    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 31.5 A, V <sub>DD</sub> = 60 V |      | 412  |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | di/dt = 100 A/μs,                                | -    | 8    |      | nC   |
| I <sub>RRM</sub>                | Reverse recovery current      | (see Figure 16)                                  | -    | 39   |      | Α    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 12 A,V <sub>DD</sub> = 60 V    | -    | 490  |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | di/dt=100 A/μs,<br>T <sub>i</sub> =150 °C        | -    | 10   |      | nC   |
| I <sub>RRM</sub>                | Reverse recovery current      | (see Figure 16)                                  | -    | 43   |      | Α    |

<sup>1.</sup> Pulse width limited by safe operating area

<sup>2.</sup> Pulsed: Pulse duration = 300  $\mu$ s, duty cycle 1.5%.

Electrical characteristics STFI34NM60N

### 2.1 Electrical characteristics (curves)

Figure 2. Safe operating area

Figure 3. Thermal impedance



Figure 4. Output characteristics

Figure 5. Transfer characteristics



Figure 6. Gate charge vs gate-source voltage

Figure 7. Static drain-source on-resistance



577

6/12

Figure 8. Capacitance variations

Figure 9. Output capacitance stored energy





Figure 10. Normalized gate threshold voltage vs temperature

Figure 11. Normalized on-resistance vs temperature





Figure 12. Normalized  $B_{VDSS}$  vs temperature

Figure 13. Source-drain diode forward characteristics





Test circuits STFI34NM60N

#### 3 Test circuits

Figure 14. Switching times test circuit for resistive load

Figure 15. Gate charge test circuit



Figure 16. Test circuit for inductive load switching and diode recovery times

Figure 17. Unclamped inductive load test circuit



Figure 18. Unclamped inductive waveform

Figure 19. Switching time waveform



577

# 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.



Table 7. I<sup>2</sup>PAKFP (TO-281) mechanical data

| Dim  |       | mm   |       |  |  |  |
|------|-------|------|-------|--|--|--|
| Dim. | Min.  | Тур. | Max.  |  |  |  |
| А    | 4.40  |      | 4.60  |  |  |  |
| В    | 2.50  |      | 2.70  |  |  |  |
| D    | 2.50  |      | 2.75  |  |  |  |
| D1   | 0.65  |      | 0.85  |  |  |  |
| E    | 0.45  |      | 0.70  |  |  |  |
| F    | 0.75  |      | 1.00  |  |  |  |
| F1   |       |      | 1.20  |  |  |  |
| G    | 4.95  | -    | 5.20  |  |  |  |
| Н    | 10.00 |      | 10.40 |  |  |  |
| L1   | 21.00 |      | 23.00 |  |  |  |
| L2   | 13.20 |      | 14.10 |  |  |  |
| L3   | 10.55 |      | 10.85 |  |  |  |
| L4   | 2.70  |      | 3.20  |  |  |  |
| L5   | 0.85  |      | 1.25  |  |  |  |
| L6   | 7.30  |      | 7.50  |  |  |  |

Figure 20. I<sup>2</sup>PAKFP (TO-281) drawing



STFI34NM60N Revision history

# 5 Revision history

**Table 8. Document revision history** 

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 07-Nov-2011 | 1        | First release.                                                                                                                                                                                                                                                                                                                                                                                |
| 19-Apr-2012 | 2        | <ul> <li>Units in <i>Table 6</i>: Source drain diode have been corrected.</li> <li><i>Figure 6</i>: Gate charge vs. gate-source voltage has been</li> <li>updated.</li> <li>Minor text changes.</li> </ul>                                                                                                                                                                                    |
| 16-Jul-2013 | 3        | <ul> <li>Modified: title, I<sub>D</sub> and Figure 1 in cover page</li> <li>Modified: I<sub>D</sub> for T<sub>C</sub>=20 °C and for T<sub>C</sub>=100 °C, I<sub>DM</sub> in Table 2, note 1, note 3 in Table 2</li> <li>Inserted: dv and dt in Table 2 and note 4 in Table 2</li> <li>Modified: I<sub>SD</sub>, I<sub>SDM</sub> max values in Table 6 and Figure 14, 15, 16 and 17</li> </ul> |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT AUTHORIZED FOR USE IN WEAPONS. NOR ARE ST PRODUCTS DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

4

12/12 DocID022439 Rev 3