# Product Preview

# **3 Amp Source / Sink V<sub>TT</sub> Termination Regulator for** DDR, DDR-2, DDR-3, DDR-4

The NCP51200 is a source/sink Double Data Rate (DDR) termination regulator specifically designed for low input voltage and low-noise systems where space is a key consideration.

The NCP51200 maintains a fast transient response and only requires a minimum output capacitance of 20 µF. The NCP51200 supports a remote sensing function and all power requirements for DDR V<sub>TT</sub> bus termination. The NCP51200 can also be used in low-power chipsets and graphics processor cores that require dynamically adjustable output voltages.

The NCP51200 is available in the thermally-efficient DFN10 Exposed Pad package, and is rated both Green and Pb-free.

# **Features**

- For Automotive Applications
- Input Voltage Rails: Supports 2.5 and 3.3 V Rails
- PV<sub>CC</sub> Voltage Range: 1.1 to 3.5 V
- Integrated Power MOSFETs
- Fast Load-Transient Response
- P<sub>GOOD</sub> Logic output pin to Monitor V<sub>TT</sub> Regulation
- EN Logic input pin for Shutdown mode
- V<sub>RI</sub> Reference Input Allows for Flexible Input Tracking Either Directly or Through Resistor Divider
- Remote Sensing (V<sub>TTS</sub>)
- Built-in Soft Start, Under Voltage Lockout and Over Current Limit
- Thermal Shutdown
- Small, Low-Profile 10-pin, 3x3 DFN Package
- These are Pb-Free Devices

# Applications

- DDR Memory Termination
- Desktop PC's, Notebooks, and Workstations
- · Servers and Networking equipment
- Telecom/Datacom, GSM Base Station
- Graphics Processor Core Supplies
- Set Top Boxes, LCD-TV/PDP-TV, Copier/Printers
- Chipset/RAM Supplies as Low as 0.5 V
- Active Bus Termination



# ON Semiconductor<sup>®</sup>

http://onsemi.com



DFN10, 3x3, 0.5P **CASE 485C** 

# MARKING DIAGRAM



- = Pb-Free Package

(Note: Microdot may be in either location)

# **PIN CONNECTION**



Exposed Pad

# **ORDERING INFORMATION**

| Device        | Package            | Shipping <sup>†</sup> |
|---------------|--------------------|-----------------------|
| NCP51200MNTWG | DFN10<br>(Pb-Free) | 3000 / Tape &<br>Reel |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

This document contains information on a product under development. ON Semiconductor reserves the right to change or discontinue this product without notice.

# **PIN FUNCTION DESCRIPTION**

| Pin Number | Pin Name          | Pin Function                                                                                                                                                       |
|------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | V <sub>RI</sub>   | V <sub>TT</sub> External Reference Input ( set to V <sub>DDQ</sub> / 2 thru resistor network ).                                                                    |
| 2          | PV <sub>CC</sub>  | Power input. Internally connected to the output source MOSFET.                                                                                                     |
| 3          | V <sub>TT</sub>   | Power Output of the Linear Regulator.                                                                                                                              |
| 4          | P <sub>GND</sub>  | Power Ground. Internally connected to the output sink MOSFET.                                                                                                      |
| 5          | V <sub>TTS</sub>  | $V_{TT}$ Sense Input. The $V_{TTS}$ pin provides accurate remote feedback sensing of $V_{TT}$ . Connect $V_{TTS}$ to the remote DDR termination bypass capacitors. |
| 6          | V <sub>RO</sub>   | Independent Buffered V <sub>TT</sub> Reference Output. Sources and sinks over 5 mA. Connect to GND thru 0.1 $\mu F$ ceramic capacitor.                             |
| 7          | EN                | Shutdown Control Input. CMOS compatible input. Logic high = enable, logic low = shutdown. Connect to $V_{DDQ}$ for normal operation.                               |
| 8          | GND               | Common Ground.                                                                                                                                                     |
| 9          | P <sub>GOOD</sub> | Power Good (Open Drain output).                                                                                                                                    |
| 10         | V <sub>CC</sub>   | Analog power supply input. Connect to GND thru a 1 - 4.7 $\mu\text{F}$ ceramic capacitor.                                                                          |
|            | THERMAL<br>PAD    | Pad for thermal connection. The exposed pad must be connected to the ground plane using multiple vias for maximum power dissipation performance.                   |

## **ABSOLUTE MAXIMUM RATINGS**

| Rating                                                                                                               | Symbol             | Value        | Unit |
|----------------------------------------------------------------------------------------------------------------------|--------------------|--------------|------|
| V <sub>CC</sub> , PV <sub>CC</sub> , V <sub>TT</sub> , V <sub>TTS</sub> , V <sub>RI</sub> , V <sub>RO</sub> (Note 1) |                    | -0.3 to 3.6  | V    |
| EN, P <sub>GOOD</sub> (Note 1)                                                                                       |                    | -0.3 to 6.5  | V    |
| P <sub>GND</sub> to GND (Note 1)                                                                                     |                    | -0.3 to +0.3 | V    |
| Storage Temperature                                                                                                  | T <sub>STG</sub>   | –55 to 150   | °C   |
| Operating Junction Temperature Range                                                                                 | TJ                 | 125          | °C   |
| ESD Capability, Human Body Model (Note 2)                                                                            | ESD <sub>HBM</sub> | 2000         | V    |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. 1. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area.

This device series incorporates ESD protection and is tested by the following method: ESD Human Body Model tested per AEC–Q100–002 (EIA/JESD22–A114) ESD Machine Model tested per AEC–Q100–003 (EIA/JESD22–A115)

Latchup Current Maximum Rating tested per JEDEC standard: JESD78.

# **DISSIPATION RATINGS**

| Package    | T <sub>A</sub> = 25°C Power Rating | Derating Factor above<br>T <sub>A</sub> = 25°C | T <sub>A</sub> = +85°C Power Rating |
|------------|------------------------------------|------------------------------------------------|-------------------------------------|
| 10-Pin DFN | 1.92 W                             | 19 mW/°C                                       | 0.79 W                              |

# **RECOMMENED OPERATING CONDITIONS**

| Rating                  | Symbol                                                                        | Value        | Unit |
|-------------------------|-------------------------------------------------------------------------------|--------------|------|
| Supply Voltage          | V <sub>CC</sub>                                                               | 2.375 to 3.5 | V    |
| Voltage Range           | V <sub>RO</sub>                                                               | -0.1 to 1.8  | V    |
|                         | V <sub>RI</sub>                                                               | 0.5 to 1.8   |      |
|                         | PV <sub>CC</sub> , V <sub>TT</sub> , V <sub>TTS</sub> , EN, P <sub>GOOD</sub> | -0.1 to 3.5  |      |
|                         | P <sub>GND</sub>                                                              | -0.1 to +0.1 |      |
| Reference Input Voltage | T <sub>A</sub>                                                                | -40 to +125  |      |

# ELECTRICAL CHARACTERISTICS

 $-40^{\circ}C \leq T_{A} \leq 125^{\circ}C; \ V_{CC} = 3.3 \ V; \ PV_{CC} = 1.8 \ V; \ V_{RI} = V_{TTS} = 0.9 \ V; \ EN = V_{CC}; \ C_{OUT} = 3 \ x \ 10 \ \mu F \ (Ceramic); \ unless \ otherwise \ noted.$ 

| Parameter                              | Conditions                                                                       | Symbol            | Min | Тур | Max   | Units |
|----------------------------------------|----------------------------------------------------------------------------------|-------------------|-----|-----|-------|-------|
| Supply Current                         |                                                                                  |                   |     | -   | -     |       |
| V <sub>CC</sub> Supply Current         | T <sub>A</sub> = +25°C, EN = 3.3 V, No Load                                      | I <sub>VCC</sub>  |     | 0.7 | 1     | mA    |
| V <sub>CC</sub> Shutdown Current       | $T_A = +25^{\circ}C$ , EN = 0 V, $V_{RI} = 0$ V, No Load                         | IVCC SHD          |     | 65  | 80    | μΑ    |
|                                        | $T_A$ = +25°C, EN = 0 V, V <sub>RI</sub> < 0.4 V, No Load                        |                   |     | 200 | 400   |       |
| V <sub>CC</sub> UVLO Threshold         | Wake–up, $T_A = +25^{\circ}C$                                                    | V <sub>UVLO</sub> | 2.2 | 2.3 | 2.375 | V     |
|                                        | Hysteresis                                                                       |                   |     | 50  | •     | mV    |
| PV <sub>CC</sub> Supply Current        | T <sub>A</sub> = +25°C, EN = 3.3 V, No Load                                      | I <sub>PVCC</sub> |     | 1   | 50    | μΑ    |
| PV <sub>CC</sub> Shutdown Current      | $T_A = +25^{\circ}C$ , EN = 0 V, No Load                                         | IPVCC SHD         |     | 0.1 | 50    | μΑ    |
| V <sub>TT</sub> Output                 |                                                                                  |                   |     |     |       |       |
| V <sub>TT</sub> Output Offset Voltage  | V <sub>RO</sub> = 1.25 V (DDR1), I <sub>TT</sub> = 0 A                           | V <sub>OS</sub>   | -15 |     | +15   | mV    |
|                                        | V <sub>RO</sub> = 0.9 V (DDR2), I <sub>TT</sub> = 0 A                            |                   | -15 |     | +15   |       |
|                                        | PV <sub>CC</sub> = 1.5 V, V <sub>RO</sub> = 0.75 V (DDR3), I <sub>TT</sub> = 0 A |                   | -15 |     | +15   |       |
| $V_{TT}$ Voltage Tolerance to $V_{RO}$ | $-2 A \le I_{TT} \le +2 A$                                                       |                   | -25 |     | +25   | mV    |
|                                        |                                                                                  | 1                 |     |     | 1     |       |

| Source Current Limit                | V <sub>TTS</sub> = 90% * V <sub>RO</sub>                  |                  | 3   |     | 4.5 | А  |
|-------------------------------------|-----------------------------------------------------------|------------------|-----|-----|-----|----|
| Sink Current Limit                  | V <sub>TTS</sub> = 110% * V <sub>RO</sub>                 |                  | 3.5 |     | 5.5 | А  |
| Soft-start Current Limit Timeout    |                                                           | T <sub>SS</sub>  |     | 200 |     | μs |
| Discharge MOSFET On-resist-<br>ance | $V_{RI}$ = 0 V, $V_{TT}$ = 0.3 V, EN = 0 V, $T_A$ = +25°C | R <sub>DIS</sub> |     | 18  | 25  | Ω  |

## V<sub>RI</sub> – Input Reference

| V <sub>RI</sub> Voltage Range      |                        | V <sub>RI</sub>      | 0.5 |     | 1.8 | V  |
|------------------------------------|------------------------|----------------------|-----|-----|-----|----|
| V <sub>RI</sub> Input-bias Current | EN = 3.3 V             | I <sub>RI</sub>      |     |     | +1  | μA |
| V <sub>RI</sub> UVLO Voltage       | V <sub>RI</sub> rising | V <sub>RI UVLO</sub> | 360 | 390 | 420 | mV |
|                                    | Hysteresis             | V <sub>RI HYS</sub>  |     | 20  |     |    |

## V<sub>RO</sub> – Output Reference

| V <sub>RO</sub> Voltage                |                                                                             |     | V <sub>RI</sub> |     | V  |
|----------------------------------------|-----------------------------------------------------------------------------|-----|-----------------|-----|----|
| $V_{RO}$ Voltage Tolerance to $V_{RI}$ | $I_{RO} = \pm 10 \text{ mA}, \ 0.6 \text{ V} \le V_{RI} \le 1.25 \text{ V}$ | -15 |                 | +15 | mV |
| V <sub>RO</sub> Source Current Limit   | V <sub>RO</sub> = 0 V                                                       | 10  | 40              |     | mA |
| V <sub>RO</sub> Sink Current Limit     | V <sub>RO</sub> = 0 V                                                       | 10  | 40              |     | mA |

## P<sub>GOOD</sub> – Powergood Comparator

| P <sub>GOOD</sub> Lower Threshold    | (with respect to V <sub>RO</sub> )                                  | -23.5<br>% | -20% | -17.5<br>% | V/V |
|--------------------------------------|---------------------------------------------------------------------|------------|------|------------|-----|
| P <sub>GOOD</sub> Upper Threshold    | (with respect to V <sub>RO</sub> )                                  | 17.5%      | 20%  | 23.5%      |     |
| P <sub>GOOD</sub> Hysteresis         |                                                                     |            | 5%   |            |     |
| P <sub>GOOD</sub> Start-up Delay     | Start–up rising edge, $V_{TTS}$ within 15% of $V_{RO}$              | 2          |      |            | ms  |
| P <sub>GOOD</sub> Leakage Current    | $V_{TTS} = V_{RI} (P_{GOOD} = True)$<br>$P_{GOOD} = V_{CC} + 0.2 V$ | 1          |      | μΑ         |     |
| P <sub>GOOD</sub> = False Delay      | $V_{TTS}$ is beyond $\pm 20\%~P_{GOOD}$ trip thresholds             | 10         |      | μs         |     |
| P <sub>GOOD</sub> Output Low Voltage | I <sub>GOOD</sub> = 4 mA                                            | 0.4        |      | V          |     |
| EN – Enable Logic                    |                                                                     |            |      |            |     |

| Logic Input Threshold | EN Logic high | V <sub>IH</sub> | 1.7 | V |
|-----------------------|---------------|-----------------|-----|---|
|                       | EN Logic low  | V <sub>IL</sub> | 0.3 |   |

## **ELECTRICAL CHARACTERISTICS**

 $-40^{\circ}C \le T_A \le 125^{\circ}C; V_{CC} = 3.3 \text{ V}; PV_{CC} = 1.8 \text{ V}; V_{RI} = V_{TTS} = 0.9 \text{ V}; EN = V_{CC}; C_{OUT} = 3 \times 10 \,\mu\text{F}$  (Ceramic); unless otherwise noted.

| Parameter                    | Conditions                   | Symbol             | Min | Тур | Max | Units |
|------------------------------|------------------------------|--------------------|-----|-----|-----|-------|
| Hysteresis Voltage           | EN pin                       | V <sub>ENHYS</sub> |     | 0.5 |     | V     |
| Logic Leakage Current        | EN pin, $T_A = +25^{\circ}C$ | I <sub>ILEAK</sub> | -1  |     | +1  | μA    |
| Thermal Shutdown             |                              |                    |     |     |     |       |
| Thermal Shutdown Temperature |                              | T <sub>SD</sub>    |     | 150 |     | °C    |
| Thermal Shutdown Hysteresis  |                              | Т <sub>SH</sub>    |     | 25  |     | °C    |

## General

The NCP51200 is a sink/source tracking termination regulator specifically designed for low input voltage and low external component count systems where space is a key application parameter. The NCP51200 integrates a high-performance, low-dropout (LDO) linear regulator that is capable of both sourcing and sinking current. The LDO regulator employs a fast feedback loop so that small ceramic capacitors can be used to support the fast load transient response. To achieve tight regulation with minimum effect of trace resistance, a remote sensing terminal, V<sub>TTS</sub>, should be connected to the positive terminal of the output capacitors as a separate trace from the high current path from  $V_{TT}$ .

### V<sub>RI</sub> - Generation of Internal Voltage Reference

The output voltage,  $V_{TT}$ , is regulated to  $V_{RO}$ . When  $V_{RI}$ is configured for standard DDR termination applications, V<sub>RI</sub> can be set by an external equivalent ratio voltage divider connected to the memory supply bus (V<sub>DDO</sub>). The NCP51200 supports V<sub>RI</sub> voltage from 0.5 V to 1.8 V, making it versatile and ideal for many types of low-power LDO applications.

# V<sub>RO</sub> - Reference Output

When it is configured for DDR termination applications, V<sub>RO</sub> generates the DDR V<sub>TT</sub> reference voltage for the memory application. It is capable of supporting both a sourcing and sinking load of 10 mA. V<sub>RO</sub> becomes active when V<sub>RI</sub> voltage rises to 420 mV\* and V<sub>CC</sub> is above the UVLO threshold. When  $V_{RO}$  is less than 360 mV, it is disabled and subsequently discharges to GND through an internal 10-k $\Omega$  MOSFET. V<sub>RO</sub> is independent of the EN pin state.

\*NOTE: Typical values are used with the application description text. Please refer to the Electrical Specifications Table for a more detailed list of MIN, MAX and TYPICAL values.

## Soft Start

The soft-start function of the V<sub>TT</sub> pin is achieved via a current clamp. The current clamp allows the output capacitors to be charged with low and constant current, providing a linear ramp-up of the output voltage. When

V<sub>TT</sub> is outside of the power good window, the current clamp level is one-half of the full over-current limit (OCL) level. When VTT rises or falls within the PGOOD window, the current clamp level switches to the full OCL level.

The soft-start function is completely symmetrical; it works not only from GND to the V<sub>RO</sub> voltage but also from  $PV_{CC}$  to the  $V_{RO}$  voltage.

## **EN - Enable Control**

When EN is driven high, the NCP51200 V<sub>TT</sub> regulator begins normal operation. When EN is driven low, V<sub>TT</sub> is discharges to GND through an internal  $18-\Omega$  MOSFET. V<sub>REF</sub> remains on when EN is driven low.

#### P<sub>GOOD</sub> - PowerGood

The NCP51200 provides an open-drain PGOOD output that goes high when the  $V_{TT}$  output is within  $\pm 20\%$  of  $V_{RO}$ . PGOOD de-asserts within 10 µs after the output exceeds the limits of the PowerGood window. During initial V<sub>TT</sub> startup, PGOOD asserts high 2 ms after the VTT enters power good window. Because P<sub>GOOD</sub> is an open-drain output, a 100 k $\Omega$ , pull-up resistor between P<sub>GOOD</sub> and a stable active supply voltage rail is required.

The LDO has a constant over-current limit (OCL). Note that the OCL level reduces by one-half when the output voltage is not within the power good window. This reduction is non-latch protection. For V<sub>CC</sub> under-voltage lockout (UVLO) protection, the NCP51200 monitors V<sub>CC</sub> voltage. When the V<sub>CC</sub> voltage is lower than the UVLO threshold voltage, both the V<sub>TT</sub> and V<sub>RO</sub> regulators are powered off. This shutdown is also non-latch protection.

## **Thermal Shutdown with Hysteresis**

If the NCP51200 is to operate in elevated temperatures for long durations, care should be taken to ensure that the maximum operating junction temperature is not exceeded. To guarantee safe operation, the NCP51200 provides on Echip thermal shutdown protection. When the chip junction temperature exceeds 150°C, the part will shutdown. When the junction temperature falls back to 125°C, the device resumes normal operation. If the junction temperature exceeds the thermal shutdown threshold then the  $V_{TT}$  and  $V_{RO}$  regulators are both shut off, discharged by the internal discharge MOSFETs. The shutdown is a non-latch protection.

## **Tracking Startup and Shutdown**

The NCP51200 also supports tracking startup and shutdown when EN is tied directly to the system bus and not used to turn on or turn off the device. During tracking startup,  $V_{TT}$  follows  $V_{RO}$  once  $V_{RI}$  voltage is greater than 420 mV.  $V_{RI}$  follows the rise of  $V_{DDQ}$  memory supply rail via a voltage divider. The typical soft-start time for the  $V_{DDQ}$  memory supply rail is approximately 3 ms, however it may vary depending on the system configuration. The SS

time of the V<sub>TT</sub> output no longer depends on the OCL setting, but it is a function of the SS time of the V<sub>DDQ</sub> memory supply rail. P<sub>GOOD</sub> is asserted 2 ms after V<sub>TT</sub> is within  $\pm 20\%$  of V<sub>RO</sub>. During tracking shutdown, V<sub>TT</sub> falls following V<sub>RO</sub> until V<sub>RO</sub> reaches 360 mV. Once V<sub>RO</sub> falls below 360 mV, the internal discharge MOSFETs are turned on and quickly discharge both V<sub>RO</sub> and V<sub>TT</sub> to GND. P<sub>GOOD</sub> is de-asserted once V<sub>TT</sub> is beyond the  $\pm 20\%$  range of V<sub>RO</sub>.

# PACKAGE DIMENSIONS

#### DFN10, 3x3, 0.5P CASE 485C **ISSUE C**



- FOR END OF TERMINAL LEAD AT EDGE OF
- FOR DEVICE OPN CONTAINING W OPTION, DETAIL B ALTERNATE CONSTRUCTION IS NOT APPLICABLE.



DIMENSIONS: MILLIMETERS

\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

**ON Semiconductor** and where registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death mas occiated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employeer. This literature is subject to all applicable copyright laws and

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050

For additional information, please contact your local Sales Representative