# ST6294 ST62E94/T94 **DATASHEET** # USE IN LIFE SUPPORT DEVICES OR SYSTEMS MUST BE EXPRESSLY AUTHORIZED. SGS-THOMSON PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF SGS-THOMSON Microelectronics. As used herein: - 1. Life support devices or systems are those which (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided with the product, can be reasonably expected to result in significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can reasonably be expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. # ST629x Datasheet INDEX | | Pages | |----------------------------|-------| | ST6294 | 1 | | GENERAL DESCRIPTION | 3 | | PIN DESCRIPTION | 3 | | ST6294 DESCRIPTION | 4 | | ELECTRICAL CHARACTERISTICS | 5 | | PACKAGE MECHANICAL DATA | 12 | | ORDERING INFORMATION | 13 | | ST62E94, T94 | 15 | | GENERAL DESCRIPTION | 17 | | PIN DESCRIPTION | 17 | | EPROM/OTP DESCRIPTION | 18 | | ELECTRICAL CHARACTERISTICS | 19 | | PACKAGE MECHANICAL DATA | 26 | | ORDERING INFORMATION | 26 | # ST6294 # 8-BIT HCMOS MCU WITH A/D CONVERTER, EEPROM & AUTO-RELOAD TIMER PRELIMINARY DATA - 3 to 6.0V Supply Operating Range - 8 MHz Maximum Clock Frequency - -25 to +85°C Operating Temperature Range - Run, Wait & Stop Modes - 5 different interrupt vectors - Look-up table capability in ROM - User ROM: 3868 bytes - Data ROM: User selectable size (in program ROM) ■ Data RAM: 128 bytes■ EEPROM: 128 bytes - PDIP28, PSO28 packages - 21 fully software programmable I/O as: - Input with pull-up resistor - Input without pull-up resistor - Input with interrupt generation - Open-drain or push-pull outputs - Analog Inputs - 8 I/O lines can sink up to 20mA for direct LED or TRIAC driving - 8 bit counter with a 7-bit programmable prescaler (Timer1) - 8 bit auto-reload timer with 7-bit programmable prescaler (AR Timer) - Digital Watchdog - 8 bit A/D Converter with up to 13 analog inputs - 8 bit Synchronous Peripheral Interface (SPI) - On-chip clock oscillator (Quartz Crystal or Ceramic) - Power-on Reset - Clock output - 9 powerful addressing modes - The development tool of the ST6294 microcontrollers consists of the ST626x-EMU emulation and development system connected via a standard RS232 serial line to an MS-DOS Personal Computer October 1993 Figure 1. ST6294 Pin Configuration Figure 2. ST6294 Block Diagram ### **GENERAL DESCRIPTION** The ST6294 microcontroller is member of the 8-bit HCMOS ST62xx family, a series of devices oriented to low-medium complexity applications. All ST62xx members are based on a building block approach: a common core is surrounded by a combination of onchip peripherals (macrocells). The macrocells of the ST6294 are: the Timer peripheral that includes an 8-bit counter with a 7-bit software programmable prescaler (Timer1), the 8bit Auto-reload Timer with 7 bit programmable prescaler (AR Timer), the 8-bit A/D Converter with up to 13 analog inputs (A/D inputs are alternate functions of I/O pins), the Digital Watchdog (DWD) and an 8-bit Serial synchronous Peripheral Interface (SPI). In addition, these devices offer 128 bytes of EEPROM for non volatile data storage. The ST6294 is a version of the ST6265 specifically tailored to be used in telephone set applications. The only difference is that a CKOUT pin is provided instead of the NMI pin. For this reason this datasheet only contains information relating to the differences to the ST6265, and thus should be read in conjunction with the ST6265 datasheet. The ST62E94 EPROM version is available for prototypes ### PIN DESCRIPTION available. **V<sub>DD</sub> and V<sub>SS</sub>.** Power is supplied to the MCU using these two pins. V<sub>DD</sub> is power and V<sub>SS</sub> is the ground connection. and low-volume production; also OTP version is OSCin and OSCout. These pins are internally connected with the on-chip oscillator circuit. A quartz crystal, a ceramic resonator or an external clock signal can be connected between these two pins in order to allow the correct operation of the MCU with various stability/cost trade-offs. The frequency at OSCin and OSCout is internally divided by 1, 2 or 4 by a software controlled divider. The OSCin pin is the input pin, the OSCout pin is the output pin. **RESET**. The active low RESET pin is used to restart the microcontroller to the beginning of its program. **TEST.** The TEST must be held at V<sub>SS</sub> for normal operation (an internal pull-down resistor selects normal operating mode if TEST pin is not connected). **CKOUT.** This clock pin outputs the oscillator frequency divided by 2 (fosc/2). This function can be disabled by software to reduce power consumption **PC1/TIM1/Ain.** This pin can be used as a Port C I/O bit, as Timer 1 I/O pin or as analog input for the on-chip A/D converter. If programmed to be the Timer 1 pin, in input mode it is connected to the prescaler and acts as external timer clock or as control gate for the internal timer clock. In the output mode the timer pin outputs the data bit when a time out occurs. To use this pin as Timer 1 output a dedicated bit in the TIMER 1 Status/Control Register must be set. To use this pin as input pin the I/O pin has to be programmed as input. The analog mode should be programmed to use the line as an analog input. PB6/ARTIMin, PB7/ARTIMout. These pins are either Port B I/O bits or the Input and Output pins of the Auto-reload Timer. To be used as timer input function PB6 has to be programmed as input with or without pull-up. A dedicated bit in the AR TIMER Mode Control Register sets PB7 as timer output function. **PA0-PA7.** These 8 lines are organized as one I/O port (A). Each line may be configured under software control as input with or without internal pull-up resistor, interrupt generating input with pull-up resistor, analog input, open-drain or push-pull output. PB0-PB3, PB4, PB5. These 6 lines are organized as one I/O port (B). Each line may be configured under software control as input with or without internal pull-up resistor, interrupt generating input with pull-up resistor, open-drain or push-pull output. In output mode these lines can also sink 20mA for direct LED and TRIAC driving. The reset configuration of PB0-PB3 can be selected by mask option (pull-up or high impedance). **PC0-PC4.** These 5 lines are organized as one I/O port (C). Each line may be configured under software control as input with or without internal pull-up resistor, interrupt generating input with pull-up resistor, analog input for the A/D converter, opendrain or push-pull output. PC2-PC4 can also be used as respectively Data in, Data out and Clock I/O pins for the on-chip SPI to carry the synchronous serial I/O signals. ### ST6294 DESCRIPTION The ST6294 is a version of the ST6265 standard device dedicated to telephone set application. From a user point of view (with the following exceptions) the ST6294 product has exactly the same software and hardware features as the ST6265. #### NM There is no external NMI pin in the ST6294. Although the ST6294 uses the standard ST62 core, which includes the NMI function. The user program therefore cannot place the ST62 in NMI mode. However, NMI mode is the default mode at power on or after a system reset generated by the watchdog or through the RESET pin. In these cases, the user software must perform a RETI instruction to exit from NMI mode to enable further interrupts from other sources prior to any other instruction. The ST6265 data sheet must therefore be read in this respect. ### **CKOUT PIN** The CKOUT pin is a dedicated output pin which enables a stabilized clock output to drive external circuits without any additional components. The clock output can be disabled by software to reduce power cosumption. The output frequency is the oscillator frequency (before the Oscillator Divider) divided by 2 (fosc/ 2). The CKOUT pin is enabled through bit CKOUTEN of the Oscillator Control Register, at address DCh. The CKOUT pin provides high drive current capability. ### Note: When enabled through the CKOUTEN bit, the clock output increases the device overall power consumption by around 200 $\mu$ A. It should therefore be disabled when the lowest power consumption is required. # **Oscillator Control Register** Figure 3. Oscillator Control Register D7-D4. These bits are not used. **CKOUTEN.** This bit, when cleared to zero, enables the output of the oscillator frequency divided by 2 at pin CKOUT. When it is set to one, pin CKOUT is held high. CKOUTEN is cleared on reset. D2. Reserved. Must be kept low. **RS1-RS0.** These bits select the division ratio of the Oscillator Divider in order to generate the internal frequency. The following selections are available: | RS1 | RS0 | Division Ratio | |-----|-----|----------------| | 0 | 0 | 1 | | 0 | 1 | 2 | | 1 | 0 | 4 | | 1 | 1 | 4 | # **ELECTRICAL CHARACTERISTICS** ### **Absolute Maximum Ratings** This product contains devices to protect the inputs against damage due to high static voltages, however it is advised to take normal precaution to avoid application of any voltage higher than maximum rated voltages. For proper operation it is recommended that V<sub>I</sub> and V<sub>O</sub> must be higher than V<sub>SS</sub> and smaller V<sub>DD</sub>. Reliability is enhanced if unused inputs are connected to an appropriated logic voltage level (V<sub>DD</sub> or V<sub>SS</sub>). **Power Considerations.** The average chip-junction temperature, Tj, in Celsius can be obtained from: $T_i = T_A + PD \times RthJA$ Where $:T_A =$ Ambient Temperature. RthJA = Package thermal resistance (junction-to ambient). PD = Pint + Pport. Pint = $I_{DD} \times V_{DD}$ (chip internal power). Pport = Port power dissipation (determinated by the user). | Symbol | Parameter Value | Unit | | |-------------------|-------------------------------------------------------------------|-------------------------------------------------|----| | $V_{DD}$ | Supply Voltage | -0.3 to 7.0 | ٧ | | Vı | Input Voltage | $V_{SS}$ - 0.3 to $V_{DD}$ + 0.3 <sup>(1)</sup> | V | | Vo | Output Voltage | $V_{SS}$ - 0.3 to $V_{DD}$ + 0.3 <sup>(1)</sup> | V | | lo | Current Drain per Pin Excluding V <sub>DD</sub> , V <sub>SS</sub> | 10 | mA | | I <sub>INJ+</sub> | Pin Injection current (positive), All I/O, V <sub>DD</sub> = 4.5V | +5 | mA | | I <sub>INJ-</sub> | Pin Injection current (negative), All I/O, V <sub>DD</sub> = 4.5V | -5 | mA | | $IV_{DD}$ | Total Current into V <sub>DD</sub> (source) | 50 | mA | | IV <sub>SS</sub> | Total Current out of V <sub>SS</sub> (sink) | 50 | mA | | Tj | Junction Temperature | 150 | °C | | T <sub>STG</sub> | Storage Temperature | -60 to 150 | °C | ### Notes : ### THERMAL CHARACTERISTIC | Symbol | Parameter | r Test Conditions | | Value | | Unit | |--------|--------------------|--------------------------|------|-------|------|------| | Symbol | | rational rest deliations | Min. | Тур. | Max. | Onit | | RthJA | Thermal Resistance | PDIP28 | | 55 | | °C/W | | T WIDA | marmarmarma | PSO28 | | 75 | | ] | <sup>-</sup> Stresses above those listed as "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. <sup>- (1)</sup> Within these limits, clamping diodes are guarantee to be not conductive. Voltages outside these limits are authorised as long as injection current is kept within the specification. ### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Test Conditions | | Unit | | | |--------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------|--------|------|------------|------------| | Symbol | Farameter | rest conditions | Min. | Тур. | Max. | | | T <sub>A</sub> | Operating Temperature | 8 Suffix Version | -25 | | 85 | °C | | Van | V <sub>DD</sub> Operating Supply Voltage | f <sub>OSC</sub> = 4MHz<br>f <sub>INT</sub> = 4MHz | 3.0 | | 6.0 | ٧ | | טט <b>ע</b> | | f <sub>OSC</sub> = 8MHz<br>f <sub>INT</sub> = 8MHz | 4.5 | | 6.0 | V | | f <sub>INT</sub> | Internal Frequency (3) | $V_{DD} = 3V$ $V_{DD} = 4.5V$ | 0<br>0 | | 4.0<br>8.0 | MHz<br>MHz | | I <sub>INJ+</sub> | Pin Injection Current (positive)<br>Digital Input <sup>(1)</sup><br>Analog Inputs <sup>(2)</sup> | V <sub>DD</sub> = 4.5 to 5.5V | | | +5 | mA | | I <sub>INJ</sub> . | Pin Injection Current (negative)<br>Digital Input <sup>(1)</sup><br>Analog Inputs | V <sub>DD</sub> = 4.5 to 5.5V | | | -5 | mA | ### Notes: - 1. A current of ± 5mA can be forced on each pin of the digital section without affecting the functional behaviour of the device. For a positive current injected into one pin, a part of this current (~ 10%) can be expected to flow from the neighbouring pins. - If a total current of +1 mA is flowing into the single analog channel or if the total current flowing into all the analog inputs is of 1mA, all the resulting conversions are shifted by +1 LSB. If a total positive current is flowing into the single analog channel or if the total current flowing into all the analog inputs is of 5mA, all the resulting conversions are shifted by +2 LSB. - 3. An oscillator frequency above 1MHz is recommended for reliable A/D results. The shaded area is outside the ST6294 operating range, device functionality is not guaranteed. ## DC ELECTRICAL CHARACTERISTICS $(T_A = -25 \text{ to } +85^{\circ}\text{C unless otherwise specified})$ | Councile of | Barramatar | Took Conditions | | Value | | limit | |------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|--------------------------|-------| | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | | VIL | Input Low Level Voltage<br>All inputs | | | | V <sub>DD</sub> x 0.3 | ٧ | | V <sub>IH</sub> | Input High Level<br>Voltage<br>All inputs | | V <sub>DD</sub> x 0.7 | | ٧ | | | V <sub>OL</sub> | Low Level Output<br>Voltage | $V_{DD}$ =5 $V$ $I_{OL}$ = 10 $\mu$ A, All I/O pins CKOUT $I_{OL}$ = 5mA, Standard I/O CKOUT $I_{OL}$ = 10mA, Port B $I_{OL}$ = 20mA, Port B | | | 0.1<br>0.8<br>0.8<br>1.3 | ٧ | | V <sub>OH</sub> | High Level Output<br>Voltage | V <sub>DD</sub> =5V<br>I <sub>OH</sub> = -10μA<br>I <sub>OH</sub> = -5.0mA<br>I <sub>OH</sub> = -1.5mA, V <sub>DD</sub> =3V | 4.9<br>3.5<br>2.0 | | | ٧ | | I <sub>PU</sub> | Input Pull-up Current<br>Input Mode with Pull-up<br>Port A, B, C, | V <sub>IN</sub> = V <sub>SS</sub> , V <sub>DD</sub> =3.0-6V | | | 100 | μΑ | | I <sub>IL</sub><br>I <sub>IH</sub> | Input Leakage Current (1) | $V_{IN} = V_{SS}$<br>$V_{IN} = V_{DD}$ | | | 1.0 | μΑ | | | Supply Current in<br>RESET Mode | V <sub>RESET</sub> =V <sub>SS</sub> ,f <sub>OSC</sub> =4MHz<br>V <sub>DD</sub> <3.8V<br>V <sub>DD</sub> <6.0V | | | 0.70<br>1.25 | mA | | | | V <sub>DD</sub> =6.0V, f <sub>INT</sub> =8MHz<br>All peripherals on <sup>(1)</sup> | | | 6.6 | mA | | | Supply Current in RUN Mode <sup>(2)</sup> | V <sub>DD</sub> =3.8V, f <sub>INT</sub> =4MHz<br>All peripherals on <sup>(1)</sup> | | | 1.5 | mA | | I <sub>DD</sub> | HUN Mode (-/ | V <sub>DD</sub> =3.8V, f <sub>INT</sub> =1MHz<br>f <sub>OSC</sub> =4MHz<br>Peripherals disabled <sup>(2)</sup> | | | 0.65 | mA | | | Supply Current in<br>WAIT Mode <sup>(3)</sup> | V <sub>DD</sub> =6.0V, f <sub>INT</sub> =8MHz<br>Peripherals disabled <sup>(3)</sup><br>V <sub>DD</sub> =3.8V, f <sub>INT</sub> =4MHz<br>Peripherals disabled <sup>(3)</sup> | | | 1.30<br>0.35 | mA | | | Supply Current in STOP Mode | V <sub>DD</sub> =6.0V | | | 20 | μΑ | ### Notes: A/D Converter running, EEPROM enabled; Timer 1 and AR Timer running; CKOUTpin enabled. When the EEPROM is in write cycle, an additional 300µA must be added to IDDmax A/D Converter in Stand-by; EEPROM in Stand-by; CKOUT pin disabled A/D Converter in Stand-by; EEPROM in Stand-by; CKOUT pin disabled; Timer 1 and AR Timer stopped Hysteresis voltage between switching levels # **AC ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = -25to +85°C unless otherwise specified) | Symbol | Parameter | Test Conditions | Value | Value | | Unit | |------------------|-------------------------------------------------------------|----------------------------------------------|---------|-------|--------|--------| | | raiailletei | , , , , , , , , , , , , , , , , , , , , | Min. | Тур. | Max. | | | fosc | Oscillator Frequency | $V_{DD} = 3.0V$ $V_{DD} = 4.5V$ | | | 4<br>8 | MHz | | t <sub>OHL</sub> | High to Low Transition Time | Port A, B, C, CKOUT<br>C <sub>L</sub> =100pF | | 40 | | ns | | tolh | Low to High Transition Time | Port A, B, C, CKOUT<br>C <sub>L</sub> =100pF | | 40 | | | | t <sub>S∪</sub> | Oscillator Start-up Time | $C_{L1} = C_{L2} = 22pF$<br>$V_{DD}=5V$ | | 5 | 10 | ms | | trec | Supply Recovery Time (1) | | 100 | | | | | T <sub>WR</sub> | Minimum Pulse Width ( $V_{DD} = 5V$ )<br>RESET pin, NMI pin | | 100 | | ns | 5 | | T <sub>WEE</sub> | EEPROM Write Time | T <sub>A</sub> = 25°C One Byte | | 5 | 10 | ms | | Endurance | EEPROM WRITE/ERASE Cycle | Q <sub>A</sub> L <sub>OT</sub> Acceptance | 300.000 | | | cycles | | Retention | EEPROM Data Retention | T <sub>A</sub> = 25°C | 10 | | ye | ars | | C <sub>IN</sub> | Input Capacitance | All Inputs Pins | | | 10 | pF | | C <sub>OUT</sub> | Output Capacitance | All Outputs Pins | | | 10 | pF | ### Note: <sup>1.</sup> Period for which VDD has to be connected at 0V to allow internal Reset function at next power-up. # I/O PORT CHARACTERISTICS $(T_A = -25 \text{ to } +85^{\circ}\text{C unless otherwise specified})$ | Symbol | Parameter Test Conditions | | | Value | | Unit | |------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------|--------------------------|-------| | Symbol | Faranietei | rest Conditions | Min. | Тур. | Max. | Offic | | V <sub>IL</sub> | Input Low Level Voltage | I/O Pins | | | 0.3x V <sub>DD</sub> | V | | V <sub>IH</sub> | Input High Level Voltage | I/O Pins | $0.7x V_{DD}$ | | | ٧ | | VoL | Low Level Output Voltage | V <sub>DD</sub> = 5.0V<br>I <sub>OL</sub> = 10μA , All I/O Pins, CKOUT<br>I <sub>OL</sub> = 5mA , Standard I/O, CKOUT<br>I <sub>OL</sub> = 10mA , Port B<br>I <sub>OL</sub> = 20mA , Port B | | | 0.1<br>0.8<br>0.8<br>1.3 | V | | V <sub>OH</sub> | High Level Output Voltage | $\begin{split} I_{OH} &= -10 \mu A \\ I_{OH} &= -5 m A, V_{DD} = 5.0 V \\ I_{OH} &= -1.5 m A, V_{DD} = 3.0 V \end{split}$ | V <sub>DD</sub> -0.1<br>3.5<br>2.0 | | | ٧ | | I <sub>IL</sub><br>IIH | Input Leakage Current I/O Pins (pull-up resistor off) | $ \begin{aligned} &\text{Vin=} \ \text{V}_{\text{DD}} \ \text{or} \ \text{V}_{\text{SS}} \\ &\text{V}_{\text{DD}} = 3.0 \text{V} \\ &\text{V}_{\text{DD}} = 5.5 \text{V} \end{aligned} $ | | 0.1<br>0.1 | 1.0<br>1.0 | μΑ | # **SPI CHARACTERISTICS** $(T_A = -25 \text{ to } +85^{\circ}\text{C unless otherwise specified})$ | Symbol | Parameter | Test Conditions - | | Unit | | | |-----------------|--------------------------------------|-------------------|------|--------|------|-------| | | rai ai lietei | | Min. | Тур. | Max. | Silit | | f <sub>CL</sub> | Clock Frequency at SCK | | | | 500 | kHz | | tsv | Data Set up time on Sin | | | TBD | | | | t <sub>H</sub> | Data hold time on Sin | | | TBD | | | | t⊤s | Delay Transmission started on<br>Sin | 8MHz | 0 | Note 1 | | μs | Note 1. Minimum time: 0μs Maximum time: 1 instruction cycle # **TIMER1 CHARACTERISTICS** $(T_A = -25 \text{ to } +85^{\circ}\text{C unless otherwise specified})$ | Symbol | Parameter | Test Conditions – | | Unit | | | |------------------|-----------------------------|-----------------------------------|------------------------|------|-----------------------|----------| | | | | Min. | Тур. | Max. | | | t <sub>RES</sub> | Resolution | | 12<br>f <sub>INT</sub> | | | s | | f <sub>IN</sub> | Input Frequency on TIM1 Pin | | | | f <sub>INT</sub><br>8 | MHz | | t <sub>W</sub> | Pulse Width at TIM1 Pin | $V_{DD} = 3.0V$ $V_{DD} \ge 4.5V$ | 1<br>125 | | | μs<br>ns | # **AR TIMER CHARACTERISTICS** $(T_A = -25 \text{ to } +85^{\circ}\text{C unless otherwise specified})$ | Symbol | Symbol Parameter Test Conditions | Toet Conditions | | Unit | | | |-------------------|-----------------------------------|-----------------------------------|---------------------|------|----------------------------|------------| | Symbol | | Min. | Тур. | Max. | Offic | | | t <sub>RES</sub> | Resolution | | $\frac{1}{f_{INT}}$ | | | s | | f <sub>ARin</sub> | Input Frequency on<br>ARTIMin pin | STOP Mode RUN and WAIT Modes | | | 2<br>f <sub>INT</sub><br>4 | MHz<br>MHz | | tw | Pulse Width at<br>ARTIMin Pin | $V_{DD} = 3.0V$ $V_{DD} \ge 4.5V$ | 125<br>125 | | | ns<br>ns | # A/D CONVERTER CHARACTERISTICS (T<sub>A</sub>= -25 to +85°C unless otherwise specified) | Symbol | Parameter | Test Conditions | | Value | | Unit | |---------------------------------|-------------------------------------------|----------------------------------------------------------------|-----------------|-------|----------|-------| | Symbol | rai ailletei | rest Conditions | Min. | Тур. | Max. | Offic | | Res | Resolution | | | 8 | | Bit | | Атот | Total Accuracy (1) (2) | f <sub>OSC</sub> > 1.2MHz<br>f <sub>OSC</sub> > 32kHz | | | ±2<br>±4 | LSB | | tc | Conversion Time | f <sub>OSC</sub> = 8MHz | | 70 | | μs | | V <sub>AN</sub> | Conversion Range | | V <sub>SS</sub> | | $V_{DD}$ | ٧ | | ZIR | Zero Input Reading | Conversion result when V <sub>IN</sub> = V <sub>SS</sub> | 00 | | Hex | | | FSR | Full Scale Reading | Conversion result when $V_{IN} = V_{DD}$ | | | FF | Hex | | ADı | Analog Input Current During<br>Conversion | V <sub>DD</sub> = 4.5V | | | 1.0 | μΑ | | AC <sub>IN</sub> <sup>(3)</sup> | Analog Input Capacitance | | | 2 | 5 | pF | | ASI | Analog Source Impedance | Analog Channel<br>switched just before<br>conversion start (4) | | | 30 | kΩ | ### Notes: - Noise at VDD, VSS <10mV</li> With oscillator frequencies less than 1MHz, the A/D Converter accuracy is decreæed. Excluding Pad Capacitance. ASI can be increased as long as the load of the A/D Converter input capacitor is ensured before conversion start. ### PACKAGE MECHANICAL DATA Figure 4. 28-Pin Dual in Line Plastic (B), 600-Mil Width Figure 5. 28-Lead Small Outline Plastic (M), 300-Mil Width ### ORDERING INFORMATION The following chapter deals with the procedure for transfer customer codes to SGS-THOMSON. Communication of the customer code. Customer code is made up of the ROM contents and the list of the selected mask options. The ROM contents are to be sent on one diskette with the hexadecimal file generated by the development tool. All unused bytes must be set to FFh. The selected mask options are communicated to SGS-THOMSON using the correctly filled OPTION LIST appended. Listing Generation & Verification. When SGS-THOMSON receives the diskette, a computer listing is generated from it. This listing refers exactly to the mask that will be used to produce the microcontroller. Then the listing is returned to the customer that must thoroughly check, complete, sign and return it to SGS-THOMSON. The signed listing constitutes a part of the contractual agreement for the creation of the customer mask. SGS-THOMSON sales organization will provide detailed information on contractual points. **Table 1. ROM Memory Map** ST6294 (4K ROM Devices) | Device Address | Description | |----------------|----------------------| | 0000h-007Fh | Reserved (1) | | 0080h-0F9Fh | User ROM | | 0FA0h-0FEFh | Reserved (1) | | 0FF0h-0FF7h | Interrupt Vectors | | 0FF8h-0FFBh | Reserved (1) | | 0FFCh-0FFDh | NMI Interrupt Vector | | 0FFEh-0FFFh | Reset Vector | | | | Note 1. Reserved Areas should be filled with FFh ### **ORDERING INFORMATION TABLE** | Sales Type | ROM x8 | I/O | Temperature Range | Package | |--------------|----------|-----|-------------------|---------| | ST6294B8/XXX | 4K Bytes | 21 | -25 to + 85°C | PDIP28 | | ST6294M8/XXX | 4K Bytes | 21 | -25 to +85°C | PSO28 | Note: /XXX is a 2-3 alphanumeric character code added to the generic sales type on receipt of a ROM code and valid options. | | ST6 | 294 MICROCO | NTROLLER OPTION LIST | |------------------------------------|--------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------| | Customer | | | | | Address | | | | | | | | | | Contact | | | | | Phone No | | | | | Reference | | | ••••• | | SGS-THOMS<br>Device:<br>[ ] ST6294 | ON Microelectror | nics references | | | Package: | [ ] Dual in Line | Plastic | [ ] Small Outline Plastic In this case, select conditioning [ ] Standard (Stick) [ ] Tape & Reel | | Temperature | Range: | []-25℃ to +8 | 35°C | | Special Marki | ng: | [ ] No<br>[ ] Yes " | n | | | | Authorized cha | aracters are letters, digits, '.', '-', '/' and spaces only. racter count is 10 char. for DIP packages 'SO packages. | | PB0/PB1 Stat | us during reset | | | | | [ ] Input with p | ull-up | [ ] High impedance | | PB2/PB3 Stat | us during reset | | | | | [ ] Input with p | oull-up | [ ] High impedance | | Watchdog Se | lection:<br>[ ] Hardware <i>l</i><br>(no STOP mo | Activation<br>ode) | [ ] Software Activation<br>(STOP mode available) | | Notes | | | | | Signature | | | | | Date | | | | | | | | | | | | | | # ST62E94, T94 # 8-BIT EPROM HCMOS MCUs WITH A/D CONVERTER, EEPROM & AUTORELOAD TIMER **PRELIMINARY DATA** - 3.0 to 6.0V Supply Operating Range - 8 MHz Maximum Clock Frequency - -25 to +85°C Operating Temperature Range - Run, Wait & Stop Modes - 5 different interrupt vectors - Look-up table capability in ROM - User EPROM: 3868 bytesData ROM: User selectable size (in program EPROM) Data RAM: 128 bytes EEPROM: 128 bytes - PDIP28, PSO28 (ST62T94) packages - CDIP28W (ST62E94) packages - 21 fully software programmable I/O as: - Input with pull-up resistor - Input without Pull-up resistor - Input with interrupt generation - Open-drain or push-pull outputs - Analog Inputs - 8 I/O lines can sink up to 20mA for direct LED or TRIAC driving - 8 bit counter with a 7-bit programmable prescaler (Timer1) - 8 bit Autoreload timer with 7-bit programmable prescaler (AR Timer) - Digital Watchdog - 8 bit A/D Converter with up to analog inputs - 8 bit Synchronous Peripheral Interface (SPI) - On-chip clock oscillator (Quartz or Ceramic) - Power-on Reset - Clock output - 9 powerful addressing modes ### **EPROM PACKAGES** The ST62E94 is the EPROM version; ST62T94 is the OTP version; both are fully compatible with ST6294 ROM version. October 1993 15/26 Figure 6. ST62E94/T94 Pin Configuration Figure 7. ST62E94 Block Diagram ### **GENERAL DESCRIPTION** The ST62E94,T94 microcontrollers are members of the 8-bit HCMOS ST62xx family, a series of devices oriented to low-medium complexity applications. They are the EPROM and OTP versions of the ST6294 device. EPROM are suited for development. OTPs are suited for prototyping, preseries, low to mid volume series and inventory optimization for customer having several applications using the same MCU. All ST62xx members are based on a building block approach: a common core is surrounded by a combination of on-chip peripherals (macrocells). The macrocells of the ST62E94, T94 are: the timer peripheral that includes an 8-bit counter with a 7-bit software programmable prescaler (Timer1), the 8-bit Auto-reload Timer with 7 bit programmable prescaler (AR Timer), the 8-bit A/D Converter with up to 13 analog inputs (A/D inputs are alternate functions of I/O pins), the Digital Watchdog (DWD) and an 8-bit Serial synchronous Peripheral Interface (SPI). In addition, these devices offer 128 bytes of EEPROM for non volatile data storage. The ST62E94, T94 are a version of the ST62E65, T65 specifically tailored to be used in telephone set applications. The only difference is that a CKOUT pin is provided instead of the NMI input pin. ## **PIN DESCRIPTION** **V<sub>DD</sub> and V<sub>SS</sub>.** Power is supplied to the MCU using these two pins. V<sub>DD</sub> is power and V<sub>SS</sub> is the ground connection. OSCin and OSCout. These pins are internally connected with the on-chip oscillator circuit. A quartz crystal, a ceramic resonator or an external clock signal can be connected between these two pins in order to allow the correct operation of the MCU with various stability/cost trade-offs. The frequency at OSCin and OSCout is internally divided by 1, 2 or 4 by a software controlled divider. The OSCin pin is the input pin, the OSCout pin is the output pin. **RESET**. The active low RESET pin is used to restart the microcontroller to the beginning of its program. **TEST.** The TEST must be held at VSS for normal operation (an internal pull-down resistor selects normal operating mode if TEST pin is not connected). **CKOUT.** This clock pin outputs the oscillator frequency divided by 2 (fosc/2). This function can be disabled by software to reduce power consumption. **PC1/TIM1/Ain.** This pin can be used as a Port C I/O bit, as Timer 1 I/O pin or as analog input for the on-chip A/D converter. If programmed to be the Timer 1 pin, in input mode it is connected to the prescaler and acts as external timer clock or as control gate for the internal timer clock. In the output mode the timer pin outputs the data bit when a time out occurs. To use this pin as Timer 1 output a dedicated bit in the TIMER 1 Status/Control Register must be set. To use this pin as input pin the I/O pin has to be programmed as input. The analog mode should be programmed to use the line as an analog input. PB6/ARTIMin, PB7/ARTIMout. These pins are either Port B I/O bits or the Input and Output pins of the Auto-reload Timer. To be used as timer input function PB6 has to be programmed as input with or without pull-up. A dedicated bit in the AR TIMER Mode Control Register sets PB7 as timer output function. **PA0-PA7.** These 8 lines are organized as one I/O port (A). Each line may be configured under software control as input with or without internal pull-up resistor, interrupt generating input with pull-up resistor, analog input, open-drain or push-pull output. **PB0-PB3**, **PB4**, **PB5**. These 6 lines are organized as one I/O port (B). Each line may be configured under software control as input with or without internal pull-up resistor, interrupt generating input with pull-up resistor, open-drain or push-pull output. In output mode these lines can also sink 20mA for direct LED and TRIAC driving. **PC0-PC4.** These 5 lines are organized as one I/O port (C). Each line may be configured under software control as input with or without internal pull-up resistor, interrupt generating input with pull-up resistor, analog input for the A/D converter, opendrain or push-pull output. PC2-PC4 can also be used as respectively Data in, Data out and Clock I/O pins for the on-chip SPI to carry the synchronous serial I/O signals. THE READER IS ASKED TO REFER TO THE DATASHEET OF THE ST6294 DEVICE FOR FURTHER DETAILS. ### **EPROM/OTP DESCRIPTION** The ST62E94 is the EPROM version of the ST6294 product. It is intended for use during the development of an application and for pre-production and small volume production. ST62T94 OTP has the same characteristics. It includes EPROM memory instead of the ROM memory and so the program can be easily modified by the user with the ST62E6x EPROM programming tools from SGS-THOMSON. From a user point of view (with the following exceptions) the ST62E94, T94 products have exactly the same software and hardware features as the ROM version. An additional mode is used to configure the part for programming of the EPROM, this is set by a +12.5V voltage applied to the TEST/VPP pin. The programming of the ST62E94, T94 is described in the User Manual of the EPROM Programming Board. Note also the Low Voltage option of ROM devices can not be emulated on EPROM or OTP devices ### **ROM Option Emulation** The ROM mask options that can be selected by the user in the ROM devices can be selected on the EPROM/OTP devices by an EPROM CODE byte that can be programmed with the ST62E6x EPROM programming tools available from SGS-THOMSON. This EPROM CODE byte is automatically read, and the selected options enabled, when the chip reset is activated. The Option byte is written during programming either by using the PC menu (PC driven Mode) or automatically (stand-alone mode). ### **EPROM Programming Mode** An additional mode is used to configure the part for programming of the EPROM, this is set by a 12.5V voltage applied to the TEST/VPP pin. The programming of the ST62E94, T94 is described in the User Manual of the EPROM Programming board. ### **EPROM ERASING** The EPROM of the windowed package of the ST62E94 may be erased by exposure to Ultra Violet light. The erasure characteristic of the ST62E94 is such that erasure begins when the memory is exposed to light with a wave lengths shorter than approximately 4000Å. It should be noted that sunlights and some types of fluorescent lamps have wavelengths in the range 3000-4000Å. It is thus recommended that the window of the ST62E94 packages be covered by an opaque label to prevent unintentional erasure problems when testing the application in such an environment. The recommended erasure procedure of the ST62E94 EPROM is the exposure to short wave ultraviolet light which have a wave-length 2537A. The integrated dose (i.e. U.V. intensity x exposure time) for erasure should be a minimum of 15W-sec/cm<sup>2</sup>. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with 12000µW/cm<sup>2</sup> power rating. The ST62E94 should be placed within 2.5cm (1 lnch) of the lamp tubes during erasure. Table 2. ST62E94/T94 OTP Memory Map | Device Address | Description | |-------------------------------------------------------------------------|------------------------------------------------------------------------------| | 0000h-007Fh | Reserved | | 0080h-0F9Fh | User Program ROM<br>3856 Bytes | | 0FA0h-0FEFh<br>0FF0h-0FF7h<br>0FF8h-0FFBh<br>0FFCh-0FFDh<br>0FFEh-0FFFh | Reserved<br>Interrupt Vectors<br>Reserved<br>NMI Vector<br>User Reset Vector | Note. Reserved Areas should be filled with FFh Figure 8. EPROM Code Option Byte D7-D6. These bits are not used. **D5**. This bit selects the configuration of the ports PB2 and PB3 during reset. If set to zero, PB2 and PB3 are configured with pull-up during reset. If set to one, PB2 and PB3 are configured as high impedance ports. D4. Same as D5 for PB0 and PB1. **D3**. This bit selects the on-chip Watchdog activation. If cleared to zero this bit selects the software activation, if set to one, it selects the hardware activation option. D2-D0. Must be cleared to zero. D1. Must be set to zero. # **ELECTRICAL CHARACTERISTICS** # **Absolute Maximum Ratings** This product contains devices to protect the inputs against damage due to high static voltages, however it is advised to take normal precaution to avoid application of any voltage higher than maximum rated voltages. For proper operation it is recommended that V<sub>I</sub> and V<sub>O</sub> must be higher than V<sub>SS</sub> and smaller V<sub>DD</sub>. Reliability is enhanced if unused inputs are connected to an appropriated logic voltage level (V<sub>DD</sub> or V<sub>SS</sub>). **Power Considerations.** The average chip-junction temperature, Tj, in Celsius can be obtained from: $Ti = T_A + PD \times RthJA$ Where $:T_A = Ambient Temperature$ . RthJA = Package thermal resistance (junction-to ambient). PD = Pint + Pport. Pint = $I_{DD} \times V_{DD}$ (chip internal power). Pport = Port power dissipation (determinated by the user). | Symbol | Parameter Value | Unit | | |-------------------|-------------------------------------------------------------------|-------------------------------------------------|----| | $V_{DD}$ | Supply Voltage | -0.3 to 7.0 | V | | Vi | Input Voltage | $V_{SS}$ - 0.3 to $V_{DD}$ + 0.3 <sup>(1)</sup> | ٧ | | <b>V</b> o | Output Voltage | $V_{SS}$ - 0.3 to $V_{DD}$ + 0.3 <sup>(1)</sup> | ٧ | | lo | Current Drain per Pin Excluding VDD, VSS | 10 | mA | | I <sub>INJ+</sub> | Pin Injection current (positive), All I/O, V <sub>DD</sub> = 4.5V | +5 | mA | | I <sub>INJ-</sub> | Pin Injection current (negative), All I/O, VDD = 4.5V | -5 | mA | | IV <sub>DD</sub> | Total Current into V <sub>DD</sub> (source) | 50 | mA | | IV <sub>SS</sub> | Total Current out of V <sub>SS</sub> (sink) | 50 | mA | | Tj | Junction Temperature | 150 | °C | | T <sub>STG</sub> | Storage Temperature | -60 to 150 | °C | ### Notes : # THERMAL CHARACTERISTIC | Symbol | Parameter | Test Conditions | | Unit | | | |--------|--------------------|-----------------|------|------|------|--------| | Symbol | | rest conditions | Min. | Тур. | Max. | O.I.I. | | RthJA | Thermal Resistance | PDIP28 | | 55 | | °C/W | | HtnJA | | PSO28 | | 75 | | ] | <sup>-</sup> Stresses above those listed as "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. <sup>- (1)</sup> Within these limits, clamping diodes are guarantee to be not conductive. Voltages outside these limits are authorised as long as injection current is kept within the specification. ### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Test Conditions | | Unit | | | |--------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------|----------|------|------------|------------| | - Symbol | i bibliletei | rest oonditions | Min. | Тур. | Max. | Oill | | T <sub>A</sub> | Operating Temperature | 8 Suffix Version<br>1 Suffix Version | -25<br>0 | | 85<br>70 | °C | | V <sub>DD</sub> | Operating Supply Voltage | f <sub>OSC</sub> = 4MHz<br>f <sub>INT</sub> = 4MHz | 3.0 | | 6.0 | V | | טט ע | Operating Supply Voltage | f <sub>OSC</sub> = 8MHz<br>f <sub>INT</sub> = 8MHz | 4.5 | | 6.0 | V | | f <sub>INT</sub> | Internal Frequency (3) | $V_{DD} = 3V$ $V_{DD} = 4.5V$ | 0<br>0 | | 4.0<br>8.0 | MHz<br>MHz | | l <sub>INJ+</sub> | Pin Injection Current (positive)<br>Digital Input <sup>(1)</sup><br>Analog Inputs <sup>(2)</sup> | V <sub>DD</sub> = 4.5 to 5.5V | | | +5 | mA | | I <sub>INJ</sub> . | Pin Injection Current (negative)<br>Digital Input <sup>(1)</sup><br>Analog Inputs | V <sub>DD</sub> = 4.5 to 5.5V | | | -5 | mA | #### Notes: - 1. A current of ± 5mA can be forced on each pin of the digital section without affecting the functional behaviour of the device. For a positive current injected into one pin, a part of this current (~ 10%) can be expected to flow from the neighbouring pins. - If a total current of +1 mA is flowing into the single analog channel or if the total current flowing into all the analog inputs is of 1mA, all the resulting conversions are shifted by +1 LSB. If a total positive current is flowing into the single analog channel or if the total current flowing into all the analog inputs is of 5mA, all the resulting conversions are shifted by +2 LSB. - 3. An oscillator frequency above 1MHz is recommended for reliable A/D results. The shaded area is outside the device operating range, device functionality is not guaranteed. ## DC ELECTRICAL CHARACTERISTICS $(T_A = -25 \text{ to } +85^{\circ}\text{C unless otherwise specified})$ | Crown by all | Beverneter | Took Conditions | | l lmia | | | |------------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------|--------------------------|------| | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | | V <sub>IL</sub> | Input Low Level Voltage<br>All inputs | | | | V <sub>DD</sub> x 0.3 | V | | V <sub>IH</sub> | Input High Level<br>Voltage<br>All inputs | | V <sub>DD</sub> x 0.7 | | V | | | V <sub>OL</sub> | Low Level Output<br>Voltage | $V_{DD}{=}5V$ $I_{OL}=10\mu\text{A, All I/O pins}$ $CKOUT$ $I_{OL}=5.0\text{mA, Standard I/O}$ $CKOUT$ $I_{OL}=10\text{mA, Port B}$ $I_{OL}=20\text{mA, Port B}$ | | | 0.1<br>0.8<br>0.8<br>1.3 | V | | V <sub>OH</sub> | High Level Output<br>Voltage | V <sub>DD</sub> =5V<br>I <sub>OH</sub> = -10μA<br>I <sub>OH</sub> = -5.0mA<br>I <sub>OH</sub> = -1.5mA, V <sub>DD</sub> =3V | 4.9<br>3.5<br>2.0 | | | V | | I <sub>PU</sub> | Input Pull-up Current<br>Input Mode with Pull-up<br>Port A, B, C | V <sub>IN</sub> = V <sub>SS</sub> , V <sub>DD</sub> =3.0-6V | | | 100 | μΑ | | I <sub>IL</sub><br>IIH | Input Leakage Current <sup>(1)</sup> | $V_{IN} = V_{SS}$<br>$V_{IN} = V_{DD}$ | | | 1.0 | μΑ | | | Supply Current in<br>RESET Mode | $V_{RESET}=V_{SS},f_{OSC}=4MHz$<br>$V_{DD}<3.8V$<br>$V_{DD}<6.0V$ | | | 0.70<br>1.25 | mA | | | | V <sub>DD</sub> =6.0V, f <sub>INT</sub> =8MHz<br>All peripherals on <sup>(1)</sup> | | | 6.6 | mA | | | Supply Current in | V <sub>DD</sub> =3.8V, f <sub>INT</sub> =4MHz<br>All peripherals on <sup>(1)</sup> | | | 1.50 | mA | | I <sub>DD</sub> | RUN Mode <sup>(2)</sup> | V <sub>DD</sub> =3.8V, f <sub>INT</sub> =1MHz<br>f <sub>OSC</sub> =4MHz<br>Peripherals disabled <sup>(2)</sup> | | | 0.65 | mA | | | Supply Current in WAIT Mode <sup>(3)</sup> | V <sub>DD</sub> =6.0V, f <sub>INT</sub> =8MHz<br>Periphera's disabled <sup>(3)</sup><br>V <sub>DD</sub> =3.8V, f <sub>INT</sub> =4MHz<br>Periphera's disabled <sup>(3)</sup> | | | 1.30<br>0.35 | mA | | | Supply Current in STOP Mode | V <sub>DD</sub> =6.0V | | | 20 | μΑ | #### Notes: 4. Hysteresis voltage between switching levels A/D Converter running, EEPROM enabled; Timer 1 and AR Timer running; CKOUTpin enabled. When the EEPROM is in write cycle, an additional 300µA must be added to IDDmax A/D Converter in Stand-by; EEPROM in Stand-by; CKOUT pin disabled A/D Converter in Stand-by; EEPROM in Stand-by; CKOUT pin disabled; Timer 1 and AR Timer stopped # **AC ELECTRICAL CHARACTERISTICS** $(T_A = -25 \text{ to } +85^{\circ}\text{C unless otherwise specified})$ | Symbol | Parameter | Test Conditions | | Value | | Unit | |------------------|------------------------------------------------------------------|----------------------------------------------|------------|-------|--------|--------| | | i didilicici | rest conditions | Min. | Тур. | Max. | | | fosc | Oscillator Frequency | $V_{DD} = 3.0V$ $V_{DD} = 4.5V$ | | | 4<br>8 | MHz | | t <sub>OHL</sub> | High to Low Transition Time | Port A, B, C, CKOUT<br>C <sub>L</sub> =100pF | | 40 | | ns | | t <sub>OLH</sub> | Low to High Transition Time | Port A, B, C, CKOUT<br>C <sub>L</sub> =100pF | | 40 | | | | t <sub>SU</sub> | Oscillator Start-up Time | $C_{L1} = C_{L2} = 22pF$<br>$V_{DD}=5V$ | | 5 | 10 | ms | | trec | Supply Recovery Time (1) | | 100 | | | | | T <sub>WR</sub> | Minimum Pulse Width (V <sub>DD</sub> = 5V)<br>RESET pin, NMI pin | | 100<br>100 | | | ns | | Twee | EEPROM Write Time | T <sub>A</sub> = 25°C One Byte | | 5 | 10 | ms | | Endurance | EEPROM WRITE/ERASE Cycle | Q <sub>A</sub> L <sub>OT</sub> Acceptance | 300,000 | | | cycles | | Retention | EEPROM Data Retention | T <sub>A</sub> = 25°C | 10 | | ує | ars | | C <sub>IN</sub> | Input Capacitance | All Inputs Pins | | | 10 | pF | | C <sub>OUT</sub> | Output Capacitance | All Outputs Pins | | | 10 | pF | #### Note: <sup>1.</sup> Period for which VDD has to be connected at 0V to allow internal Reset function at next power-up. # I/O PORT CHARACTERISTICS $(T_A = -25 \text{ to } +85^{\circ}\text{C unless otherwise specified})$ | Symbol | Parameter | Test Conditions | | Unit | | | |------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------|--------------------------|-------| | Symbol | Farameter | raiameter rest conditions | Min. | Тур. | Max. | Oilit | | VIL | Input Low Level Voltage | I/O Pins | | | 0.3x V <sub>DD</sub> | ٧ | | V <sub>IH</sub> | Input High Level Voltage | I/O Pins | 0.7x <b>V</b> <sub>DD</sub> | | | ٧ | | V <sub>OL</sub> | Low Level Output Voltage | V <sub>DD</sub> = 5.0V<br>I <sub>OL</sub> = 10μA , All I/O Pins, CKOUT<br>I <sub>OL</sub> = 5mA , Standard I/O, CKOUT<br>I <sub>OL</sub> = 10mA , Port B<br>I <sub>OL</sub> = 20mA , Port B | | | 0.1<br>0.8<br>0.8<br>1.3 | V | | V <sub>ОН</sub> | High Level Output Voltage | $\begin{array}{l} I_{OH}=-10\mu A \\ I_{OH}=-5mA,V_{DD}=5.0V \\ I_{OH}=-1.5mA,V_{DD}=3.0V \end{array}$ | V <sub>DD</sub> -0.1<br>3.5<br>2.0 | | | ٧ | | I <sub>IL</sub><br>IIH | Input Leakage Current I/O Pins (pull-up resistor off) | $ \begin{aligned} &\text{Vin= V}_{\text{DD}} \text{ or V}_{\text{SS}} \\ &\text{V}_{\text{DD}} = 3.0 \text{V} \\ &\text{V}_{\text{DD}} = 5.5 \text{V} \end{aligned} $ | | 0.1<br>0.1 | 1.0<br>1.0 | μА | | R <sub>PU</sub> | Pull-up Resistor | Vin= 0V; All I/O Pins | 50 | 100 | 200 | ΚΩ | # **SPI CHARACTERISTICS** $(T_A = -25 \text{ to } +85^{\circ}\text{C unless otherwise specified})$ | Symbol | Parameter | Test Conditions | | Unit | | | |-----------------|-----------------------------------|-----------------|------|--------|------|-------| | Symbol | raiailletei | | Min. | Тур. | Max. | Offic | | f <sub>CL</sub> | Clock Frequency at SCK | | | | 500 | kHz | | tsv | Data Set up time on Sin | | | TBD | | | | t <sub>H</sub> | Data hold time on Sin | | | TBD | | | | t⊤s | Delay Transmission started on Sin | 8MHz | 0 | Note 1 | | μs | ### Note: 1. Minimum time: 0μs Maximum time: 1 instruction cycle # **TIMER1 CHARACTERISTICS** $(T_A = -25 \text{ to } +85^{\circ}\text{C unless otherwise specified})$ | Symbol | Parameter | Test Conditions | | Unit | | | |------------------|-----------------------------|-----------------------------------|------------------------|------|-----------------------|----------| | Symbol | | | Min. | Тур. | Max. | O I III | | t <sub>RES</sub> | Resolution | | 12<br>f <sub>INT</sub> | | | ø | | f <sub>IN</sub> | Input Frequency on TIM1 Pin | | | | f <sub>INT</sub><br>8 | MHz | | tw | Pulse Width at TIM1 Pin | $V_{DD} = 3.0V$ $V_{DD} \ge 4.5V$ | 1<br>125 | | | μs<br>ns | # **AR TIMER CHARACTERISTICS** $(T_A = -25 \text{ to } +85^{\circ}\text{C unless otherwise specified})$ | Symbol | Parameter | Test Conditions | Value | | | Unit | |-------------------|-----------------------------------|-------------------------------------------------|-----------------------|------|----------------------------------|------------| | | | | Min. | Тур. | Max. | O.III | | t <sub>RES</sub> | Resolution | | 1<br>f <sub>INT</sub> | | | s | | f <sub>ARin</sub> | Input Frequency on<br>ARTIMin pin | STOP Mode<br>RUN and WAIT Modes | | | 2<br><u>f<sub>INT</sub></u><br>4 | MHz<br>MHz | | tw | Pulse Width at<br>ARTIMin Pin | V <sub>DD</sub> = 3.0V<br>V <sub>DD</sub> ≥4.5V | 125<br>125 | | | ns<br>ns | # A/D CONVERTER CHARACTERISTICS (T<sub>A</sub>= -25 to +85°C unless otherwise specified) | Symbol | Parameter | Test Conditions | Value | | | Unit | |---------------------------------|-------------------------------------------|-------------------------------------------------------|-----------------|------|----------|------| | | raiametei | rest conditions | Min. | Тур. | Max. | | | Res | Resolution (1) | | | 8 | | Bit | | A <sub>TOT</sub> | Total Accuracy (1) | f <sub>OSC</sub> > 1.2MHz<br>f <sub>OSC</sub> > 32kHz | | | ±2<br>±4 | LSB | | t <sub>C</sub> <sup>(2)</sup> | Conversion Time | osc =8MHz | | 70 | | μs | | V <sub>AN</sub> | Conversion Range | | V <sub>SS</sub> | | $V_{DD}$ | ٧ | | ZIR | Zero Input Reading | Conversion result when Vin = V <sub>SS</sub> | 00 | | | Hex | | FSR | Full Scale Reading | Conversion result when Vin = V <sub>DD</sub> | | | FF | Hex | | ΑDı | Analog Input Current During<br>Conversion | V <sub>DD</sub> = 4.5V | | | 1.0 | μА | | AC <sub>IN</sub> <sup>(3)</sup> | Analog Input Capacitanœ | | | 2 | 5 | pF | | ASI | Analog Source Impedance | | | | 30 | ΚΩ | | SSI | Analog Reference Supply Impedence | | | | 2 | ΚΩ | ## Notes: - Noise at VDD, VSS <10mV</li> With oscillator frequencies less than 1MHz, the A/D Converter accuracy is decreased. Excluding Pad Capacitance. - 4. ASI can be increased as long as the load of the A/D Converter input capacitor is ensured before conversion start. ### PACKAGE MECHANICAL DATA Figure 9. 28-Lead Frit Seal Ceramic Dual in Line Package, 600-Mil Widht ### **ORDERING INFORMATION** ### ORDERING INFORMATION TABLE | Sales Type | OTP/EPROM | I/O | Additional Features | Temperature<br>Range | Package | |------------|-------------------|-----|---------------------|----------------------|---------| | ST62T94B8 | ОТР | 21 | CKOUT Pin | -25° to + 85°C | PDIP28 | | ST62T94M8 | 4K Bytes | 21 | | -23 (0 + 03 0 | PSO28 | | ST62E94F1 | EPROM<br>4K Bytes | 21 | CKOUT Pin | 0 to + 70°C | CDIP28 | Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsability for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without the express written approval of SGS-THOMSON Microelectronics. © 1994 SGS-THOMSON Microelectronics - All rights reserved. Purchase of I<sup>2</sup>C Components by SGS-THOMSON Microelectronics conveys a license under the Philips I<sup>2</sup>C Patent. Rights to use these components in an I<sup>2</sup>C system is granted provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. SGS-THOMSON Microelectronics Group of Companies Australia - Brazil - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.