# 54F/74F259 ### 8-Bit Addressable Latch Describilen The 'F2F's is a high-speed 8-bit addressable latch designed for general purpose st ran capplications in digital systems. It is a multifunctional device capable of storing single line data in eight addressable latches, and also a 1-of-b dicode and demultiplexer with active HIGH outputs. The device also incorporate and citive LOW Common Clear for resetting all latches, as well as an accept CV I hable. It is functionally identical to the 9334 and 93L34 8-bit address of all to 1. - Serial-to-Parallel Conversion - Eight Bits of Storage with Output of Each Bit Namab - Random (Addressable) Data Entry - Active High Demultiplexing or Decoding Capability - Easily Expandable - Common Clear Ordering Code: See Section 5 ## **Logic Symbol** #### **Connection Diagrams** # Pin Assignment for DIP and SOIC Pin Assignment for LCC and PCC #### Input Loading/Fan-Out: See Section 3 for U.L. definitions | Pin Names | Description | <b>54F/74F(U.L.)</b><br>HIGH/LOW | |--------------------------------|---------------------------|----------------------------------| | N <sub>0</sub> -A <sub>2</sub> | Address Inputs | 0.5/0.375 | | - | Data Input | 0.5/0.375 | | - | Enable Input (Active LOW) | 1.0/0.75 | | IR . | Master Reset (Active LOW) | 0.5/0.375 | | 0 <sub>0</sub> -Q <sub>7</sub> | Latch Outputs | 25/12.5 | Logic Diagram Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. #### **Functional Description** The 'F259 has four modes of operation as shown in the Mode Selection Table. In the addressable latch mode, data on the Data line (D) is written into the addressed latch. The addressed latch will follow the data input with all non-addressed latches remaining in their previous states in the memory mode. All latches remain in their previous state and are unaffected by the Data or Address inputs. In the one-of-eight decoding or demultiplexing mode, the addressed output will follow the state of the D input with all other outputs in the LOW state. In the clear mode all outputs are LOW and unaffected by the address and data inputs. When operating the 'F259 as an addressable latch, changing more than one bit of the address could impose a transient wrong address. Therefore, this should only be done while in the memory mode. The Truth Table below summarizes the operations of the 'F259. #### Mode Select-Function Table | | Inputs | | | | | | | | | | | | | | |----------------------|--------|---|----|----------------|----------------|----------------|----------------|----------------|----------------|-----------------------|----------------|-----------------------|----------------|-----------------------| | Operating Mode | MR | Ē | D | A <sub>0</sub> | A <sub>1</sub> | A <sub>2</sub> | O <sub>0</sub> | Q <sub>1</sub> | Q <sub>2</sub> | Q <sub>3</sub> | Q <sub>4</sub> | Q <sub>5</sub> | Q <sub>6</sub> | Q <sub>7</sub> | | Master Reset | L | Н | Х | Х | Х | Х | L | L | L | L | L | L | L | L | | | L | L | d | L | L | L | Q = d | L | L | L | L | L | L | L | | Demultiplex | L | L | đ | Н | L | L | L | Q = d | L | L | L | L | L | L | | (Active HIGH Decoder | L | L | di | L | Н | L | L | L | Q≔d | L | L | L | L | L | | when D = H) | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | | | • | • | • | • | • | • | • | • | • | • | • | • | • | | | L | L | d | Н | Н | Н | L | L | Ļ | L | L | L | L | Q = d | | Store (Do Nothing) | н | Н | Х | Х | Х | Х | q <sub>0</sub> | q <sub>1</sub> | q <sub>2</sub> | q <sub>3</sub> | q <sub>4</sub> | $q_5$ | q <sub>6</sub> | q <sub>7</sub> | | | н | L | d | L | L | L | Q = d | q <sub>1</sub> | q <sub>2</sub> | <b>q</b> <sub>3</sub> | q₄ | <b>q</b> <sub>5</sub> | q <sub>6</sub> | <b>q</b> <sub>7</sub> | | | н | L | d | Н | L | L | q <sub>o</sub> | Q = d | - | $q_3$ | $q_4$ | $q_5$ | q <sub>6</sub> | $q_7$ | | Addressable Latch | Н | L | d | L | н | L | qo | $q_1$ | Q = d | $q_3$ | $q_4$ | $q_5$ | q <sub>6</sub> | $q_7$ | | | | • | • | • | • | • | • | • | • | • | • | • | • | • | | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | | Н | L | d | н | Н | Н | q <sub>0</sub> | $q_1$ | $q_2$ | $q_3$ | $\mathbf{q_4}$ | $q_5$ | $q_6$ | Q = d | H = HIGH Voltage Level #### **Mode Select Table** | Ē | MR | Mode | |--------|-----|----------------------------------------------| | L<br>H | ΙΙ. | Addressable Latch<br>Memory | | H | L | Active HIGH 8-Channel Demultiplexer<br>Clear | H = HIGH Voltage Level L = LOW Voltage Level L = LOW Voltage Level X = Immaterial d = HIGH or LOW data one setup time prior to the LOW-to-HIGH Enable transition. q = Lower case letters indicate the state of the referenced output established during the last cycle in which it was addressed or cleared. ## DC Characteristics over Operating Temperature Range (unless otherwise specified) | | | | 54F/74F | | | | | | |------------------|----------------------|-----|---------|-----|-------|-------------|-----------------------|--| | Symbol Parameter | | Min | Тур | Max | Units | Conditions | | | | I <sub>CCH</sub> | | | | 40 | | Output HIGH | | | | I <sub>CCL</sub> | Power Supply Current | | | 75 | mA | Output LOW | V <sub>CC</sub> = Max | | ## AC Characteristics: See Section 3 for waveforms and load configurations | | | 54F/74F | 54F | 74F | Units | Fig.<br>No. | |------------------|----------------------------------------------------|------------------------------------------------------|---------------------------------------------------------------|------------------------------------------------------------------|-------|-------------| | Symbol | Parameter | $T_A = +25$ °C<br>$V_{CC} = +5.0$ V<br>$C_L = 50$ pF | T <sub>A</sub> , V <sub>CC</sub> = Mil C <sub>L</sub> = 50 pF | T <sub>A</sub> , V <sub>CC</sub> = Com<br>C <sub>L</sub> = 50 pF | | | | | | Min Typ Max | Min Max | Min Max | | | | t <sub>PLH</sub> | Propagation Delay<br>E to Q <sub>n</sub> | 10.5<br>7.0 | | | ns | 3-1<br>3-8 | | t <sub>PLH</sub> | Propagation Delay D <sub>n</sub> to Q <sub>n</sub> | 9.0<br>6.5 | | | ns | 3-1<br>3-4 | | t <sub>PLH</sub> | Propagation Delay A <sub>n</sub> to Q <sub>n</sub> | 13.0<br>9.0 | | | ns | 3-1<br>3-10 | | t <sub>PHL</sub> | Propagation Delay MR to Q <sub>n</sub> | 9.0 | | | ns | 3-1<br>3-11 | ## AC Operating Requirements: See Section 3 for waveforms | Symbol | | 54F/74F | 54F | 74F | Units | Fig.<br>No. | |------------------------------------------|---------------------------------------------------|-------------------------------------|------------------------------------|-------------------------------------------|-------|-------------| | | Parameter | $T_A = +25$ °C<br>$V_{CC} = +5.0$ V | T <sub>A</sub> , V <sub>CC</sub> = | T <sub>A</sub> , V <sub>CC</sub> ≈<br>Com | | | | | | Min Typ Max | Min Max | Min Max | | | | t <sub>s</sub> (H) | Setup Time, HIGH or LOW<br>D to E | 4.0<br>4.0 | | | | 3-14 | | t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold Time, HIGH or LOW<br>D to E | 1.0<br>1.0 | | | ns | | | t <sub>s</sub> (L) | Setup Time, LOW Address to Enable <sup>(a)</sup> | 4.0 | | | | | | t <sub>h</sub> (H) | Hold Time, HIGH Address to Enable(b) | 0 | | | ns | 3-16 | | t <sub>w</sub> (H)<br>t <sub>w</sub> (L) | Ē Pulse Width<br>HIGH or LOW | 4.0<br>4.0 | | | ns | 3-8 | | t <sub>w</sub> (H) | MR Pulse Width<br>HIGH or LOW | 4.0<br>4.0 | | | ns | 3-11 | #### Notes - a. The Address to Enable setup time is the time before the HIGH-to-LOW Enable transition that the Address must be stable so that the correct latch is addressed and the other latches are not affected. - b. The Address to Enable hold time is the time after the LOW-to-HIGH Enable transition that the Address must be stable so that the correct latch is addressed and the other latches are not affected.