Rail-to-Rail, Very Fast, 2.5 V to 5.5 V , Single-Supply TTL/CMOS Comparators ADCMP600/ADCMP601/ADCMP602

## FEATURES

Fully specified rail to rail at $\mathrm{V}_{\mathrm{cc}}=2.5 \mathrm{~V}$ to 5.5 V
Input common-mode voltage from -0.2 V to $\mathrm{V}_{\mathrm{cc}}+0.2 \mathrm{~V}$
Low glitch CMOS-/TTL-compatible output stage
3.5 ns propagation delay

10 mW at 3.3 V
Shutdown pin
Single-pin control for programmable hysteresis and latch
Power supply rejection > $\mathbf{5 0} \mathbf{~ d B}$
Improved replacement for MAX999
$-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ operation

## APPLICATIONS

High speed instrumentation
Clock and data signal restoration
Logic level shifting or translation
Pulse spectroscopy
High speed line receivers
Threshold detection
Peak and zero-crossing detectors
High speed trigger circuitry
Pulse-width modulators
Current/voltage-controlled oscillators
Automatic test equipment (ATE)

## GENERAL DESCRIPTION

The ADCMP600, ADCMP601, and ADCMP602 are very fast comparators fabricated on XFCB2, an Analog Devices, Inc. proprietary process. These comparators are exceptionally versatile and easy to use. Features include an input range from GND -0.5 V to $\mathrm{V}_{\mathrm{CC}}+0.2 \mathrm{~V}$, low noise, TTL-/CMOS-compatible output drivers, and latch inputs with adjustable hysteresis and/or shutdown inputs.

The device offers 5 ns propagation delay with 10 mV overdrive on 3 mA typical supply current.
A flexible power supply scheme allows the devices to operate with a single +2.5 V positive supply and $\mathrm{a}-0.5 \mathrm{~V}$ to +2.8 V input signal range up to a +5.5 V positive supply with a -0.5 V to +5.8 V input signal range. Split input/output supplies with no sequencing restrictions on the ADCMP602 support a wide


Figure 1.
input signal range while still allowing independent output swing control and power savings.

The TTL-/CMOS-compatible output stage is designed to drive up to 5 pF with full timing specs and to degrade in a graceful and linear fashion as additional capacitance is added. The comparator input stage offers robust protection against large input overdrive, and the outputs do not phase reverse when the valid input signal range is exceeded. Latch and programmable hysteresis features are also provided with a unique single-pin control option.
The ADCMP600 is available in 5-lead SC70 and SOT-23 packages, the ADCMP601 is available in a 6-lead SC70 package, and the ADCMP602 is available in an 8-lead MSOP package.

## Rev. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## ADCMP600/ADCMP601/ADCMP602

## TABLE OF CONTENTS

Features ..... 1
Applications. .....  1
Functional Block Diagram .....  1
General Description ..... 1
Revision History ..... 2
Specifications ..... 3
Electrical Characteristics ..... 3
Timing Information ..... 5
Absolute Maximum Ratings ..... 6
Thermal Resistance .....  6
ESD Caution ..... 6
Pin Configuration and Function Descriptions. ..... 7
Typical Performance Characteristics .....  8
REVISION HISTORY
1/11—Rev. 0 to Rev. A
Changed $V_{\text {EE }}$ Pin to GND

$\qquad$Changes to Common-Mode Dispersion Conditions 4
Changes to Figure 15 and Figure 16. .....  9
Changes to Comparator Hysteresis Section ..... 12
Updated Outline Dimensions ..... 14
Changes to Ordering Guide ..... 15
10/06-Revision 0: Initial Version
Application Information ..... 10
Power/Ground Layout and Bypassing ..... 10
TTL-/CMOS-Compatible Output Stage ..... 10
Using/Disabling the Latch Feature ..... 10
Optimizing Performance ..... 11
Comparator Propagation Delay Dispersion ..... 11
Comparator Hysteresis ..... 11
Crossover Bias Point ..... 12
Minimum Input Slew Rate Requirement ..... 12
Typical Application Circuits ..... 13
Outline Dimensions ..... 14
Ordering Guide ..... 16

## SPECIFICATIONS

## ELECTRICAL CHARACTERISTICS

$\mathrm{V}_{\mathrm{CCI}}=\mathrm{V}_{\mathrm{CCO}}=2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 1.

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Voltage Range | $\mathrm{V}_{\mathrm{P},}, \mathrm{V}_{\mathrm{N}}$ | $\mathrm{V}_{\text {cc }}=2.5 \mathrm{~V}$ to 5.5 V | -0.5 |  | $\mathrm{V}_{\text {cc }}+0.2$ | V |
| Common-Mode Range |  | $\mathrm{V}_{\text {CC }}=2.5 \mathrm{~V}$ to 5.5 V | -0.2 |  | $\mathrm{V}_{\text {cc }}+0.2$ | V |
| Differential Voltage |  | $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}$ to 5.5 V |  |  | $\mathrm{V}_{\text {cc }}+0.8$ | V |
| Offset Voltage | $\mathrm{V}_{\text {os }}$ |  | -5.0 | $\pm 2$ | +5.0 | mV |
| Bias Current | $\mathrm{I}_{\mathrm{P},} \mathrm{I}_{\mathrm{N}}$ |  | -5.0 | $\pm 2$ | +5.0 | $\mu \mathrm{A}$ |
| Offset Current |  |  | -2.0 |  | +2.0 | $\mu \mathrm{A}$ |
| Capacitance | $\mathrm{C}_{\mathrm{p}}, \mathrm{C}_{\mathrm{N}}$ |  |  | 1 |  | pF |
| Resistance, Differential Mode |  | -0.1 V to $\mathrm{V}_{\text {cc }}$ | 200 | 700 |  | $\mathrm{k} \Omega$ |
| Resistance, Common Mode |  | -0.5 V to $\mathrm{V}_{\text {cC }}+0.5 \mathrm{~V}$ | 100 | 350 |  | $\mathrm{k} \Omega$ |
| Active Gain | $\mathrm{A}_{\mathrm{V}}$ |  |  | 85 |  | dB |
| Common-Mode Rejection Ratio | CMRR | $\begin{aligned} & \mathrm{V}_{\mathrm{CCI}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CCO}}=2.5 \mathrm{~V}, \\ & \mathrm{~V}_{C M}=-0.2 \mathrm{~V} \text { to }+2.7 \mathrm{~V} \end{aligned}$ | 50 |  |  | dB |
|  |  | $\mathrm{V}_{\mathrm{CLI}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CCO}}=5.5 \mathrm{~V}$ | 50 |  |  | dB |
| Hysteresis (ADCMP600) |  |  |  | 2 |  | mV |
| Hysteresis (ADCMP601/ADCMP602) |  | $\mathrm{R}_{\mathrm{HYS}}=\infty$ |  | 0.1 |  | mV |
| LATCH ENABLE PIN CHARACTERISTICS (ADCMP601/ADCMP602 Only) |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{H}}$ |  | Hysteresis is shut off | 2.0 |  | $\mathrm{V}_{\text {cc }}$ | V |
| VIL |  | Latch mode guaranteed | -0.2 | +0.4 | +0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ |  | $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{CC}}$ | -6 |  | +6 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{OL}}$ |  | $\mathrm{V}_{\mathrm{IL}}=0.4 \mathrm{~V}$ | -0.1 |  | +0.1 | mA |
| HYSTERESIS MODE AND TIMING (ADCMP601/ADCMP602 Only) |  |  |  |  |  |  |
| Hysteresis Mode Bias Voltage |  | Current -1 $\mu \mathrm{A}$ | 1.145 | 1.25 | 1.35 | V |
| Resistor Value |  | Hysteresis $=120 \mathrm{mV}$ | 65 | 80 | 120 | $\mathrm{k} \Omega$ |
| Hysteresis Current |  | Hysteresis $=120 \mathrm{mV}$ | -18 | -12 | -7 | $\mu \mathrm{A}$ |
| Latch Setup Time | $\mathrm{t}_{5}$ | $\mathrm{V}_{\mathrm{OD}}=50 \mathrm{mV}$ |  | -2 |  | ns |
| Latch Hold Time | $\mathrm{t}_{\mathrm{H}}$ | $\mathrm{V}_{\mathrm{OD}}=50 \mathrm{mV}$ |  | 2.6 |  | ns |
| Latch-to-Output Delay | $\mathrm{t}_{\text {PLOH, }} \mathrm{t}_{\text {PLOL }}$ | $\mathrm{V}_{\mathrm{OD}}=50 \mathrm{mV}$ |  | 27 |  | ns |
| Latch Minimum Pulse Width | $\mathrm{t}_{\mathrm{PL}}$ | $\mathrm{V}_{\mathrm{OD}}=50 \mathrm{mV}$ |  | 21 |  | ns |
| SHUTDOWN PIN CHARACTERISTICS <br> (ADCMP602 Only) |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IH }}$ |  | Comparator is operating | 2.0 |  | $\mathrm{V}_{\text {cco }}$ | V |
| $\mathrm{V}_{\text {IL }}$ |  | Shutdown guaranteed | -0.2 | +0.4 | +0.6 | V |
| $\mathrm{I}_{\mathrm{H}}$ |  | $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\text {cC }}$ | -6 |  | 6 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{o}}$ |  | $\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}$ |  | -100 |  | $\mu \mathrm{A}$ |
| Sleep Time | $\mathrm{t}_{\text {SD }}$ | $\mathrm{I}_{\text {cco }}<500 \mu \mathrm{~A}$ |  | 20 |  | ns |
| Wake-Up Time | $\mathrm{t}_{\mathrm{H}}$ | $\mathrm{V}_{\text {OD }}=100 \mathrm{mV}$, output valid |  | 50 |  | ns |
| DC OUTPUT CHARACTERISTICS |  | $\mathrm{V}_{\text {cco }}=2.5 \mathrm{~V}$ to 5.5 V |  |  |  |  |
| Output Voltage High Level | $\mathrm{V}_{\text {OH }}$ | $\mathrm{I}_{\mathrm{OH}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{cCO}}=2.5 \mathrm{~V}$ | $\mathrm{V}_{\text {CC }}-0.4$ |  |  | V |
| Output Voltage Low Level | $\mathrm{V}_{\text {OL }}$ | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\text {cco }}=2.5 \mathrm{~V}$ |  |  | 0.4 | V |
| Output Voltage High Level at $-40^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {OH }}$ | $\mathrm{I}_{\mathrm{OH}}=6 \mathrm{~mA}, \mathrm{~V}_{\text {cco }}=2.5 \mathrm{~V}$ | $\mathrm{V}_{\text {CC }}-0.4$ |  |  | V |
| Output Voltage Low Level at $-40^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{oL}}$ | $\mathrm{I}_{\mathrm{OL}}=6 \mathrm{~mA}, \mathrm{~V}_{\mathrm{cco}}=2.5 \mathrm{~V}$ |  |  | 0.4 | V |

## ADCMP600/ADCMP601/ADCMP602



[^0]
## ADCMP600/ADCMP601/ADCMP602

## TIMING INFORMATION

Figure 2 illustrates the ADCMP600/ADCMP601/ADCMP602 latch timing relationships. Table 2 provides definitions of the terms shown in Figure 2.


Figure 2. System Timing Diagram

Table 2. Timing Descriptions

| Symbol | Timing | Description |
| :---: | :---: | :---: |
| $\mathrm{t}_{\text {PDH }}$ | Input to output high delay | Propagation delay measured from the time the input signal crosses the reference ( $\pm$ the input offset voltage) to the $50 \%$ point of an output low-to-high transition. |
| $t_{\text {PDL }}$ | Input to output low delay | Propagation delay measured from the time the input signal crosses the reference ( $\pm$ the input offset voltage) to the $50 \%$ point of an output high-to-low transition. |
| $\mathrm{t}_{\text {PLOH }}$ | Latch enable to output high delay | Propagation delay measured from the $50 \%$ point of the latch enable signal low-to-high transition to the $50 \%$ point of an output low-to-high transition. |
| $\mathrm{t}_{\text {PLOL }}$ | Latch enable to output low delay | Propagation delay measured from the $50 \%$ point of the latch enable signal low-to-high transition to the $50 \%$ point of an output high-to-low transition. |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum hold time | Minimum time after the negative transition of the latch enable signal that the input signal must remain unchanged to be acquired and held at the outputs. |
| $t_{\text {PL }}$ | Minimum latch enable pulse width | Minimum time that the latch enable signal must be high to acquire an input signal change. |
| $\mathrm{t}_{5}$ | Minimum setup time | Minimum time before the negative transition of the latch enable signal occurs that an input signal change must be present to be acquired and held at the outputs. |
| $\mathrm{t}_{\mathrm{R}}$ | Output rise time | Amount of time required to transition from a low to a high output as measured at the 20\% and $80 \%$ points. |
| $\mathrm{t}_{\mathrm{F}}$ | Output fall time | Amount of time required to transition from a high to a low output as measured at the 20\% and $80 \%$ points. |
| $\mathrm{V}_{\text {OD }}$ | Voltage overdrive | Difference between the input voltages $\mathrm{V}_{\mathrm{A}}$ and $\mathrm{V}_{B}$. |

## ADCMP600/ADCMP601/ADCMP602

## ABSOLUTE MAXIMUM RATINGS

Table 3.

| Parameter | Rating |
| :---: | :---: |
| Supply Voltages |  |
| Input Supply Voltage (V $\mathrm{V}_{\text {cI }}$ to GND) | -0.5 V to +6.0 V |
| Output Supply Voltage ( $\mathrm{V}_{\text {cco }}$ to GND) | -0.5 V to +6.0 V |
| Positive Supply Differential $\left(\mathrm{V}_{\mathrm{ccI}}-\mathrm{V}_{\mathrm{cco}}\right)$ | -6.0 V to +6.0 V |
| Input Voltages |  |
| Input Voltage | -0.5 V to $\mathrm{V}_{\text {cli }}+0.5 \mathrm{~V}$ |
| Differential Input Voltage | $\pm\left(\mathrm{V}_{\mathrm{CCI}}+0.5 \mathrm{~V}\right)$ |
| Maximum Input/Output Current | $\pm 50 \mathrm{~mA}$ |
| Shutdown Control Pin |  |
| Applied Voltage (HYS to GND) | -0.5 V to $\mathrm{V}_{\text {cco }}+0.5 \mathrm{~V}$ |
| Maximum Input/Output Current | $\pm 50 \mathrm{~mA}$ |
| Latch/Hysteresis Control Pin |  |
| Applied Voltage (HYS to GND) | -0.5 V to $\mathrm{V}_{\text {cco }}+0.5 \mathrm{~V}$ |
| Maximum Input/Output Current | $\pm 50 \mathrm{~mA}$ |
| Output Current | $\pm 50 \mathrm{~mA}$ |
| Temperature |  |
| Operating Temperature, Ambient | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Temperature, Junction | $150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
THERMAL RESISTANCE
$\theta_{\text {JA }}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

Table 4. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\text {JA }}{ }^{1}$ | Unit |
| :--- | :--- | :--- |
| ADCMP600 SC70 5-Lead | 426 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| ADCMP600 SOT-23 5-Lead | 302 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| ADCMP601 SC70 6-Lead | 426 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| ADCMP602 MSOP 5-Lead | 130 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Measurement in still air. |  |  |
| ESD CAUTION |  |  |

ESD (electrostatic discharge) sensitive device.
Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 3. ADCMP600 Pin Configuration


Figure 4. ADCMP601 Pin Configuration


Figure 5. ADCMP602 Pin Configuration

Table 5. ADCMP600 (SOT-23-5 and SC70-5) Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | Q | Noninverting Output. Q is at logic high if the analog voltage at the noninverting input, $\mathrm{V}_{\mathrm{P}}$, is greater <br> than the analog voltage at the inverting input, $\mathrm{V}_{\mathrm{N}}$. |
| 2 | GND | Negative Supply Voltage. |
| 3 | $\mathrm{~V}_{\mathrm{P}}$ | Noninverting Analog Input. |
| 4 | $\mathrm{~V}_{\mathrm{N}}$ | Inverting Analog Input. |
| 5 | $\mathrm{~V}_{\mathrm{CC}} / \mathrm{V}_{\mathrm{CCO}}$ | Input Section Supply/Output Section Supply. Shared pin. |

Table 6. ADCMP601 (SC70-6) Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | Q | Noninverting Output. Q is at logic high if the analog voltage at the noninverting input, $\mathrm{V}_{\mathrm{P},}$ is greater <br> than the analog voltage at the inverting input, $\mathrm{V}_{\mathrm{N}}$, if the comparator is in compare mode. |
| 2 | GND | Negative Supply Voltage. |
| 3 | $\mathrm{~V}_{\mathrm{P}}$ | Noninverting Analog Input. |
| 4 | $\mathrm{~V}_{\mathrm{N}}$ | Inverting Analog Input. |
| 5 | $\mathrm{LE} / \mathrm{HYS}$ | Latch/Hysteresis Control. Bias with resistor or current for hysteresis adjustment; drive low to latch. <br> 6 |
| $\mathrm{~V}_{\text {CCI }} / \mathrm{V}_{\text {CCO }}$ | Input Section Supply/Output Section Supply. Shared pin. |  |

Table 7. ADCMP602 (MSOP-8) Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | $\mathrm{~V}_{\mathrm{CLI}}$ | Input Section Supply. |
| 2 | $\mathrm{~V}_{\mathrm{P}}$ | Noninverting Analog Input. |
| 3 | $\mathrm{~V}_{\mathrm{N}}$ | Inverting Analog Input. |
| 4 | $\mathrm{~S}_{\mathrm{DN}}$ | Shutdown. Drive this pin low to shut down the device. |
| 5 | $\mathrm{LE} / \mathrm{HYS}$ | Latch/Hysteresis Control. Bias with resistor or current for hysteresis adjustment; drive low to latch. |
| 6 | GND | Negative Supply Voltage. |
| 7 | Q | Noninverting Output. Q is at logic high if the analog voltage at the noninverting input, $\mathrm{V}_{\mathrm{P}}$, is greater |
| 8 |  | than the analog voltage at the inverting input, $\mathrm{V}_{\mathrm{N}}$, if the comparator is in compare mode. |

## ADCMP600/ADCMP601/ADCMP602

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{V}_{\mathrm{CCI}}=\mathrm{V}_{\mathrm{CCO}}=2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 6. LE/HYS Pin I/V Characteristics


Figure 7. S $_{D N}$ Pin I/V Characteristics


Figure 8. Input Bias Current vs. Input Common Mode


Figure 9. $V_{O H} / V_{O L}$ vs. Current Load


Figure 10. Hysteresis vs. $R_{\text {HYS }}$ Control Resistor


Figure 11. Hysteresis vs. Pin Current

## ADCMP600/ADCMP601/ADCMP602



Figure 12. Propagation Delay vs. Input Overdrive at $V_{C C}=2.5 \mathrm{~V}$


Figure 13. Propagation Delay vs. Input Common-Mode Voltage at $V_{C C}=2.5 \mathrm{~V}$


Figure 14. Propagation Delay vs. Vcco


Figure 15.50 MHz Output Waveform $V_{C C}=5.5 \mathrm{~V}$


Figure16. 50 MHz Output Waveforms @ 2.5 V

## ADCMP600/ADCMP601/ADCMP602

## APPLICATION INFORMATION POWER/GROUND LAYOUT AND BYPASSING

The ADCMP600/ADCMP601/ADCMP602 comparators are very high speed devices. Despite the low noise output stage, it is essential to use proper high speed design techniques to achieve the specified performance. Because comparators are uncompensated amplifiers, feedback in any phase relationship is likely to cause oscillations or undesired hysteresis. Of critical importance is the use of low impedance supply planes, particularly the output supply plane $\left(\mathrm{V}_{\mathrm{CCO}}\right)$ and the ground plane (GND). Individual supply planes are recommended as part of a multilayer board. Providing the lowest inductance return path for switching currents ensures the best possible performance in the target application.
It is also important to adequately bypass the input and output supplies. Multiple high quality $0.01 \mu \mathrm{~F}$ bypass capacitors should be placed as close as possible to each of the $\mathrm{V}_{\mathrm{CCI}}$ and $\mathrm{V}_{\mathrm{CCO}}$ supply pins and should be connected to the GND plane with redundant vias. At least one of these should be placed to provide a physically short return path for output currents flowing back from ground to the $V_{C C}$ pin. High frequency bypass capacitors should be carefully selected for minimum inductance and ESR. Parasitic layout inductance should also be strictly controlled to maximize the effectiveness of the bypass at high frequencies.

If the package allows and the input and output supplies have been connected separately such that $\mathrm{V}_{\mathrm{CCI}} \neq \mathrm{V}_{\mathrm{CCO}}$, care should be taken to bypass each of these supplies separately to the GND plane. A bypass capacitor should never be connected between them. It is recommended that the GND plane separate the $\mathrm{V}_{\mathrm{CCI}}$ and $\mathrm{V}_{\mathrm{CCO}}$ planes when the circuit board layout is designed to minimize coupling between the two supplies and to take advantage of the additional bypass capacitance from each respective supply to the ground plane. This enhances the performance when split input/output supplies are used. If the input and output supplies are connected together for single-supply operation such that $\mathrm{V}_{\mathrm{CCI}}=\mathrm{V}_{\mathrm{CCO}}$, coupling between the two supplies is unavoidable; however, careful board placement can help keep output return currents away from the inputs.

## TTL-/CMOS-COMPATIBLE OUTPUT STAGE

Specified propagation delay performance can be achieved only by keeping the capacitive load at or below the specified minimums. The outputs of the devices are designed to directly drive one Schottky TTL or three low power Schottky TTL loads or the equivalent. For large fan outputs, buses, or transmission lines, use an appropriate buffer to maintain the excellent speed and stability of the comparator.
With the rated 5 pF load capacitance applied, more than half of the total device propagation delay is output stage slew time, even at $2.5 \mathrm{~V} \mathrm{~V}_{\mathrm{CC}}$. Because of this, the total prop delay decreases as $\mathrm{V}_{\mathrm{CCO}}$ decreases, and instability in the power supply may appear as excess delay dispersion.

This delay is measured to the $50 \%$ point for the supply in use; therefore, the fastest times are observed with the $\mathrm{V}_{\mathrm{CC}}$ supply at 2.5 V , and larger values are observed when driving loads that switch at other levels.
When duty cycle accuracy is critical, the logic being driven should switch at $50 \%$ of $\mathrm{V}_{\mathrm{CC}}$ and load capacitance should be minimized. When in doubt, it is best to power $\mathrm{V}_{\mathrm{CCO}}$ or the entire device from the logic supply and rely on the input PSRR and CMRR to reject noise.

Overdrive and input slew rate dispersions are not significantly affected by output loading and $\mathrm{V}_{\mathrm{CC}}$ variations.
The TTL-/CMOS-compatible output stage is shown in the simplified schematic diagram (Figure 17). Because of its inherent symmetry and generally good behavior, this output stage is readily adaptable for driving various filters and other unusual loads.


Figure 17. Simplified Schematic Diagram of TTL-/CMOS-Compatible Output Stage

## USING/DISABLING THE LATCH FEATURE

The latch input is designed for maximum versatility. It can safely be left floating for fixed hysteresis or be tied to $\mathrm{V}_{\mathrm{CC}}$ to remove the hysteresis, or it can be driven low by any standard TTL/CMOS device as a high speed latch.
In addition, the pin can be operated as a hysteresis control pin with a bias voltage of 1.25 V nominal and an input resistance of approximately $7000 \Omega$. This allows the comparator hysteresis to be easily and accurately controlled by either a resistor or an inexpensive CMOS DAC.
Hysteresis control and latch mode can be used together if an open drain, an open collector, or a three-state driver is connected parallel to the hysteresis control resistor or current source.
Due to the programmable hysteresis feature, the logic threshold of the latch pin is approximately 1.1 V regardless of $\mathrm{V}_{\mathrm{CC}}$.

## OPTIMIZING PERFORMANCE

As with any high speed comparator, proper design and layout techniques are essential for obtaining the specified performance. Stray capacitance, inductance, inductive power and ground impedances, or other layout issues can severely limit performance and often cause oscillation. Large discontinuities along input and output transmission lines can also limit the specified pulsewidth dispersion performance. The source impedance should be minimized as much as is practicable. High source impedance, in combination with the parasitic input capacitance of the comparator, causes an undesirable degradation in bandwidth at the input, thus degrading the overall response. Thermal noise from large resistances can easily cause extra jitter with slowly slewing input signals; higher impedances encourage undesired coupling.

## COMPARATOR PROPAGATION DELAY DISPERSION

The ADCMP600/ADCMP601/ADCMP602 comparators are designed to reduce propagation delay dispersion over a wide input overdrive range. Propagation delay dispersion is the variation in propagation delay that results from a change in the degree of overdrive or slew rate (that is, how far or how fast the input signal exceeds the switching threshold).
Propagation delay dispersion is a specification that becomes important in high speed, time-critical applications, such as data communication, automatic test and measurement, and instrumentation. It is also important in event-driven applications, such as pulse spectroscopy, nuclear instrumentation, and medical imaging. Dispersion is defined as the variation in propagation delay as the input overdrive conditions are changed (Figure 18 and Figure 19).
The device dispersion is typically $<2 \mathrm{~ns}$ as the overdrive varies from 10 mV to 125 mV . This specification applies to both positive and negative signals because the device has very closely matched delays both positive-going and negative-going inputs.


Figure 18. Propagation Delay—Overdrive Dispersion


Figure 19. Propagation Delay—Slew Rate Dispersion

## COMPARATOR HYSTERESIS

The addition of hysteresis to a comparator is often desirable in a noisy environment, or when the differential input amplitudes are relatively small or slow moving. Figure 20 shows the transfer function for a comparator with hysteresis. As the input voltage approaches the threshold ( 0.0 V , in this example) from below the threshold region in a positive direction, the comparator switches from low to high when the input crosses $+\mathrm{V}_{\mathrm{H}} / 2$, and the new switching threshold becomes $-\mathrm{V}_{\mathrm{H}} / 2$. The comparator remains in the high state until the new threshold, $-\mathrm{V}_{\mathrm{H}} / 2$, is crossed from below the threshold region in a negative direction. In this manner, noise or feedback output signals centered on 0.0 V input cannot cause the comparator to switch states unless it exceeds the region bounded by $\pm \mathrm{V}_{\mathrm{H}} / 2$.


Figure 20. Comparator Hysteresis Transfer Function
The customary technique for introducing hysteresis into a comparator uses positive feedback from the output back to the input. One limitation of this approach is that the amount of hysteresis varies with the output logic levels, resulting in hysteresis that is not symmetric about the threshold. The external feedback network can also introduce significant parasitics that reduce high speed performance and induce oscillation in some cases.

These ADCMP600 features a fixed hysteresis of approximately 2 mV . The ADCMP601 and ADCMP602 comparators offer a programmable Hysteresis feature that can significantly improve accuracy and stability. Connecting an external pull-down resistor or a current source from the LE/HYS pin to GND, varies the amount of hysteresis in a predictable, stable manner.

## ADCMP600/ADCMP601/ADCMP602

Leaving the LE/HYS pin disconnected results in a fixed hysteresis of 2 mV ; driving this pin high removes hysteresis. The maximum hysteresis that can be applied using this pin is approximately 160 mV . Figure 21 illustrates the amount of hysteresis applied as a function of the external resistor value, and Figure 11 illustrates hysteresis as a function of the current.

The hysteresis control pin appears as a 1.25 V bias voltage seen through a series resistance of $7 \mathrm{k} \Omega$. The bias voltage changes $\pm 20 \%$ throughout the hysteresis control range. The advantages of applying hysteresis in this manner are improved accuracy, improved stability, reduced component count, and maximum versatility. An external bypass capacitor is not recommended on the HYS pin because it impairs the latch function and often degrades the jitter performance of the device. As described in the Using/Disabling the Latch Feature section, hysteresis control need not compromise the latch function.

## CROSSOVER BIAS POINT

In both op amps and comparators, rail-to-rail inputs of this type have a dual front-end design. Certain devices are active near the $\mathrm{V}_{\mathrm{CC}}$ rail and others are active near the GND rail. At some predetermined point in the common-mode range, a crossover occurs. At this point, normally $\mathrm{V}_{\mathrm{CC}} / 2$, the direction of the bias current reverses and the measured offset voltages and currents change.

The ADCMP600/ADCMP601/ADCMP602 comparators slightly elaborate on this scheme. Crossover points can be found at approximately 0.8 V and 1.6 V .


Figure 21. Hysteresis vs. $R_{\text {HYS }}$ Control Resistor

## MINIMUM INPUT SLEW RATE REQUIREMENT

With the rated load capacitance and normal good PC Board design practice, as discussed in the Optimizing Performance section, these comparators should be stable at any input slew rate with no hysteresis. Broadband noise from the input stage is observed in place of the violent chattering seen with most other high speed comparators. With additional capacitive loading or poor bypassing, oscillation is observed. This oscillation is due to the high gain bandwidth of the comparator in combination with feedback parasitics in the package and PC board. In many applications, chattering is not harmful.

## ADCMP600/ADCMP601/ADCMP602

## TYPICAL APPLICATION CIRCUITS



Figure 22. Self-Biased, 50\% Slicer


Figure 23. LVDS-to-CMOS Receiver


Figure 25. Oscillator and Pulse-Width Modulator


Figure 26. Hysteresis Adjustment with Latch

## ADCMP600/ADCMP601/ADCMP602

## OUTLINE DIMENSIONS



Figure 28. 5-Lead Small Outline Transistor Package (SOT-23) (RJ-5)
Dimensions shown in millimeters


Figure 29. 6-Lead Thin Shrink Small Outline Transistor Package (SC70) (KS-6)
Dimensions shown in millimeters


Figure 30. 8-Lead Mini Small Outline Package (MSOP) (RM-8)
Dimensions shown in millimeters

## ADCMP600/ADCMP601/ADCMP602

ORDERING GUIDE

| Model ${ }^{1}$ | Temperature Range | Package Description | Package Option | Branding |
| :---: | :---: | :---: | :---: | :---: |
| ADCMP600BRJZ-R2 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 5-Lead SOT23 | RJ-5 | GOC |
| ADCMP600BRJZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 5-Lead SOT23 | RJ-5 | GOC |
| ADCMP600BRJZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 5-Lead SOT23 | RJ-5 | GOC |
| ADCMP600BKSZ-R2 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 5-Lead SC70 | KS-5 | GOC |
| ADCMP600BKSZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 5-Lead SC70 | KS-5 | GOC |
| ADCMP600BKSZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 5-Lead SC70 | KS-5 | GOC |
| ADCMP601BKSZ-R2 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 6-Lead SC70 | KS-6 | GON |
| ADCMP601BKSZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 6-Lead SC70 | KS-6 | GON |
| ADCMP601BKSZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 6-Lead SC70 | KS-6 | GON |
| ADCMP602BRMZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | GF |
| ADCMP602BRMZ-REEL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | GF |
| ADCMP602BRMZ-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | GF |
| EVAL-ADCMP600BRJZ |  | Evaluation Board |  |  |
| EVAL-ADCMP600BKSZ |  | Evaluation Board |  |  |
| EVAL-ADCMP601BKSZ |  | Evaluation Board |  |  |
| EVAL-ADCMP602BRMZ |  | Evaluation Board |  |  |

${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.


[^0]:    ${ }^{1} \mathrm{~V}_{\mathrm{IN}}=100 \mathrm{mV}$ square input at $50 \mathrm{MHz}, \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}, \mathrm{CL}=5 \mathrm{pF}, \mathrm{V}_{\mathrm{CCI}}=\mathrm{V}_{\mathrm{CCO}}=2.5 \mathrm{~V}$, unless otherwise noted.

