## Dual 1.5MHz, 600mA Synchronous Step-Down Regulator

## General Description

The WD2011EA contains two independent high efficiency monolithic synchronous buck regulator using two 1.5 MHz constant frequency, current mode architecture. The 2.7 V to 5.5 V input voltage range makes the WD2011EA ideally suited for single Li-lon battery-powered applications. Supply current with no load is $22 \mu \mathrm{~A}$, dropping to $<1 \mu \mathrm{~A}$ in shutdown. PWM (Pulse Width Modulation) operation provides very low output ripple voltage for noise sensitive applications. 100\% duty cycle capability provides low dropout operation, extending battery life in portable systems.

The switching frequency is internally set at 1.5 MHz , allowing the use of tiny surface mount inductors and capacitors. Low output voltages are easily supported with the 0.6 V feedback reference voltage. The WD2011EA is available in DFN3x3-10L package. Internal synchronous switch increases efficiency and eliminates the need for an external Schottky diode.

## Ordering Information



## Features

- 600 mA Output Current

■ High Efficiency: Up to 95\%

- DFN3x3-10L Package
- 1.5MHz Constant Frequency Operation
- 2.7V to 5.5V Input Voltage Range

■ Low Dropout Operation: 100\% Duty Cycle
■ Low Quiescent Current: Only 22 $\mu \mathrm{A}$ During Operation

- Shutdown Mode Draws $<1 \mu \mathrm{~A}$ Supply Current
- No Schottky Diode Required
- 0.6V Reference Allows Low Output Voltages

■ Over temperature Protected

- Adjustable Output Voltage.

■ Current Mode Operation for Excellent Line and Load Transient Response

## Applications

- Cellular Telephones
- Personal Information Appliances

■ Wireless and DSL Modems

- Digital Still Cameras
- MP3 Players
- Portable Instruments


## Marking Information

For marking information, contact our sales representative directly or through a willsemi distributor located in your area, otherwise visit our website for detail.

## Typical Application Circuit



Figure 1. High Efficient Step-Down Converter
Absolute Maximum Ratings (Note 1)- $\mathrm{V}_{\text {IN } 1 / \mathrm{IN} 2}$ to GND0.3 V to 6 V

- $\quad \mathrm{V}_{\mathrm{EN} 1 / \mathrm{EN} 2}, \mathrm{~V}_{\mathrm{FB} 1 / \mathrm{FB} 2}$ to GND -0.3 V to $\mathrm{V}_{\mathrm{IN}}$

$\qquad$

- VSW1/SW2 to GND -0.3 V to $\left(\mathrm{V}_{\mathrm{IN}}+0.3 \mathrm{~V}\right)$
- P-Channel Switch Source Current (DC)
- N-Channel Switch Sink Current (DC) .800 mA
- Peak SW Sink and Source Current
- Operating Temperature Range (Note 2) ..... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
- Maximum Junction Temperature (Notes 4) ..... $125^{\circ} \mathrm{C}$
- Storage Temperature Range $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
- Lead Temperature (Soldering, 10 sec ). ..... $300^{\circ} \mathrm{C}$


## Electrical Characteristics

$\left(\mathrm{V}_{\mathrm{IN} 1 / \mathbb{N} 2}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=\mathrm{V}_{\mathrm{IN}}, \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\right.$ to $85^{\circ} \mathrm{C}$. Typical parameters are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Voltage Range | $\mathrm{V}_{\text {IN }}$ |  | 2.7 |  | 5.5 | V |
| Under Voltage Lockout Threshold | $\mathrm{V}_{\text {UVLO }}$ | $\mathrm{V}_{\mathrm{IN}}$ rising, hysteresis $=0.1 \mathrm{~V}$ | $\begin{aligned} & 2.25 \\ & 2.60 \end{aligned}$ |  | 2.40 | V |
| Operating Supply Current | $\mathrm{I}_{\mathrm{Q}}$ | $\left(\right.$ Note 3) $\mathrm{V}_{\mathrm{FB} 1 / \mathrm{FB} 2}=60 \%, \mathrm{I}_{\mathrm{OUT}}=0 \mathrm{~A}$ |  | 150 | 250 | $\mu \mathrm{A}$ |
| Standby Supply Current | $\mathrm{I}_{\mathrm{Q}}$ | $\left(\right.$ Note 3) $\mathrm{V}_{\mathrm{FB} 1 / \mathrm{FB} 2}=105 \%$, $\mathrm{I}_{\mathrm{OUT}}=0 \mathrm{~A}$ |  | 22 | 30 | $\mu \mathrm{A}$ |
| Shutdown Supply Current | $\mathrm{I}_{\mathrm{Q}}$ | $\mathrm{V}_{\mathrm{FB}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{OUT}}=0 \mathrm{~A}$ |  | 0.1 | 1 | $\mu \mathrm{A}$ |
| Adjustable Version Regulation Voltage | $\mathrm{V}_{\mathrm{FB}}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 0.584 \\ & 0.582 \\ & 0.580 \end{aligned}$ | $\begin{aligned} & 0.6 \\ & 0.6 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & 0.616 \\ & 0.618 \\ & 0.620 \end{aligned}$ | V <br> V <br> V |
| Output Voltage Line Regulation | $\triangle V_{\text {OUT }}$ | $\mathrm{V}_{\text {IN }}=3 \mathrm{~V}$ to 5 V |  | 0.016 | 0.4 | \%/V |
| Output Voltage Load Regulation | $\mathrm{V}_{\text {LOADREG }}$ | $\mathrm{I}_{\text {OUT }}=10 \mathrm{~mA}$ to 500 mA |  | 0.5 |  | \% |
| Inductor Limit Current | $\mathrm{I}_{\text {LIM }}$ | $\mathrm{V}_{\text {IN }}=3.6 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=90 \%$ <br> of $\mathrm{V}_{\text {OUT(NOM) }}$ | 0.7 | 0.9 | 1.1 | A |
| Oscillator Frequency | $\mathrm{f}_{\text {OSC }}$ | $\mathrm{V}_{\mathrm{FB}}$ or $\mathrm{V}_{\mathrm{OUT}}$ in regulation $\mathrm{V}_{\mathrm{FB}}$ or $\mathrm{V}_{\text {Out }}$ to GND | $\begin{aligned} & 1.2 \\ & 230 \end{aligned}$ | 1.5 <br> 280 | $1.8$ <br> 330 | MHz <br> KHz |
| $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ of P-Channel FET | $\mathrm{R}_{\text {PFET }}$ | $\mathrm{I}_{\text {SW1/SW} 2}=100 \mathrm{~mA}$ |  | 0.37 | 0.6 | $\Omega$ |
| $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ of N-Channel FET | $\mathrm{R}_{\text {NFET }}$ | $\mathrm{I}_{\text {SW } 1 / \mathrm{SW} 2}=-100 \mathrm{~mA}$ |  | 0.36 | 0.6 | $\Omega$ |
| Feedback Leakage Current | $\mathrm{I}_{\mathrm{FB}}$ | $\mathrm{V}_{\text {FB1/FB2 }}=0.65 \mathrm{~V}$ |  |  | $\pm 30$ | nA |
| SW Leakage Current | $\mathrm{I}_{\text {LSW }}$ | $\mathrm{V}_{\text {IN }}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {SW }}=0 \mathrm{~V}$ or 5.5 V |  | $\pm 0.01$ | $\pm 0.1$ | $\mu \mathrm{A}$ |
| EN Threshold Voltage | $\mathrm{V}_{\text {EN }}$ | $\mathrm{V}_{\mathrm{IN}}=2.7$ to 5.5 V | 0.4 | 1 | 1.4 | V |
| EN Leakage Current | $\mathrm{I}_{\mathrm{EN}}$ | $\mathrm{V}_{\mathrm{IN}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=0 \mathrm{~V}$ or $\mathrm{V}_{\text {IN }}$ |  | $\pm 0.01$ | $\pm 0.1$ | $\mu \mathrm{A}$ |

## WD2011EA-10/TR

Note1. Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.
Note2. The WD2011EA is guaranteed to meet performance specifications from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. Specifications over the $-40{ }^{\circ} \mathrm{C}$ to $85{ }^{\circ} \mathrm{C}$ operating temperature range are assured by design, characterization and correlation with statistical process controls.
Note3. Dynamic supply current is higher due to the
gate charge being delivered at the switching frequency.
Note4. This IC includes over temperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed $125^{\circ} \mathrm{C}$ when over temperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability.

Pin Functions

| Pin | Name | Description |
| :---: | :---: | :---: |
| 1 | EN1 | Channel 1 Enable Control Input. Drive EN1 above 1.5V to turn on the Channel 1. Drive EN1 below 0.3 V to turn it off (shutdown current $<0.1 \mu \mathrm{~A}$ ). |
| 2 | FB1 | Channel 1 Feedback Input. Connect FB1 to the center point of the external resistor divider. The feedback voltage is 0.6 V . |
| 3 | IN2 | Channel 2 Supply Input. Bypass to GND with a $2.2 \mu \mathrm{~F}$ or greater ceramic capacitor. |
| 4 | GND2 | Ground |
| 5 | SW2 | Channel 2 Power Switch Output. Inductor connection to drains of the internal PFET and NFET switches. |
| 6 | EN2 | Channel 2 Enable Control Input. Drive EN2 above 1.5V to turn on the Channel 2. Drive EN2 below 0.3 V to turn it off (shutdown current $<0.1 \mu \mathrm{~A}$ ). |
| 7 | FB2 | Channel 2 Feedback Input. Connect FB2 to the center point of the external resistor divider. The feedback voltage is 0.6 V . |
| 8 | IN1 | Channel 1 Supply Input. Bypass to GND with a $2.2 \mu \mathrm{~F}$ or greater ceramic capacitor. |
| 9 | GND1 | Ground 1 |
| 10 | SW1 | Channel 1 Power Switch Output. Inductor connection to drains of the internal PFET and NFET switches. |

## Typical Performance Characteristics






Frequency VS Input Voltage


Supply Current VS Input Voltage


Load Step


PSM Mode Operation

## Function Diagram



## Theory of Operation

## PWM Control Mode

The WD2011EA step-down converter operates with typically 1.5 MHz fixed-frequency pulse width modulation (PWM) at moderate to heavy load currents. Both the main (P-channel MOSFET) and synchronous (N-channel MOSFET) switches are internal. During PWM operation, the converter uses a current-mode control scheme to achieve good line and load regulation. At the beginning of each clock cycle initiated by the clock signal, the main switch is turned on. The current flows from the input capacitor via the main switch through the inductor to the output capacitor and load. During this phase, the current ramps up until the PWM comparator trips and the control logic turns off the switch. After a dead time, which prevents shoot-through current, the synchronous switch is turned on and the inductor current ramps down. The current flows from the inductor to the output capacitor and to the load. It returns back to the inductor through the synchronous
switch.
The next cycle is initiated by the clock signal again turning off the synchronous switch and turning on the main switch.

## Pulse Skipping Mode (PSM)

At light loads, the inductor current may reach zero or reverse on each pulse. The synchronous switch is turned off by the current reversal comparator, $\mathrm{I}_{\text {RCMP }}$, and the switch voltage will ring. This is discontinuous mode operation, and is normal behavior for the switching regulator. At very light loads, the WD2011EA will automatically skip pulses in pulse skipping mode (PSM) operation to maintain output regulation.

## Short-Circuit Protection

When the output is shorted to ground, the frequency of the oscillator is reduced to about 280 KHz . This frequency foldback ensures that the inductor current has more time to decay, thereby preventing runaway. The oscillator's frequency will progressively increase to 1.5 MHz when $\mathrm{V}_{\mathrm{FB}}$ rises above 0 V .

## WD2011EA-10/TR

## Dropout Operation

The device starts to enter $100 \%$ duty-cycle mode once the input voltage comes close to the nominal output voltage. In order to maintain the output voltage, the main switch is turned on $100 \%$ for one or more cycles. The output voltage will then be determined by the input voltage minus the voltage drop across the P-channel MOSFET and the inductor.

## Shutdown Mode

Drive EN to GND to place the WD2011EA in shut-

## Applications Information

External component selection for the application circuit depends on the load current requirements. Certain tradeoffs between different performance parameters can also be made.

## Inductor Selection

The WD2011EA high switching frequency allows the use of a physically small inductor. The inductor ripple current is determined by

$$
\Delta I_{L}=\frac{V_{O U T}}{(f)(L)}\left(1-\frac{V_{O U T}}{V_{I N}}\right)
$$

Where $\triangle I_{L}$ is the peak-to-peak inductor ripple current and f is the switching frequency. The inductor peak-topeak current ripple is typically set to be $40 \%$ of the maximum dc load current. Using this guideline and solving for L ,

$$
L=\frac{V_{\text {OUT }}}{f\left(40 \% I_{L O A D(M A X)}\right)}\left(1-\frac{V_{\text {OUT }}}{V_{I N}}\right)
$$

It is important to ensure that the inductor is capable of handling the maximum peak inductor current, $\mathrm{I}_{\text {LPK }}$, determined by

$$
I_{L P K}=I_{\text {LOAD(MAX) }}+\frac{\Delta I_{L}}{2}
$$

down mode. In shutdown mode, the reference, control circuity, main switch, and synchronous switch turn off and the output becomes high impedance. Input current falls to $0.1 \mu \mathrm{~A}$ (typ) during shutdown mode. Drive EN high to enable the IC.

## Undervoltage Lockout (UVLO)

The WD2011EA do not operate with battery voltages below the UVLO threshold of $2.4 \mathrm{~V}(\mathrm{typ})$. The output remains off until the supply voltage exceeds the UVLO threshold. The UVLO hysteresis is $0.1 \mathrm{~V}(\mathrm{typ})$. This guarantees the integrity of the output voltage regulation.

## Inductor Core Selection

Different core materials and shapes will change the size/current and price/current relationship of an inductor. Toroid or shielded pot cores in ferrite or permalloy materials are small and don't radiate much energy, but generally cost more than powdered iron core inductors with similar electrical characteristics. The choice of which style inductor to use often depends more on the price vs size requirements and any radiated field/EMI requirements than on what the WD2011EA requires to operate.

## Input Capacitor Selection

Capacitor ESR is a major contributor to input ripple in high-frequency DC-DC converters. Ordinary aluminum electrolytic capacitors have high ESR and should be avoided. Low-ESR tantalum or polymer capacitors are better and provide a compact solution for space constrained surface-mount designs. Ceramic capacitors have the lowest overall ESR.

The input filter capacitor reduces peak currents and noise at the input voltage source. Connect a low-ESR bulk capacitor $(2.2 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F})$ to the input. Select this bulk capacitor to meet the input ripple requirements and
voltage rating rather than capacitance value. Use the following equation to calculate the maximum RMS input current:

$$
I_{\text {RMS }}=\frac{I_{\text {OUT }}}{V_{I N}} \sqrt{V_{\text {OUT }} \times\left(V_{I N}-V_{\text {OUT }}\right)}
$$

## Output Capacitor Selection

Ceramic capacitors with low-ESR values have the lowest output voltage ripple and are recommended. At nominal load current, the device operates in PWM mode, and the RMS ripple current is calculated as:

$$
I_{\text {RMSCout }}=V_{\text {OUT }} \times \frac{1-\frac{V_{\text {OUT }}}{V_{I N}}}{L \times f} \times \frac{1}{2 \times \sqrt{3}}
$$

At nominal load current, the device operates in PWM mode, and the overall output voltage ripple is the sum of the voltage spike caused by the output capacitor ESR plus the voltage ripple caused by charging and discharging the output capacitor:

$$
\Delta V=V_{O U T} \times \frac{1-\frac{V_{O U T}}{V_{I N}}}{L \times f} \times\left(\frac{1}{8 \times C_{\text {OUT }} \times f}+E S R\right)
$$

At light load currents, the converter operates in pulse skipping mode, and the output voltage ripple is dependent on the capacitor and inductor values. Larger output capacitor and inductor values minimize the voltage ripple in PSM operation and tighten dc output accuracy in PSM operation.

## Output Voltage Setting

The output voltage can be calculated as:

$$
V_{\text {OUT }}=0.6\left(1+\frac{R 2}{R 1}\right)
$$

The external resistive divider is connected to the output,
allowing remote voltage sensing as shown in Figure 2. To minimize the current through the feedback divider network, R1 should be larger than $100 \mathrm{k} \Omega$. The sum of R1 and R2 should not exceed $1 \mathrm{M} \Omega$, to keep the network robust against noise. An external feedforward capacitor $\mathrm{C}_{\mathrm{FWD}}$, is required for optimum load transient response. The value of $\mathrm{C}_{\mathrm{FWD}}$ should be in the range between 22 pF and 33 pF .
Route the FB line away from noise sources, such as the inductor or the SW line.


Figure 2. Setting the WD2011EA Output Voltage

## PC Board Layout Considerations

A good circuit board layout aids in extracting the most performance from the WD2011EA. Poor circuit layout degrades the output ripple and the electromagnetic interference (EMI) or electromagnetic compatibility (EMC) performance.
The evaluation board layout is optimized for the WD2011EA. Use this layout for best performance. If this layout needs changing, use the following guidelines:

1. Use separate analog and power ground planes. Connect the sensitive analog circuitry (such as voltage divider components) to analog ground; connect the power components (such as input and output bypass capacitors) to power ground. Connect the two ground planes together near the load to reduce the effects of voltage dropped on circuit board traces.
2. Locate $\mathrm{C}_{\mathrm{IN}}$ as close to the $\mathrm{V}_{\mathrm{IN}}$ pin as possible, and use separate input bypass capacitors for the analog and power grounds indicated in Guideline 1.

## WD2011EA-10/TR

3. Route the high current path from $\mathrm{C}_{\mathrm{IN}}$, through L , to the SW and PGND pins as short as possible.
4. Keep high current traces as short and as wide as possible.
5. Place the feedback resistors as close as possible to the FB pin to prevent noise pickup.
6. Avoid routing high impedance traces, such as FB, near the high current traces and components or near the switch node (SW).
7. If high impedance traces are routed near high current and/or the SW node, place a ground plane shield between the traces.

## Applications Information

## The Choose of External resistive divider

| Vout(V) | 1 | 1.2 | 1.5 | 1.8 | 2.5 | 2.8 | 3.3 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{R 1}(\mathbf{K} \Omega)$ | 130 | 330 | 300 | 360 | 470 | 402 | 680 |
| $\mathbf{R 2}(\mathbf{K} \boldsymbol{\Omega})$ | 470 | 330 | 200 | 180 | 150 | 110 | 150 |

## DFN3x3-10L PACKAGE OUTLINE DIMENSIONS



TopView


BottomView


SideView

| Symbol | Dimensions in Millimeters |  |
| :---: | :---: | :---: |
|  | Min. | Max. |
| A | 0.700 | 0.800 |
| A1 | 0.000 | 0.050 |
| A3 | 0.203 Ref. |  |
| D | 2.9 | 3.1 |
| E | 2.9 | 3.1 |
| D1 | 2.3 | 2.5 |
| E1 | 1.6 | 1.8 |
| k | 0.200 Min. |  |
| b | 0.180 | 0.300 |
| e | 0.500 Typ. |  |
| L | 0.300 | 0.500 |

