intطِ # 809XJC/839XJC/879XJC ADVANCED 16-BIT MICROCONTROLLER WITH 8- OR 16-BIT EXTERNAL BUS Automotive - **■** (-40°C to +125°C Case) - 232 Bytes of On-Chip Register RAM - 128 Byte External RAM On-Chip - 12 Kbytes of On-Chip ROM/EPROM - High Performance HMOS Process - Register-to-Register Architecture - 10-Bit A/D Converter with S/H - Five 8-Bit I/O Ports - **20 Interrupt Sources** - 8-Bit Pulse Width Modulated Output - Dedicated Baud Rate Generator - High Speed I/O Subsystem - **■** Full Duplex Serial Port - 6.25 μs 16 x 16 Multiply - # 6.25 μs 32/16 Divide - 16-Bit On-Chip Watchdog Timer - **■** Four 16-Bit Software Timers - Two 16-Bit Counter/Timers - **■** 52-Pin PLCC Package - **■** 68-Pin PLCC and PFP Packages The 8096 family of 16-bit microcontrollers consist of many members, all of which are designed for high speed control functions. The 8X9XJC members, produced for the automotive environment, use Intel's HMOS-III process, with 12 Kbytes of EPROM/ROM or ROMless and 360 total bytes of on-chip RAM. 232 bytes are register RAM and 128 bytes are additional RAM (addressed as external memory) located on-chip. The CPU supports bit, byte, and word operations. Thirty-two bit double words are supported for a subset of the instruction set. With a 12 MHz input frequency, the 8X9XJC can do a 16-bit addition in 1.0 $\mu$ s and a 16 x 16 multiply or 32/16 divide in 6.25 $\mu$ s. Instruction execution times average 1.0 $\mu$ s to 2.0 $\mu$ s in typical applications. Four high-speed capture inputs are provided to record the times at which external events occur, stored in an eight level FIFO. Rising, falling, rising and falling, or every eight rising edges can be recorded every 2.25 $\mu$ s using a 12 MHz input clock. Interrupts can be programmed for every FIFO entry, or every 4th FIFO entry, which makes the JC different than other 8096 devices. Up to 6 high speed pulse generator outputs are provided to trigger external events at preset times. The high speed output unit can simultaneously perform software timer functions, start A/D conversions, or pulse one or more outputs. Up to four 16-bit software timers can be in operation at once. The on-chip A/D converter includes a Sample and Hold (S/H), and converts up to 8 multiplexed analog input channels to a 10-bit digital result. With 12 MHz input frequency, each conversion takes as little as 22 $\mu$ s. A/D conversions can be performed at predetermined times or asynchronously. Also provided on-chip are: a full duplex, double buffered receive serial port with 3 asynchronous and 1 synchronous modes; a 16-bit watchdog timer, and 1 256-state pulse width modulated output signal. For further 8096 device information refer to the 1995 Embedded Microcontrollers Databook, (Order Number 270646). #### NOTICE: This datasheet contains information on products in full production. Specifications within this datasheet are subject to change without notice. Verify with your local Intel sales office that you have the latest datasheet before finalizing a design. Figure 1. 8X9XJC Block Diagram Figure 2. The 8X9XJC Family Nomenclature # **AUTOMOTIVE 8X9XJC** | PFP | 52-pin<br>PLCC | 68-pin<br>PLCC | Description | PFP | 52-pin<br>PLCC | 68-pin<br>PLCC | Description | |-----|----------------|----------------|-----------------|-----|----------------|----------------|-------------| | 1 | 7 | 9 | ACH7/P0.7 | 35 | 32 | 43 | READY | | 2 | 6 | 8 | ACH6/P0.6 | 36 | 31 | 42 | T2RST/P2.4 | | 3 | _ | 7 | ACH2/P0.2 | 37 | _ | 41 | BHE/WRH | | 4 | 5 | 6 | ACH0/P0.0 | 38 | 30 | 40 | WR/WRL | | 5 | 4 | 5 | ACH1/P0.1 | 39 | 29 | 39 | PWM/P2.5 | | 6 | | 4 | ACH3/P0.3 | 40 | 28 | 38 | P2.7/ | | 7 | _ | 3 | NMI | 41 | 27 | 37 | $V_{PP}$ | | 8 | 3 | 2 | ĒĀ | 42 | 26 | 36 | $V_{SS}$ | | 9 | 2 | 1 | V <sub>CC</sub> | 43 | 25 | 35 | HSO.3 | | 10 | 1 | 68 | $V_{SS}$ | 44 | _ | 34 | HSO.2 | | 11 | 52 | 67 | XTAL1 | 45 | 24 | 33 | P2.6 | | 12 | 51 | 66 | XTAL2 | 46 | _ | 32 | P1.7 | | 13 | _ | 65 | CLKOUT | 47 | 23 | 31 | P1.6 | | 14 | | 64 | BUSWIDTH | 48 | 22 | 30 | P1.5 | | 15 | _ | 63 | INST | 49 | _ | 29 | HSO.1 | | 16 | 50 | 62 | ALE/ADV | 50 | _ | 28 | HSO.0 | | 17 | 49 | 61 | RD | 51 | 21 | 27 | HSO.5/HSI.3 | | 18 | 48 | 60 | AD0/P3.0 | 52 | 20 | 26 | HSO.4/HSI.2 | | 19 | 47 | 59 | AD1/P3.1 | 53 | 19 | 25 | HSI.1 | | 20 | 46 | 58 | AD2/P3.2 | 54 | 18 | 24 | HSI.0 | | 21 | 45 | 57 | AD3/P3.3 | 55 | _ | 23 | P1.4 | | 22 | 44 | 56 | AD4/P3.4 | 56 | 17 | 22 | P1.3 | | 23 | 43 | 55 | AD5/P3.5 | 57 | _ | 21 | P1.2 | | 24 | 42 | 54 | AD6/P3.6 | 58 | _ | 20 | P1.1 | | 25 | 41 | 53 | AD7/P3.7 | 59 | | 19 | P1.0 | | 26 | 40 | 52 | AD8/P4.0 | 60 | 16 | 18 | TXD/P2.0 | | 27 | 39 | 51 | AD9/P4.1 | 61 | 15 | 17 | RXD/P2.1 | | 28 | 38 | 50 | AD10/P4.2 | 62 | 14 | 16 | RESET | | 29 | 37 | 49 | AD11/P4.3 | 63 | 13 | 15 | EXTINT/P2.2 | | 30 | 36 | 48 | AD12/P4.4 | 64 | 12 | 14 | $V_{PD}$ | | 31 | 35 | 47 | AD13/P4.5 | 65 | 11 | 13 | VREF | | 32 | 34 | 46 | AD14/P4.6 | 66 | 10 | 12 | ANGND | | 33 | 33 | 45 | AD15/P4.7 | 67 | 9 | 11 | ACH4/P0.4 | | 34 | _ | 44 | T2CLK/P2.3 | 68 | 8 | 10 | ACH5/P0.5 | Figure 3. PLCC and PFP Functional Pinouts Figure 4. Package Diagrams Figure 5. 68-Pin PLCC Package # PIN DESCRIPTIONS | Symbol | Name and Function | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>CC</sub> | Main supply voltage (+5V) | | V <sub>SS</sub> | Digital circuit ground (0V). There are two V <sub>SS</sub> pins, both of which MUST be connected. | | V <sub>PD</sub> | RAM standby supply voltage ( $\pm$ 5V). This voltage must be present during normal operation. In a Power Down condition (i.e., $V_{CC}$ drops to zero volts), if RESET is activated before $V_{CC}$ drops below specification and $V_{PD}$ continues to be held within specification, the upper 16 bytes in the Register File will be retained. RESET must be held low during the Power Down and should not be brought high until $V_{CC}$ is within specification and the oscillator has stabilized. | | V <sub>REF</sub> | Reference for the A/D converter ( $\pm$ 5V). V <sub>REF</sub> is also the supply voltage to the analog portion of the A/D converter and logic used to read Port 0. Must be connected for A/D and Port 0 to function. | | ANGND | Reference ground for the A/D converter. Must be held at nominally the same potential as V <sub>SS</sub> . | | V <sub>PP</sub> | Programming voltage for the EPROM parts. It should be $\pm$ 12.75V for programming. This pin is V <sub>BB</sub> on 8X9X-90 parts. Systems that have this pin connected to ANGND through a capacitor (required on 8X9X-90 parts) do not need to change. | | XTAL1 | Input of the oscillator inverter and the internal clock generator. | | XTAL2 | Output of the oscillator inverter. | | CLKOUT | Output of the internal clock generator. The frequency of CLKOUT is $1/3$ the oscillator frequency. It has a 33% duty cycle. | | RESET | Reset input to the chip. Input low for at least 2 state times will reset the chip. The subsequent low to high transition resynchronizes CLKOUT and commences a 10-state time sequence in which the PSW is cleared, a byte is read from 2018H loading the CCB, and a jump to location 2080H is executed. Input high for normal operation. RESET has an internal pullup. | | BUSWIDTH | Input for bus width selection. If CCR bit 1 is a one, this pin selects the buswidth for the bus cycle in progress. If BUSWIDTH is low, an 8-bit cycle occurs. If BUSWIDTH is high, a 16-bit cycle occurs. If CCR bit 1 is a 0, the bus is always an 8-bit bus. This pin is the TEST pin on the 8X9X-90 parts. Systems with TEST tied to V <sub>CC</sub> need NOT change. Internal Pullup. | | NMI | A positive transition causes a vector to external memory location 0000H. External memory from 00H through 0FFH is reserved for Intel development systems. | | INST | Output high during an external memory read indicates the read is an instruction fetch. INST is valid throughout the bus cycle. INST is activated only during external memory fetches, during internal EPROM/ROM fetches INST is held low. | | ĒĀ | Input for memory select (External Access). EA equal to a TTL-high causes memory accesses to locations 2000H through 4FFFH to be directed to on-chip EPROM/ROM. EA equal to a TTL-low causes accesses to these locations to be directed to off-chip memory. EA = +12.75V causes an execution to begin in the Programming Mode. EA has an internal pulldown, so it defaults to execute from external memory, unless otherwise driven. EA is latched at reset. | # PIN DESCRIPTIONS (Continued) | Symbol | Name and Function | |---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ALE/ADV | Address Latch Enable or Address Valid output, as selected by CCR. Both pin options provide a latch to demultiplex the address from the address/data bus. When the pin is $\overline{ADV}$ , it goes inactive (high) at the end of the bus cycle. $\overline{ADV}$ can be used as a chip select for a single external RAM memory. ALE/ $\overline{ADV}$ is activated only during external memory accesses. | | RD | Read signal output to external memory. $\overline{\text{RD}}$ is activated only during external memory reads. | | WR/WRL | Write and Write Low output to external memory, as selected by the CCR, WR will go low for every external write, while WRL will go low only for external writes where an even byte is being written. WR/WRL is only for external memory writes. | | BHE/WAH | Byte High Enable or Write High output to external memory only, is selected by the CCR. BHE low selects the bank of memory that is connected to the high byte of the data bus. A0 low selects that bank of memory that is connected to the low byte. Thus accesses to a 16-bit wide memory can be to the low byte only (A0 low, BHE high), to the high byte only (A0 high, BHE low) or both bytes (A0 low, BHE low). If the WRH function is selected, the pin will go low if the bus cycle is writing to an odd memory location. | | READY | Ready input to lengthen external memory cycles, for interfacing with slow or dynamic memory, or for bus sharing. If the pin is high. CPU operation continues in a normal manner. If the pin is low prior to the falling edge of CLKOUT, the memory controller goes into a wait state mode until the next positive transition in CLKOUT occurs with READY high. The bus cycle can be lengthened up to 1 μs. When the external memory is not used, READY has no effect. Internal control of the number of wait states inserted into the bus cycle held not ready is available through the CCR. READY has a weak pullup. | | HSI | Inputs to High Speed Input Unit. Four HSI pins are available: HSI.0, HSI.1, HSI.2 and HSI.3. Two of which are shared with the HSO Unit (HSI.2 and HSI.3). The HSI pins are also used as inputs by EPROM parts in Programming Mode. | | HSO | Outputs from High Speed Output Unit. Six HSO pins are available (HSO.0 through HSO.5). HSO.4 and HSO.5 are shared with HSI. | | PORT 0 | 8-bit high impedance input-only port. These pins can be used as digital inputs and/or as analog inputs to the on-chip A/D converter. These pins are also used as inputs to EPROM parts in the Programming Mode. | | PORT 1 | 8-bit quasi-bidirectional port. | | PORT 2 | 8-bit multi-functional port. Six of its pins are shared with other functions. The two remaining are quasi-bidirectional. These pins are also used to input and output control signals on EPROM parts in Programming Mode. | | PORTS 3 and 4 | 8-bit bidirectional I/O ports with open drain outputs. These pins are shared with the multiplexed address/data bus which has strong internal pullups. Ports 3 and 4 are also used as a command, address and data path by EPROM parts operating in the Programming Mode. | # **ELECTRICAL CHARACTERISTICS** #### **ABSOLUTE MAXIMUM RATINGS\*** Case Temperature under Bias ... - 40°C to + 125°C Storage Temperature ...... - 60°C to + 150°C Voltage from V<sub>PP</sub> or EA to V<sub>SS</sub> or ANGND ..... - 0.3V to + 13.0V Voltage from Any Other Pin to V<sub>SS</sub> or ANGND ..... - 0.3V to + 7.0V NOTICE: This is a production data sheet. The specifications are subject to change without notice. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. # **OPERATING CONDITIONS** | Symbol | Parameter | Min | Max | Units | |------------------|-----------------------------|------|-------|-------| | T <sub>C</sub> | Case Temperature under Bias | -40 | + 125 | °C | | V <sub>CC</sub> | Digital Supply Voltage | 4.50 | 5.50 | ٧ | | V <sub>REF</sub> | Analog Supply Voltage | 4.50 | 5.50 | ٧ | | Fosc | Oscillator Frequency | 6.0 | 12.0 | MHz | | V <sub>PD</sub> | Power Down Supply Voltage | 4.50 | 5.50 | | #### NOTE: ANGND and VSS should be nominally at the same potential. # DC CHARACTERISTICS Under Listed Operating Conditions | Symbol | Parameter | Min | Max | Units | Test Conditions | |------------------|------------------------------------------------------------|------|-----------------------|-------|-----------------------------| | lcc | V <sub>CC</sub> Supply Current<br>(-40°C to +125°C Case) | | 260 | mA | All Outputs<br>Disconnected | | I <sub>CC1</sub> | V <sub>CC</sub> Supply Current<br>(T <sub>C</sub> = 125°C) | · | 170 | mA | All Outputs<br>Disconnected | | I <sub>PD</sub> | V <sub>PD</sub> Supply Current | | 1 | mA | Normal Oper. & PD | | I <sub>REF</sub> | V <sub>REF</sub> Supply Current | | 10 | mA | | | V <sub>IL</sub> | Input Low Voltage (except RST) | -0.3 | +0.8 | V | | | V <sub>IL1</sub> | Input Low Voltage (RST) | -0.3 | +0.8 | V | | | V <sub>IH</sub> | Input High Voltage<br>(except RST, NMI, XTAL1) | 2.0 | V <sub>CC</sub> + 0.5 | ٧ | | | V <sub>IH1</sub> | Input High Voltage RST Rising Hysteresis | 2.4 | V <sub>CC</sub> + 0.5 | ٧ | | | V <sub>IH2</sub> | Input High Voltage RST Falling Hysteresis | 2.1 | V <sub>CC</sub> + 0.5 | ٧ | | | V <sub>IH3</sub> | Input High Voltage<br>NMI, XTAL1 | 2.3 | V <sub>CC</sub> + 0.5 | V | | | l <sub>LI</sub> | Input Leakage Current,<br>All HSI, P3, P4 and P2.1 | | ± 10 | μА | $V_{IN} = 0$ to $V_{CC}$ | # DC CHARACTERISTICS Under Listed Operating Conditions (Continued) | Symbol | Parameter | Min | Max | Units | Test Conditions | |---------------------------------|---------------------------------------------------------|-------|------|-------|------------------------------------| | I <sub>LI1</sub> | D.C. Input Leakage Current, All P0 | | +3 | μА | $V_{IN} = 0$ to $V_{CC}$ | | I <sub>IH</sub> | Input High Current to EA | | 100 | μΑ | V <sub>IH</sub> = 2.4V | | l(L | Input Low Current,<br>All P1, P2.6, and P2.7 | | -150 | μΑ | $V_{IL} = 0.45V$ | | I <sub>IL</sub> 1 | Input Low Current to RST | -0.25 | -2 | mA | $V_{IL} = 0.45V$ | | I <sub>IL2</sub> | Input Low Current P2.2,<br>P2.3, P2.4, RDY, Buswidth | | -50 | μΑ | V <sub>IL</sub> = 0.45V | | V <sub>OL</sub> | Output Low Voltage,<br>All Quasi I/O, P3, P4 | | 0.45 | V | $I_{OL} = 0.8 \text{ mA}(1)$ | | V <sub>OL1</sub> <sup>(4)</sup> | Output Low Voltage,<br>All Quasi I/O, P3, P4 | | 0.75 | ٧ | $I_{OL} = 2.0 \text{ mA}(1, 2, 3)$ | | V <sub>OL2</sub> | Output Low Voltage, Standard I/O,<br>Bus, Control Pins | | 0.45 | ٧ | $I_{OL} = 2.0 \text{ mA}(1, 2, 3)$ | | V <sub>OH</sub> | Output High Voltage on Quasi-I/O Pins | 2.4 | | ٧ | $I_{OH} = -20 \mu A^{(1)}$ | | V <sub>OH1</sub> | Output High Voltage, Standard I/O,<br>Bus, Control Pins | 2.4 | | ٧ | $I_{OH} = -200 \mu\text{A}^{(1)}$ | | I <sub>ОН3</sub> | Output High Current on RST | -50 | | μА | $V_{OH} = 2.4V^{(4)}$ | | Cs | Pin Capacitance (Any Pin to V <sub>SS</sub> ) | | 10 | pF | F <sub>TEST</sub> = 1.0 MHz | #### NOTES: - 1. Quasi-bidirectional pins include those on P1, P2.6 and P2.7. Standard Output Pins include RXD (mode 0), TXD, PWM and HSO pins. Note 4 applies to RXD in mode 0. Bus/Cntl pins include CLKOUT, ALE, BHE, RD, WR, INST and AD0~15. - Maximum current per pin must be externally limited to the following values if V<sub>OL</sub> is held above 0.45V. IOL on quasi-bidirectional pins: 4.0 mA IOL on standard output pins and RST: 8.0 mA IOL on Bus/Cntl pins: 2.0 mA 3. During normal (non-transient) operation the following limits apply: Total IOL on P1 must not exceed 4.0 mA Total IOL on P2.0, P2.6, RST, and all HSO pins must not exceed 17.0 mA Total IOI on P2.5 and P2.7 must not exceed 4.0 mA 4. These values are not tested in production, and are based on theoretical estimates and/or laboratory tests. 5. IOL is typically greater than 4.0 mA, but is tested to 0.36 mA. # AC CHARACTERISTICS $V_{CC}$ , $V_{PD} = 5.0V \pm 0.5V$ ; $T_{C} = -40$ °C to $\pm 125$ °C $F_{OSC} = 6.0$ MHz to 12.0 MHz Test Conditions: Load Capacitance on Output Pins = 80 pF; FOSC = 12.0 MHz ## TIMING REQUIREMENTS (Other System Components Must Meet These Specifications) | Symbol | Parameter | Min | Max | Units | |-----------------------|-----------------------------------|-------------------------|--------------------------|-------| | T <sub>CLYX</sub> | READY Hold after CLKOUT Edge | 0 | | ns | | T <sub>LLYV</sub> | End of ALE/ADV to READY Valid | | 2 T <sub>OSC</sub> - 70 | ns | | T <sub>LLYH</sub> | End of ALE/ADV to READY High | 2 T <sub>OSC</sub> + 40 | 4 T <sub>OSC</sub> - 80 | ns | | T <sub>YLYH</sub> | Non-Ready Time | | 1000 | ns | | T <sub>AVDV</sub> (1) | Address Valid to Input Data Valid | | 5 T <sub>OSC</sub> - 120 | ns | #### NOTE: 1. Address valid applies to AD015, BHE and INST. # TIMING REQUIREMENTS (Other System Components Must Meet These Specifications) | Symbol | Parameter | Min | Max | Units | |-----------------------|---------------------------------|-----------------------|--------------------------|-------| | T <sub>RLDV</sub> | RD Active to Input Data Valid | | 3 T <sub>OSC</sub> - 100 | ns | | T <sub>RHDX</sub> | Data Hold after RD Inactive | 0 | | ns | | T <sub>RHDZ</sub> | RD Inactive to Input Data Float | 0 | T <sub>OSC</sub> - 25 | ns | | T <sub>AVGV</sub> (1) | Address Valid to Buswidth Valid | | 2 T <sub>OSC</sub> - 125 | ns | | T <sub>LLGX</sub> | Buswidth Hold after ALE/ADV Low | T <sub>OSC</sub> + 40 | | ns | | T <sub>LLGV</sub> | ALE/ADV Low to Buswidth Valid | | T <sub>OSC</sub> - 95 | ns | #### NOTE: AC CHARACTERISTICS V<sub>CC</sub>, V<sub>PD</sub> = $5.0V \pm 0.5V$ ; T<sub>C</sub> = $-40^{\circ}$ C to $+125^{\circ}$ C F<sub>OSC</sub> = 6.0 MHz to 12.0 MHz Test Conditions: Load Capacitance on Output Pins = 80 pF; FOSC = 12.0 MHz # TIMING REQUIREMENTS (8X9XJC Devices Meet These Specifications) | Symbol | Parameter | Min | Max | Units | |-----------------------|----------------------------------------------------------------------------------|--------------------------|--------------------------|-------| | F <sub>XTAL</sub> | Oscillator Frequency | 6.0 | 12.0 | ns | | Tosc | Oscillator Period | 83 | 166 | ns | | Тонсн | XTAL1 Rising Edge to CLKOUT Rising Edge | 0 | 120 | ns | | Тснсн | CLKOUT Period(2) | 3 T <sub>OSC</sub> (2) | 3 T <sub>OSC</sub> (2) | ns | | TCHCL | CLKOUT High Time | T <sub>OSC</sub> - 35 | T <sub>OSC</sub> + 10 | ns | | TCLLH | CLKOUT Low to ALE High | -30 | 15 | ns | | TLLCH | ALE/ADV Low to CLKOUT High | T <sub>OSC</sub> - 25 | T <sub>OSC</sub> + 45 | ns | | T <sub>LHLL</sub> | ALE/ADV High Time | T <sub>OSC</sub> - 30 | T <sub>OSC</sub> + 35(3) | ns | | T <sub>AVLL</sub> (4) | Address Setup to End of ALE/ADV | T <sub>OSC</sub> - 50 | | ns | | T <sub>RLAZ</sub> (5) | RD or WR Low Address Float | | 25(6) | ns | | T <sub>LLRL</sub> | End of ALE/ADV to RD or WR Active | T <sub>OSC</sub> - 40 | | ns | | T <sub>LLAX</sub> | Address Hold after End of ALE/ADV | T <sub>OSC</sub> - 40 | | ns | | T <sub>WLWH</sub> | WR Pulse Width | 3 T <sub>OSC</sub> 35 | | ns | | TQVWH | Output Data Valid to End of $\overline{W_R}/\overline{W_{RL}}/\overline{W_{RH}}$ | 3 T <sub>OSC</sub> - 60 | | ns | | T <sub>WHQX</sub> | Output Data Hold after $\overline{W}_R/\overline{W}_{RL}/\overline{W}_{RH}$ | T <sub>OSC</sub> - 50 | | ns | | TWHLH | End of $\overline{W}_R/\overline{W}_{RL}/\overline{W}_{RH}$ to ALE/ADV High | T <sub>OSC</sub> - 75 | | ns | | T <sub>RLRH</sub> | RD Pulse Width | 3 T <sub>OSC</sub> - 30 | | ns | | TRHLH | End of RD to ALE/ADV Low | T <sub>OSC</sub> - 45 | | ns | | TCLLL | CLOCKOUT Low to ALE/ADV Low | T <sub>OSC</sub> - 40(6) | T <sub>OSC</sub> + 35(6) | ns | | T <sub>RHBX</sub> | RD High to INST, BHE, AD0-15 Inactive | T <sub>OSC</sub> - 25 | T <sub>OSC</sub> + 30 | ns | <sup>1.</sup> The term "Address Valid" applies to AD0-15, BHE and INST. #### TIMING REQUIREMENTS (8X97JC Devices Meet These Specifications) | Symbol | Parameter | Min | Max | Units | |-------------------|-------------------------------------------------------------------------------------------------|-------------------------|-------------------------|-------| | T <sub>WHBX</sub> | WR High to INST, BHE, AD0-15 Inactive | T <sub>OSC</sub> - 50 | T <sub>OSC</sub> + 100 | ns | | T <sub>HLHH</sub> | $\overline{W}_{RL}$ , $\overline{W}_{RH}$ Low to $\overline{W}_{RL}$ , $\overline{W}_{RH}$ High | 2 T <sub>OSC</sub> - 35 | 2 T <sub>OSC</sub> + 40 | ns | | T <sub>LLHL</sub> | ALE/ADV Low to WRL, WRH Low | 2 T <sub>OSC</sub> - 30 | 2 T <sub>OSC</sub> + 55 | ns | | TQVHL | Output Data Valid to WRL, WRH Low | T <sub>OSC</sub> - 60 | | ns | #### NOTES: - 1. If more than one wait state is desired, add 3 T<sub>OSC</sub> for each additional wait state. - 2. CLKOUT is directly generated as a divide by 3 of the oscillator. The period will be 3 $T_{OSC}$ $\pm$ 10 ns if $T_{OSC}$ is constant and the rise and fall times on XTAL1 are less than 10 ns. - 3. Max spec applies only to ALE. Min spec applied to both ALE and ADV. - 4. The term "Address Valid" applies to AD0-15, BHE, and INST. - 5. The term "Address" in this definition applies to AD0-7 for 8-bit cycles, and AD0-15 for 16-bit cycles. - 6. Typical values. # **WAVEFORM** #### **WAVEFORM—BUSWIDTH PIN** # AC CHARACTERISTICS—SERIAL PORT—SHIFT REGISTER MODE # SERIAL PORT TIMING—SHIFT REGISTER MODE Test Conditions: $T_C = -40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ ; $V_{CC} = 5.0\text{V} \pm 10\%$ ; $V_{SS} = 0.0\text{V}$ ; Load Capacitance = 80 pF | Symbol | Parameter | Min | Max | Units | |-----------------------|------------------------------------------------|--------------------------|-------------------------|-------| | T <sub>XLXL</sub> | Serial Port Clock Period | 8 T <sub>OSC</sub> | | ns | | T <sub>XLXH</sub> | Serial Port Clock Falling Edge to Rising Edge | 4 T <sub>OSC</sub> - 50 | 4 T <sub>OSC</sub> + 50 | ns | | TQVXH | Output Data Setup to Clock Rising Edge | 3 T <sub>OSC</sub> | | ns | | T <sub>XHQX</sub> | Output Data Hold after Clock Rising Edge | 2 T <sub>OSC</sub> - 50 | | ns | | T <sub>XHQV</sub> | Next Output Data Valid after Clock Rising Edge | | 2 T <sub>OSC</sub> + 50 | ns | | T <sub>DVXH</sub> | Input Data Setup to Clock Rising Edge | 2 T <sub>OSC</sub> + 200 | | ns | | T <sub>XHDX</sub> (1) | Input Data Hold after Clock Rising Edge | 0 | | ns | | T <sub>XHQZ</sub> (1) | Last Clock Rising to Output Float | | 5 T <sub>OSC</sub> | ns | #### NOTE: ### WAVEFORM—SERIAL PORT—SHIFT REGISTER MODE #### SERIAL PORT WAVEFORM—SHIFT REGISTER MODE <sup>1.</sup> Parameter not tested. # **EXTERNAL CLOCK DRIVE** | Symbol | Parameter | Min | Max | Units | |---------------------|----------------------|-----|------|-------| | 1/T <sub>OLOL</sub> | Oscillator Frequency | 6.0 | 12.0 | MHz | | T <sub>OHOX</sub> | High Time | 30 | | ns | | T <sub>OLOX</sub> | Low Time | 30 | | ns | | T <sub>OLOH</sub> | Rise Time | | 15 | ns | | T <sub>OHOL</sub> | Fall Time | | 15 | ns | ### **EXTERNAL CLOCK DRIVE WAVEFORMS** # AC TESTING INPUT, OUTPUT WAVEFORMS AC Testing inputs are driven at 2.4V for a logic "1" and 0.45V for a logic "0". Timing measurements are made at 2.0V for a logic "1" and 0.8V for logic "0". #### FLOAT WAVEFORMS For timing purposes a port pin is no longer floating when a 200 mV change from Load Voltage occurs, and begins to float when a 200 mV change from the loading $V_{OH}/V_{OL}$ level occurs $I_{OL}/I_{OH} \leq~\pm~8$ mA. # A/D CONVERTER SPECIFICATIONS The absolute conversion accuracy is dependent on the accuracy of $V_{REF}$ . The specifications given below assume adherence to the Operating Conditions section of this datasheet. Testing is done at $V_{REF} = 5.12V$ . #### **OPERATING CONDITIONS** | V <sub>CC</sub> , V <sub>PD</sub> , V <sub>REF</sub> | 5.0V ± 0.25V | |------------------------------------------------------|---------------------| | VSS, ANGND | | | T <sub>C</sub> | 40°C to + 125°C | | F <sub>OSC</sub> | 6.0 MHz to 12.0 MHz | | Test Conditions: | | | V <sub>RFF</sub> | 5.120V | | | 5.0V | | Parameter | Typicai*(1) | Min | Max | Units** | |---------------------------------------------------------------------------------|-------------------------|--------------------------|--------------------------|----------------------------------| | Resolution | | 1024<br>10 | 1024<br>10 | Level Bits | | Absolute Error | | 0 | ±4 | LSBs | | Full Scale Error | -0.5 ± 0.5 | | | LSBs | | Zero Offset Error | ±0.5 | | | LSBs | | Non-Linearity | | | ±4 | LSBs | | Differential Non-Linearity | | 0 | ±2 | LSBs | | Channel-to-Channel Matching | | 0 | ±1 | LSBs | | Repeatability | ±0.25 | 0 | | LSBs(1) | | Temperature Coefficients:<br>Offset<br>Full Scale<br>Differential Non-Linearity | 0.009<br>0.009<br>0.009 | | | LSB/C(1)<br>LSB/C(1)<br>LSB/C(1) | | Off Isolation | | -60 | | dB(1, 2, 4) | | Feedthrough | -60 | | | dB(1, 2) | | V <sub>CC</sub> Power Supply Rejection | -60 | | | dB(1, 2) | | Input Resistance | | 1K | 5K | Ω(1) | | DC Input Leakage | | 0 | 3 | μΑ | | Sample Delay | | 3 T <sub>OSC</sub> - 50 | 3 T <sub>OSC</sub> + 50 | ns(1, 3) | | Sample Time | | 12 T <sub>OSC</sub> — 50 | 12 T <sub>OSC</sub> + 50 | ns | | Sample Capacitance | | | 2 | pF | #### NOTES: <sup>\*</sup>These values are expected for most parts at 25°C. <sup>\*\*</sup>An "LSB", as used here, has a value of approximately 5 mV. <sup>1.</sup> These values are not tested in production and are based on theoretical estimates and/or laboratory test. <sup>2.</sup> DC to 100 KHz. <sup>3.</sup> For starting the A/D with an HSO Command. <sup>4.</sup> Multiplexer Break-Before-Make Guaranteed. #### **EPROM SPECIFICATIONS** Operating Conditions: Load Capacitance = 150 pF; $T_C$ = 25°C $\pm$ 5°C, $V_{CC}$ , $V_{PD}$ , $V_{REF}$ = 5.0V $\pm$ 0.5V, $V_{SS}$ , ANGND = 0V. $V_{PP} = 12.75V \pm 0.25V; \overline{EA} = 11V \pm 2.0V; F_{OSC} = 6.0 MHz$ # **AC EPROM PROGRAMMING CHARACTERISTICS** | Symbol | Parameter | Min | Max | Units | |-------------------|------------------------------------------|---------------------------|----------|----------------------| | TAVLL | ADDRESS/COMMAND Valid to PALE Low 0 | | Tosc | | | T <sub>LLAX</sub> | ADDRESS/COMMAND Hold after PALE Low | 80 | | Tosc | | T <sub>DVPL</sub> | Output Data Setup before PROG Low 0 | | | Tosc | | T <sub>PLDX</sub> | Data Hold after PROG Falling | 80 | Tosc | | | T <sub>LLLH</sub> | PALE Pulse Width | 180 T <sub>OSC</sub> | | Tosc | | T <sub>PLPH</sub> | PROG Pulse Width | 250 T <sub>OSC</sub> | 100 μs + | 144 T <sub>OSC</sub> | | T <sub>LHPL</sub> | PALE High to PROG Low | PALE High to PROG Low 250 | | Tosc | | T <sub>PHLL</sub> | PROG High to Next PALE Low | 600 | | Tosc | | T <sub>PHDX</sub> | Data Hold after PROG High | 30 | | Tosc | | T <sub>PHVV</sub> | PROG High to PVER/PDO High | 500 | | Tosc | | T <sub>LLVH</sub> | PALE Low to PVER/PDO High | 100 | | Tosc | | T <sub>PLDV</sub> | PROG Low to VER/DUMP Data Valid | 100 | | Tosc | | T <sub>SHLL</sub> | RESET High to First PALE Low (not shown) | 2000 | | Tosc | #### NOTE Run-time programming is done with $F_{OSC}=6.0$ MHz to 12.0 MHz, $V_{CC}$ , $V_{PD}$ , $V_{REF}=5V\pm0.5V$ , $T_{C}=25^{\circ}C\pm5^{\circ}C$ and $V_{PP}=12.75V\pm0.25V$ . For run-time programming over a full operating range, contact factory. #### DC EPROM PROGRAMMING CHARACTERISTICS | Symbol | Parameter | Min | Max | Units | |-----------------|--------------------------------------------|-----|-----|-------| | l <sub>pp</sub> | V <sub>pp</sub> Programming Supply Current | - | 100 | mA | #### NOTE $V_{pp}$ must be within 1V of $V_{CC}$ white $V_{CC} < 4.5V$ $V_{PP}$ must not have a low impedance path to ground or $V_{SS}$ while $V_{CC} > 4.5V$ . See 1992 Embedded Microcontrollers and Processors Handbook, Volume I, Chapter 15 (Order Number 270645-004) for programming information. #### Slave Programming Mode Commands | P4.7 | P4.6 | Action | | |------|------|--------------------------|--| | 0 | 0 | Word Dump | | | 0 | 1 | Data Verify | | | 1 | 0 | Data Program 2000H-3FFFH | | | 1 | 1 | Data Program 4000H-4FFFH | | # intel. # WAVEFORM-EPROM SLAVE PROGRAMMING MODE Figure 6. Frequency vs Temperature @all V<sub>CC</sub>s Figure 7. Max Temperature vs I<sub>CC</sub> #### **FUNCTIONAL DEVIATIONS** The following is a list of all known functional deviations for 8X9XJC devices. #### 1. Indexed, 3 Operand Multiply (Note A, B) In a three word multiply (MUL, MULB, MULU, MULUB) using indexed addressing mode, the displacement portion may not be in the range of 200H through 17FFH, inclusive. If the displacements in this range are necessary, the use of a two operand indexed multiply can be used with a move. # 2. Reads of EPROM/ROM from upper 4K of internal EPROM/ROM with security bits set (Note A) When reads are performed from the upper 4K (4000–4FFFH) of program memory to anywhere in EPROM/ROM space (2000–3FFFH) with the CCB security bits cleared, the memory reads are not valid. The address read will echo back rather than the data. There is no problem with memory reads when the security bits in the CCB (bits 6/7) are set to "11". # 3. BUSWIDTH and 8-bit Bus (Note A) (ROM/ROMIess only) If the BUSWIDTH pin is pulled high externally, or left to float, the internal pullup will pull this pin high. A high condition on this input equates to a 16-bit bus mode externally. During the CHIP CONFIGURATION BYTE fetch cycle, the port circuitry changes the CCB address about 25 ns after RD goes low. If the CCB being read is trying to configure an 8-bit bus, the upper address lines (AD8-AD15) will NOT be latched, during the CCB read. Therefore, if the read from the CCR (2018H) is in a by x8 address space, the BUSWIDTH pin MUST be held low for this read, or the address lines AD8-AD15 must be latched (via a latched external EPROM or TTL latch). #### 4. FIFO/HSI Status Cleared (Note A) It is possible to have a time value in the FIFO with no status bits set in the HSI\_STATUS register. When events are logged, the first event is loaded into the Holding Register, the next is loaded into slot #1 of the FIFO, the next in slot #2, etc. If the Holding Register is read after the #2 slot is loaded, the #1 slot will be moved into the Holding register to be read next. If another event is logged, it will be placed in slot #3, not #1 (the one just vacated). There are 7 slots in the FIFO. If the FIFO is allowed to "roll over", that is a 9th event stored in the #1 slot again, before a cleared FIFO happens, the 9th event will have a valid time with a cleared status bits in the HSI\_STATUS register (Bits 0, 2, 4 and 6 = 0). If the HSI\_STATUS register status bits are cleared, there is no way of matching this time with an HSI input pin. It is important to note that in order to avoid this problem both interrupt routines and polling procedures which allow seven entries in the FIFO MUST clear all event from the FIFO before the next event is logged. If this is not possible, events will have cleared status bits and these routines should also handle that case. To ensure proper operation of the High Speed Input FIFO, it is imperative that no more than seven FIFO entries be placed into an empty FIFO. This includes conditions that enter and clear multiple events but leave one or more entries in the FIFO (i.e., add three entries, read one out, add four more, read one out, is seven entries). All seven must be emptied before allowing further events to occur at the pins. The FIFO is empty even if there is an entry in the Holding Register. (An "event" is defined as a pin transition. An "entry" is defined as one or more pin events loaded into a single FIFO array location.) Allowing more than seven FIFO entries to occur between cleared conditions will result in incorrect status information for either the eighth or ninth entry. This effectively limits the total number of entries to seven. There is one exception that will allow the FIFO to correctly record eight entries. If the first two entries of a cleared FIFO and Holding Register are separated by greater than 16 state times, the ninth entry (rather than the eighth entry) will be recorded with incorrect status information. This is true even if the events followed the first two entries were only separated by eight states. #### 5. RESET (Note A) If the XTAL inputs are driven BEFORE $V_{CC}$ is stable (between 4.5 $V_{DC}$ –5.5 $V_{DC}$ ), the state machine locks the device into a condition which floats the node in control of the pulldown gate on the RESET pin. The pulldown node will remain on until the floating node loses the stored charge and releases the pulldown. All subsequent RESET's after the Power-on-Reset will operate correctly. Make sure that $V_{CC}$ is stable before XTAL is driven. Since RESET is asynchronous, it is possible to apply RESET during writes to quasi-bidirectional port pins. If this occurs, the QBD port pins may not RESET immediately to a logical one. Instead of the low impedance pullup being turned on, only the high impedance device is on, causing the signals on the QBD pins to rise more slowly than usual. #### 6. TIMER2 (T2CLK/HSi.1 and IOC0) (Note A) On a RESET, the source for TIMER2 clocking is undefined. The user MUST write to IOC0 bit 7 to initialize which source (HSI.1 or T2CLK). By the act of for writing IOC0 register, the timer2 counter could increment by one count if the state of the HSI.1 and T2CLK pins are of the opposite state and RESET initialized IOC0 bit 7 to the opposite state that the programmer is initializing it to. Because of the above functionality, and the fact that IOC0 also clears timer2, it is recommended that following the initial write to the IOC0 register a reset of timer2 be performed. Reset of timer2 should NOT be another write to the IOC0 register, this could increment timer2 to 0001H. It is recommended that the reset of timer2 be performed through the HSO unit using a 0EH command. In common programming practices, Intel recommends writing to IOC0 register once during the initialization. After this command, a reset of timer2 should be performed through the HSO unit. If this is not possible because of other bits in IOC0, the programmer is advised to initialize timer2 after the IOC0 writes, or be aware of the possible increment of timer2 due to the write to IOC0. #### 7. HSI Resolution (Note B) The HSI resolution has changed from 8 state times on the JC A-step to 9 state times on the JC B-step. This decreases the maximum HSI input speed from once every 8 state times to once every 9 state times. #### 8. Serial Port Flags (Note B) Reading SP\_STAT may not clear the TI or RI flag if that flag was set within two state times prior to the read. In addition, the parity error bit (RPE/RB8) may not be correct if it is read within two state times after RI is set. #### 9. Checksum on Reserved Locations (Note B) This is a design consideration, not an errata. A test register was added to location 201Ch on the 8X9XJC B-step that controls the readability and writability of certain SFR's during testing. The addition of these bits affects the readability and writability of this reserved location when it is read. If this location is included in a checksum (which it should not), a checksum difference could occur between the B-step and previous steppings. The User Guide states that reserved locations should not be read or written, this statement includes checksum reads also. #### \*NOTE: A = present on A step devices B = present on B step devices The B-step and later devices can be identified by a special mark following the eight digit FPO number on the top of the package. For B-step devices, this mark is a "B". # DIFFERENCES BETWEEN THE 8X9XJC AND THE 8X9XBH EPROM/ROM Size— The 8X9XJC devices have 4 Kbytes more of internal program memory. The address space of internal memory went from 8 Kbytes to 12 Kbytes. Starting at address 2000H and running continously to 4FFFH. No external bus signals (ALE, RD, WR P3, P4, etc.) are generated when addressing within this 12 Kbyte region. Internal RAM- On the 8X9XBH device the internal RAM space goes from physical address location 00H to 00FFH. This is considered register RAM and is accessible through ALL addressing modes (Direct, immediate, indexed, and indirect). This address space also includes Special Function Registers. This space has NOT changed on the 8X9XJC, 128 bytes of RAM was added from memory location 0100H to 017FH to the 8X9XJC device. Since this address range requires 16 bits of address, only 16-bit addressing modes can be used to access this memory (Indexed and Indirect). No eight bit addressing modes (Direct and immediate). This additional memory is as if it were external RAM, but placed internal. NO bus signals will be generated external when addressing this space. The accesses will be transparent to the user. HSI and FIFO— The High Speed Input Unit, including the FIFO has been optimized for automotive applications. The FIFO full bit (IOS1.6) has been changed in meaning. Instead of being set when the FIFO is almost full (6th FIFO entry), the bit is set when the 4th FIFO entry has occurred. Bit 7 of ISO1 has not changed. There is no longer a FIFO full bit since the 4th entry bit replaced it. This also means that when interrupts are used with the FIFO (IOC1.7), there is a holding register loaded interrupt (when IOC1 bit 7 = "0") and a 4th entry interrupt (when IOC1 bit 7 = "1"). Nothing else in the HSI/FIFO has changed. | Function<br>Description | 8X9XJC | 8X9XBH(c-2) | |--------------------------|-----------|-------------| | Hot ICC <sub>1</sub> Max | 170 mA* | 155 mA | | ICC Max | 260 mA | 240 mA | | $\theta_{JA}$ | 36.6 °C/W | 36.1 °C/W | | $\theta_{ m JC}$ | 13.1 °C/W | 13.4 °C/W | <sup>\*</sup>Proposed Specification # **AUTOMOTIVE 8X9XJC** # **DATASHEET REVISION HISTORY** The following are the key differences between this datasheet and the -003 version. - 1. The "preliminary" status was dropped and replaced with production status (no label). - 2. Trademarks were updated. 6