

# **Fast Turn-off Intelligent Controller**

# **DESCRIPTION**

The MP6903 is a low-drop diode e mulator that, combined with an external switch, replaces Schottky diodes in high-efficiency LLC converters. The chip regulates the forward drop of an external switch to about 70mV and switches it off as soon as the voltage goes negative. MP6903 has a light-load sleep mode that reduces the quiescent current to < 300µA.

# **FEATURES**

- Works with Standard and Logic-Level FETS
- Compatible with Energy Star, 1W Standby Requirements
- V<sub>DD</sub> Range from 8V to 24V
- Fast Turn-Off: Total Delay of 20ns
- Max 400kHz Switching Frequency
- <300µA Quiescent Current in Light Load Mode
- Supports DCM, CCM and CrCM Operation
- Supports High-Side and Low-Side Rectification
- Power Savings of Up to 1.5W for a Typical Notebook Adapter

#### **APPLICATIONS**

- Industrial Power Systems
- Distributed Power Systems
- Battery Powered Systems
- LLC Converters

All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under Products, Quality Assurance page.

"MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc.

## TYPICAL APPLICATION





## ORDERING INFORMATION

| Part Number* | Package | Top Marking |
|--------------|---------|-------------|
| MP6903DS     | SOIC8   | MP6903      |

\* For Tape & Reel, add suffix –Z (e.g. MP6903DS–Z); For RoHS Compliant Packaging, add suffix –LF (e.g. MP6903DS–LF–Z)

# PACKAGE REFERENCE



# **ABSOLUTE MAXIMUM RATINGS (1)**

| $V_{DD}$ to $V_{SS}$         | 0.3V to +27V                          |
|------------------------------|---------------------------------------|
| PGND to V <sub>SS</sub>      | 0.3V to +0.3V                         |
| $V_G$ to $V_{SS}$            | 0.3V to $V_{\text{DD}}$               |
| $V_D$ to $V_{SS}$            | 0.7V to +180V                         |
| LL, EN to V <sub>SS</sub>    | 0.3V to +6.5V                         |
| Maximum Operating Frequency. | 400kHz                                |
| Continuous Power Dissipation | (T <sub>A</sub> =25°C) <sup>(2)</sup> |
|                              | 1.4W                                  |
| Junction Temperature         | 150°C                                 |
| Lead Temperature (Solder)    | 260°C                                 |
| Storage Temperature          |                                       |

# Recommended Operation Conditions (3)

| Thermal Resistance (4) | $oldsymbol{	heta}_{JA}$ | $oldsymbol{	heta}_{JC}$ |       |
|------------------------|-------------------------|-------------------------|-------|
| SOIC8                  | 90                      | 45                      | .°C/W |

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction tempe rature T <sub>J</sub>(MAX), the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub>(MAX)=(T<sub>J</sub>(MAX)-T<sub>A</sub>)/θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal sh utdown. Internal thermal shutdo wn circuitr y protects the device from permanent damage.
- The device is not guarant eed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.



# **ELECTRICAL CHARACTERISTICS**

V<sub>DD</sub> = 12V, -40°C ≤T<sub>J</sub>≤ 125°C, unless otherwise noted.

| Parameter Sy                                              | mbol                  | Conditions                              |                                                   | Min                  | Тур  | Max  | Units |
|-----------------------------------------------------------|-----------------------|-----------------------------------------|---------------------------------------------------|----------------------|------|------|-------|
| V <sub>DD</sub> Voltage Range                             |                       |                                         |                                                   | 8                    |      | 24   | V     |
| V <sub>DD</sub> UVLO Rising                               |                       |                                         |                                                   | 4.8                  | 6.0  | 7.0  | V     |
| V <sub>DD</sub> UVLO hysteresis                           |                       |                                         |                                                   | 0.8                  | 1    | 1.2  | V     |
| Operating Current                                         | I <sub>CC</sub>       | C <sub>LOAD</sub> =5nF, f <sub>SV</sub> | <sub>v</sub> =100kHz                              | 8                    |      | 10   | mΑ    |
| Quiescent Current                                         | I <sub>a</sub> V      | <sub>SS</sub> -V <sub>D</sub> =0.5V     |                                                   | 2                    |      | 3    | mA    |
| Object designs Comment                                    |                       | V <sub>DD</sub> =4V                     |                                                   |                      | 190  | 260  | μΑ    |
| Shutdown Current                                          |                       | V <sub>DD</sub> =20V, EN=0V             |                                                   |                      | 350  | 420  |       |
| Light-Load Mode Current                                   |                       | ,                                       |                                                   |                      | 290  | 400  | μA    |
| Thermal Shutdown (5)                                      |                       |                                         |                                                   | 170                  | 180  | 190  | °C    |
| Thermal Shutdown Hysteresis (5)                           |                       |                                         |                                                   | 30                   | 40   | 50   | °C    |
| Enable UVLO Rising                                        |                       |                                         |                                                   | 1.1                  | 1.5  | 1.9  | V     |
| Enable UVLO Hysteresis                                    |                       |                                         |                                                   |                      | 0.2  | 0.4  | V     |
| Internal Pull-up Current on EN Pin                        |                       |                                         |                                                   |                      | 10   | 15   | μA    |
| CONTROL CIRCUITRY SECTION                                 |                       |                                         |                                                   |                      |      |      |       |
| V <sub>SS</sub> –V <sub>D</sub> Forward Voltage           | $V_{\text{fwd}}$      |                                         |                                                   | 55                   | 70   | 85   | mV    |
|                                                           |                       | $C_{LOAD} = 5nF$                        | -20°C≤T <sub>J</sub> ≤125°C                       |                      | 250  | 380  | no    |
|                                                           | $t_Don$               | C <sub>LOAD</sub> - SIIF                | -40°C≤T <sub>J</sub> <-20°C                       | 650                  |      |      | ns    |
| Turn-on delay                                             |                       | 40 =                                    | -20°C≤T, <sub>I</sub> ≤125°C                      |                      | 400  | 680  |       |
|                                                           | t <sub>Don</sub> C    | <sub>LOAD</sub> = 10nF                  | -40°C≤T <sub>J</sub> <-20°C                       | 1200                 |      |      | ns    |
| Input Bias Current on V <sub>D</sub> Pin                  |                       | V <sub>D</sub> = 180V                   | 40 021j · 20 0                                    | 1200                 | 0.5  | 3    | μA    |
| Minimum On-Time                                           | t <sub>MIN</sub>      | $C_{LOAD} = 5nF$                        |                                                   | 0.4                  | 0.8  | 1.2  | μs    |
| Light-Load-Enter Delay                                    | t <sub>LL-Delay</sub> | R <sub>LL</sub> =100kΩ 80               |                                                   |                      | 120  | 150  | μs    |
| Light-Load-Enter Pulse Width                              | t <sub>LL</sub>       | R <sub>LL</sub> =100kΩ 1.3              |                                                   |                      | 1.75 | 2.2  | μs    |
| Light-Load-Enter Pulse Width                              |                       |                                         |                                                   |                      |      |      |       |
| Hysteresis                                                | $t_{LL-H}$            | $R_{LL}$ =100k $\Omega$                 |                                                   |                      | 0.2  |      | μs    |
| Light-Load Resistor Value                                 | R <sub>LL</sub>       |                                         |                                                   | 30                   |      | 300  | kΩ    |
| Light-Load Mode Exit Pulse                                | W                     |                                         |                                                   | -400                 | -250 | -150 | mV    |
| Width Threshold (V <sub>DS</sub> )                        | $V_{LL-DS}$           |                                         |                                                   | -400                 | -230 | -130 | IIIV  |
| Light-Load Mode Enter Pulse                               | $V_{LL-GS}$           |                                         |                                                   |                      | 1.0  |      | V     |
| Width Threshold (V <sub>GS</sub> ) (5)                    | VLL-GS                |                                         |                                                   |                      | 1.0  |      |       |
| GATE DRIVER SECTION                                       |                       | 1                                       |                                                   | 1                    |      | 1    | 1     |
| V <sub>G</sub> (Low)                                      |                       | I <sub>LOAD</sub> =1mA                  |                                                   |                      | 0.05 | 0.1  | V     |
| V <sub>G</sub> (High)                                     |                       | V <sub>DD</sub> >17V                    |                                                   | 13                   | 14.5 | 16   | V     |
|                                                           |                       | V <sub>DD</sub> <17V                    |                                                   | V <sub>DD</sub> -2.2 |      |      |       |
| Turn Off Threshold (V <sub>SS</sub> -V <sub>D</sub> ) (5) |                       |                                         |                                                   | 0                    | 30   | 60   | mV    |
| Turn Off Threshold During                                 |                       |                                         |                                                   |                      | 100  |      | mV    |
| Blanking Time (V <sub>SS</sub> -V <sub>D</sub> ) (5)      |                       | ., .,                                   |                                                   |                      |      |      |       |
| Turn-Off Propagation Delay                                |                       | V <sub>D</sub> =V <sub>SS</sub>         |                                                   |                      | 15   | 465  | ns    |
| Turn-Off, Total Delay                                     | t <sub>Doff</sub>     |                                         | $_{\text{D}}$ =5nF, $R_{\text{GATE}}$ =0 $\Omega$ | 20                   | 60   | 120  | ns    |
|                                                           | t <sub>Doff</sub>     | $V_D = V_{SS}, C_{LOAI}$                | $_{\rm D}$ =10nF, R <sub>GATE</sub> =0 $\Omega$   | 60                   |      | 120  | ns    |
| Pull Down Impedance                                       |                       | 0)/ )/ /2):                             |                                                   |                      | 1    | 2    | Ω     |
| Pull Down Current (5)                                     |                       | 3V <v<sub>G&lt;10V</v<sub>              |                                                   |                      | 2    |      | Α     |

#### Notes:

<sup>5)</sup> Guaranteed by Design and Characterization. Not tested in Production.



# **PIN FUNCTIONS**

| Pin # | Name | Description                                                           |  |
|-------|------|-----------------------------------------------------------------------|--|
| 1     | PGND | Power Ground. Return for driver switch.                               |  |
| 2     | EN   | Enable. Active high.                                                  |  |
| 3     | LL   | Light Load Time Set. Connect a resistor to set the light load timing. |  |
| 4     | VD   | MOSFET Drain Voltage Sense.                                           |  |
| 5     | VSS  | Ground. Also used as reference for VD.                                |  |
| 6 VDD |      | Supply Voltage.                                                       |  |
| 7 NC  |      | No Connection.                                                        |  |
| 8     | VG   | Gate Drive Output.                                                    |  |



## TYPICAL PERFORMANCE CHARACTERISTICS

V<sub>DD</sub> = 12V, unless otherwise noted. V<sub>EWD</sub> vs. Temperature



Turn off threshold vs. Temperature



Quiescent Current vs. Temperature



Shutdown Current vs. Temperature



V<sub>DD</sub> UVLO Rising vs. Temperature



Operation Current vs. Temperature



Light Load Mode Current vs. Temperature



EN UVLO Rising vs. Temperature



Turn On Delay vs. Temperature





# **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

 $V_{DD}$  = 12V, unless otherwise noted.





## **FUNCTIONAL BLOCK DIAGRAM**



Figure 1: Functional Block Diagram

#### **OPERATION**

The MP6903 supports operation in discontinuous current mo de (DCM), continuous current mo de (CCM), an d critical conduction mode (CrCM) condition. O perating in either a DCM or CrCM condition, the control circuitry controls the gate in forward mode and will t urn the gate off when the MOSFET current goes low. In CCM operation, the control circuitry turns off the gate when very fast transients occur.

# **Blanking**

The control circuitry contains a blanking function. When the MOSFET turns on or of f, the blanking function ensures that the previous state extends for some minimum time period. The turnon blanking t ime is ~0.8µs. During the turn -on blanking p eriod, the t urn-off thre shold is n ot changes t he thresho ld totally blan ked, but voltage to approximately 100mV (instead of 0mV). This assure s that the part can always turn off even during the turn-o n blanking period. (The synchronous period is recommended to b greater than 0.8 µs in C CM in the LLC Convert er to avoid shoot-through.)

#### **VD Clamp**

A high-voltage JFET is used at the input because  $V_D$  can go a s high a s 180V. To avoid excessive currents when  $V_G$  goes below -0.7V, add a small resistor between  $V_D$  and the drain of the external MOSFET.

#### **Under-Voltage Lockout (UVLO)**

When  $V_{DD}$  drops below the UVLO threshold, the part goes into sleep mode and a  $10k\Omega$  resist or pulls the  $V_G$  pin low.

## Enable pin

EN is internal pulled up by the regulator from  $V_{DD}$  with a ~15uA current source. Leave this pin open if unused.

When use external sig nal to control EN, it is highly recommended the pull down current be larger than 15uA to make sure the EN pin can be pulled to low.



#### Thermal shutdown

If the junction temperat ure of the chip exceeds 180°C, the VG will be pulled low and the part stops switching. The part will resume normal function af ter the jun ction temp erature has dropped to 150°C.

#### **Turn-On Phase**

When the synchronous MOSFET is on, curre  $\,$  nt flows through its body diode and generates a negative V  $_{DS}$ . This bod y diode voltage drop (< -500mV) is much s maller than the turn -on threshold of the control circuitry (-7 0mV), which then pulls the gate driver voltage high to turn on the synchronous MOSFET after about 250  $\,$  ns turn-on delay (shown in Figure 2).

When the turn-on delay ends, turn-on starts with a blanking t ime (minimu m on-time:  $\sim 0.8 \mu s$ ), and the turn-off threshold changes fro m +30mV t o +100mV. This blanking time helps to avoid errors around the turn-off threshold caused by turn-on ringing of the synchronous MOSFET.



Figure 2: Turn On/Off Timing Diagram

# **Conducting Phase**

When the synchronous MOSF ET turns on, V  $_{DS}$  rises according to the MOSFET's ON resistance. When V  $_{DS}$  rises above the turn-on threshold (-70mV), the control circuitry stops pulling up the gate driver, so the gate voltage is pulled down by the internal pull-down resistance (10k  $\Omega$ ) and leakage to increase the ON resistance of the synchronous MOSFET, which to limit the V  $_{DS}$  slew rate, stabilize s V  $_{DS}$  to around -70mV even when the current through the MOSFET is fairly small. This function limits the driver voltage when the synchronous MOSFET is turned off (this function is still active during turn-on blanking,

which means the gate driver could still be turnedoff even with very s mall duty cycles of t he synchronous MOSFET).

#### **Turn-Off Phase**

When  $V_{DS}$  triggers the turn-off threshold (30mV), the gate voltage is pulled to low after a 20ns turn-off delay ( shown in Figure 2) by the control circuitry.

Figure 3 shows synchronous rectif ication operation at heavy load. The gate driver initially saturates due to the high current. After  $V_{DS}$  rises above -70mV, the gate driver voltage decreases to adjust the  $V_{DS}$  to around -70mV.

Figure 4 shows synchronous rectif ication operation at light load. The gate dr iver voltage never saturates due t o the low current, b ut decreases as soon as the synchronous MOSFET turns on and adjusts the  $V_{\rm DS}$ .



Figure 3: Synchronous Rectification
Operation at Heavy Load



Figure 4: Synchronous Rectification
Operation at Light Load



#### **Light-Load Latch-Off Function**

The gate driver of MP6903 is latched to save the driver loss at light-load condition to improve efficiency. See Figure5, when the synchronous MOSFET's conducting period keeps lower than light load timing ( $T_{LL}$ ) for longer than the light-load-enter delay ( $T_{LL-Delay}$ ), MP6903 enters light-load mode and latches off the gate driver. Here the synchronous MOSFET's conducting period is from turn on of the gate driver to the moment when  $V_{GS}$  drops to below 1V ( $V_{LL-GS}$ ).



Figure 5: MP6903 Enters Light Load Mode

During light -load mode, MP6903 monitors the synchronous MOSFET's body diod e conducting period by sensing the time duration of the  $V_{DS}$  below -250mV( $V_{LL\_DS}$ ). If it is longer than  $T_{LL}+T_{LL-H}$  ( $T_{LL-H}$ , light-load-enter pulse width hysteresis), the light-load mode is finished and gate driver of

MP6903 is unlatched to restart the synchronous rectification, see Figure 6.

For MP690 3, the light load enter timing (T  $_{LL}$ ) is programmable by connecting a resistor (R  $_{LL}$ ) on LL pin, by monitoring t he LL pin current (the LL pin voltage keeps at ~2V internally), T  $_{LL}$  is set as following (a 1nF capacitor is re commended t o decouple the noise on this pin):

$$T_{LL} \approx \mathfrak{R}_{LL}(k) \cdot \frac{2.2us}{100k\Omega}$$



Figure 6: MP6903 Exits Light Load Mode



## PACKAGE INFORMATION

#### SOIC8





TOP VIEW RECOMMENDED LAND PATTERN



**FRONT VIEW** 



SIDE VIEW



**DETAIL "A"** 

#### **NOTE:**

- 1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN BRACKET IS IN MILLIMETERS.
- 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
- 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
- 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX.
- 5) DRAWING CONFORMS TO JEDEC MS-012, VARIATION AA.
- 6) DRAWING IS NOT TO SCALE.

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS product sinto any application. MPS will not assume any legal responsibility for any said applications.