# TF2110/TF2113 ### High-Side and Low-Side Gate Drivers #### **Features** - Drive two N-channel MOSFETs or IGBTs in high-side / low side configuration - The floating high-side, drivers drive gates operating at up to 500V / 600V - 2.5A sink / 2.5A source typical output currents - Outputs tolerant to negative transients - Wide gate driver supply voltage range: 10V to 20V - Wide logic input supply voltage range: 3.3V to 20V - Wide logic supply offset voltage range: -5V to 5V - 10 ns (TF2110) / 20 ns (TF2113) maximum delay matching - 27 ns (typ) rise / 17 ns (typ) fall times with 1000 pF load - 120 ns (typ) turn-on / 94 ns (typ) turn-off delay times - Under-voltage lockout for high- and low-side drivers - Cycle-by-cycle edge-triggered shutdown circuitry - Extended temperature range: -40 °C to +125 °C - Drop-in replacements for IR2110 / IR2113 ### **Applications** - DC-DC Converters - AC-DC Inverters - Motor Controls - Class D Power Amplifiers ### **Description** The TF2110 and TF2113 are high voltage, high-speed MOSFET and IGBT drivers with independent high-side and low-side outputs. The high-side driver features floating supply for operation at up to 500V / 600V. The 10 ns (max) / 20 ns (max) propagation delay matching between the high and the low side drivers allows high frequency operation. The TF2110 and TF2113 logic inputs are compatible with standard CMOS levels (as low as 3.3V) while driver outputs feature high pulse current buffers designed for minimum driver cross-conduction. The TF2110 and TF2113 are offered in 16-pin SOIC wide and 14-pin PDIP packages. They operate over an extended -40 $^{\circ}$ C to +125 $^{\circ}$ C temperature range. PDIP-14 SOIC-16W Year Year Week Week 1 ### **Ordering Information** | PART NUMBER | PACKAGE | PACK / Qty | MARK | |-------------|----------|--------------|----------| | TF2110-3BS | PDIP-14 | Tube / 25 | YYWW | | TF2110-TEU | SOIC-16W | Tube / 47 | TF2110 | | TF2110-TEH | SOIC-16W | T & R / 2500 | ⊕ Lot ID | | TF2113-3BS | PDIP-14 | Tube / 25 | YYWW | | TF2113-TEU | SOIC-16W | Tube / 47 | TF2113 | | TF2113-TEH | SOIC-16W | T & R / 2500 | Lot ID | ## **Pin Diagrams** ## High-Side and Low-Side Gate Drivers **Top View:** PDIP-14 **TF2110 / TF2113** **Top View:** SOIC-16 Wide **TF2110 / TF2113** ## **Pin Descriptions** | PIN NAME | PIN DESCRIPTION | |-----------------|--------------------------------------------------------------------------------| | V <sub>DD</sub> | Logic power supply pin. | | HIN | Logic input pin for the high side gate driver output. HIN and HO are in phase. | | SD | Logic input shutdown pin. | | LIN | Logic input pin for the low side gate driver output. LIN and LO are in phase. | | V <sub>ss</sub> | Logic ground pin. | | V <sub>B</sub> | High side gate driver floating power supply pin. | | НО | High side gate driver output pin. | | V <sub>s</sub> | High side gate driver floating power supply return pin. | | V <sub>cc</sub> | Low side gate driver power supply pin. | | LO | Low side gate driver output pin. | | СОМ | Low side gate driver power supply return pin. | | NC | "No connect" pin. | ### Absolute Maximum Ratings (NOTE1) | $V_{B}$ - High side floating supply voltage (TF2110)0.3V to +525V $V_{B}$ - High side floating supply voltage (TF2113)0.3V to +625V $V_{S}$ - High side floating supply offset voltage $V_{B}$ -25V to $V_{B}$ +0.3V $V_{HO}$ - High side floating output voltage $V_{S}$ -0.3V to $V_{B}$ +0.3V $dV_{S}$ / dt - Offset supply voltage transient50 V/ns | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $V_{\text{CC}}$ - Low side fixed supply voltage0.3V to +25V $V_{\text{LO}}$ - Low side output voltage0.3V to $V_{\text{CC}}$ -0.3V | | $\rm V_{DD}$ - Logic supply voltage0.3V to $\rm V_{SS}+25V$ $\rm V_{SS}$ - Logic supply offset voltage $\rm V_{CC}$ - 25V to $\rm V_{CC}+0.3V$ $\rm V_{IN}$ - Logic input voltage (HIN, LIN and SD) $\rm V_{SS}$ - 0.3V to $\rm V_{DD}+0.3V$ | | $P_D$ - Package power dissipation at $T_A \le 25 ^{\circ}\text{C}$ SOIC-16W | **NOTE1** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. | SOIC-16W Thermal Resistance (NOTE2) | | |----------------------------------------------------|------------------| | $\theta_{IC}$ | 45 °C/W | | θ <sub>JA</sub> | 90 °C/W | | PDIP-14 Thermal Resistance (NOTE2) | | | $\theta_{JC}$ | 35 °C/W | | $ heta_{JA}$ | 75 °C/W | | | | | T <sub>1</sub> - Junction operating temperature | +150 °C | | T <sub>1</sub> - Lead temperature (soldering, 10s) | +300 °C | | T <sub>sta</sub> - Storage temperature range | 55 °C to +150 °C | | ESD Susceptibility | | | HBM <i>(NOTE3)</i> | 2 kV | | MM (NOTE4) | 200V | | CDM <i>(NOTE5)</i> | 1.5 kV | | | | **NOTE2** When mounted on a standard JEDEC 2-layer FR-4 board. **NOTE3** Human Body Model, applicable standard JESD22-A114 **NOTE4** Machine Model, applicable standard JESD22-A115 **NOTE5** Field Induced Charge Device Model, applicable standard JESD22-C101 ### **Recommended Operating Conditions** | Symbol | Parameter | | MIN | TYP | MAX | Unit | |-----------------|--------------------------------------------|--------|---------------------|-----|----------------------|------| | V <sub>B</sub> | High side floating supply absolute voltage | | V <sub>s</sub> + 10 | | V <sub>s</sub> + 20 | V | | V | High side fleating supply offset valte as | TF2110 | Note 6 | | 500 | V | | $V_s$ | High side floating supply offset voltage | TF2113 | Note 6 | | 600 | V | | V <sub>HO</sub> | High side floating output voltage | | V <sub>s</sub> | | V <sub>B</sub> | V | | V <sub>cc</sub> | Low side fixed supply voltage | | 10 | | 20 | V | | V <sub>LO</sub> | Low side output voltage | | 0 | | V <sub>cc</sub> | V | | V <sub>DD</sub> | Logic supply voltage | | V <sub>ss</sub> + 3 | | V <sub>ss</sub> + 20 | V | | V <sub>ss</sub> | Logic supply offset voltage | | -5 <b>(Note 7</b> ) | | 5 | V | | V <sub>IN</sub> | Logic input voltage (HIN, LIN and SD) | | V <sub>ss</sub> | | V <sub>DD</sub> | V | | T <sub>A</sub> | Ambient temperature | | -40 | | 125 | °C | **Note 6** Logic operational for $V_s = -4V$ to +500V. Logic state held for $V_s = -4V$ to $-V_{BS}$ . **Note 7** When $V_{DD}$ < 5V, the minimum $V_{SS}$ offset is limited to $-V_{DD}$ . ### **DC Electrical Characteristics (NOTE8)** $V_{\text{BIAS}}(V_{\text{CC}}, V_{\text{BS}}, V_{\text{DD}}) = 15 \text{V}, T_{\text{A}} = 25 \, ^{\circ}\text{C}$ and $V_{\text{SS}} = \text{COM}$ , unless otherwise specified. | Symbol | Parameter | Conditions | MIN | TYP | MAX | Unit | |---------------------|---------------------------------------------------------------|-------------------------------------------------------------|-----|-----|-----|------| | V <sub>IH</sub> | Logic "1" input voltage | | 9.5 | | | V | | V <sub>IL</sub> | Logic "0" input voltage | | | | 6.0 | V | | V <sub>OH</sub> | High level output voltage, V <sub>BIAS</sub> - V <sub>O</sub> | $I_{O} = 0A$ | | | 1.2 | V | | V <sub>OL</sub> | Low level output voltage, V <sub>o</sub> | $I_{O} = 0A$ | | | 0.1 | V | | I <sub>LK</sub> | Offset supply leakage current | VB = VS = 500V / 600V | | | 50 | μΑ | | I <sub>BSQ</sub> | Quiescent V <sub>BS</sub> supply current | $V_{IN} = 0V \text{ or } V_{DD}$ | | 125 | 230 | μΑ | | I <sub>ccq</sub> | Quiescent V <sub>cc</sub> supply current | $V_{IN} = 0V \text{ or } V_{DD}$ | | 180 | 340 | μΑ | | I <sub>DDQ</sub> | Quiescent V <sub>DD</sub> supply current | $V_{IN} = 0V \text{ or } V_{DD}$ | | 15 | 30 | μΑ | | I <sub>IN+</sub> | Logic "1" input bias current | $V_{IN} = V_{DD}$ | | 20 | 40 | μΑ | | I <sub>IN-</sub> | Logic "0" input bias current | V <sub>IN</sub> = 0V | | | 1 | μΑ | | $V_{BSUV+}$ | V <sub>BS</sub> supply under-voltage positive going threshold | | 7.5 | 8.6 | 9.7 | V | | V <sub>BSUV</sub> - | V <sub>BS</sub> supply under-voltage negative going threshold | | 7.0 | 8.2 | 9.4 | V | | $V_{CCUV+}$ | V <sub>cc</sub> supply under-voltage positive going threshold | | 7.4 | 8.5 | 9.6 | V | | V <sub>CCUV</sub> - | V <sub>cc</sub> supply under-voltage negative going threshold | | 7.0 | 8.2 | 9.4 | V | | I <sub>O+</sub> | Output high short circuit pulsed current | $V_O = 0V, V_{IN} = V_{DD}$<br>PW \leq 10 \text{ \text{µs}} | 2.0 | 2.5 | | А | | I <sub>O-</sub> | Output low short circuit pulsed current | $V_{O} = 15V, V_{IN} = 0V$<br>PW \le 10 \mus | 2.0 | 2.5 | | А | #### **AC Electrical Characteristics** $V_{BIAS}(V_{CC}, V_{BS}, V_{DD}) = 15V, T_A = 25$ °C and $V_{SS} = COM$ , unless otherwise specified. | Symbol | Parameter | | Conditions | MIN | ТҮР | MAX | Unit | |------------------|-----------------------------|--------|------------------------------|-----|-----|-----|------| | t <sub>on</sub> | Turn-on propagation delay | | $V_S = 0V$ | | 120 | 150 | ns | | t <sub>OFF</sub> | Turn-off propagation delay | | V <sub>s</sub> = 500V / 600V | | 94 | 125 | ns | | t <sub>SD</sub> | Shut-down propagation delay | | V <sub>s</sub> = 500V / 600V | | 110 | 140 | ns | | t <sub>r</sub> | Turn-on rise time | | | | 25 | 35 | ns | | t <sub>f</sub> | Turn-off fall time | | | | 17 | 25 | ns | | | Dala material | TF2110 | | | | 10 | ns | | t <sub>DM</sub> | Delay matching | TF2113 | | | | 20 | ns | **Note 8** The $V_{IW}$ $V_{TH}$ , and $I_{IM}$ parameters are referenced to $V_{SS}$ and are applicable to all three logic input pins: HIN, LIN and SD. The $V_0$ and $I_0$ parameters are referenced to COM and are applicable to the respective output pins: HO and LO. ## **Timing Diagram and Waveform Definitions** Figure 1. Input / Output Timing Diagram Figure 2. Switching Time Waveform Definition Figure 3. Shutdown Waveform Definitions Figure 4. Delay Matching Waveform Definitions ### **Functional Block Diagram** ## **Package Dimensions (PDIP-14)** Please contact support@telefunkensemi.com for package availability #### ALL DIMENSIONS ARE IN INCHES UNLESS OTHERWISE NOTED ## **Package Dimensions (SOIC-16 W)** $Please\ contact\ support @telefunkensemi.com\ for\ package\ availability.$ #### ALL DIMENSIONS ARE IN INCHES UNLESS OTHERWISE NOTED #### NOTES: - "D" AND "L" ARE RETERENCE DATAYS AND DO NOT INCLIDE MOLD FLASH OR PROTRUSONS, MOLD FLASH OR PROTRUSONS SHALL NOT EXCEED GLOOP INCHES PER SIDE. - "IS THE NAMED OF TERMINAL POSITIONS. - TO IS THE NAMED OF TENNING POSTORS. FORMED LEADS SHALL BE PLANKE WITH RESPECT TO ONE ANOTHER WITHIN GOOD NOTES (O SEXTING PLANE) QUITODHO ASSEMBLY A GOOD HOURS ATTER TEST. DEARING CONFORMS TO JOSE REY, W-OLD REY, E | N | D VARIATIONS | | | | | |----|--------------|-------|-------|--|--| | | MN | NOM | MAX | | | | 16 | 0.398 | 0.405 | 0.412 | | | | 20 | 0.495 | 0.503 | 0.510 | | | | 24 | 0.599 | 0.606 | 0.613 | | | | 28 | 0.697 | 0.704 | 0.711 | | | Detail "A" Notes High-Side and Low-Side Gate Drivers ### **Important Notice** Telefunken Semiconductors PRODUCTS ARE NEITHER DESIGNED NOR INTENDED FOR USE IN MILITARY AND/OR AEROSPACE, AUTOMOTIVE OR MEDICAL DEVICES OR SYSTEMS UNLESS THE SPECIFIC Telefunken Semiconductors PRODUCTS ARE SPECIFICALLY DESIGNATED BY Telefunken Semiconductors FOR SUCH USE. BUYERS ACKNOWLEDGE AND AGREE THAT ANY SUCH USE OF Telefunken Semiconductors PRODUCTS WHICH Telefunken Semiconductors HAS NOT DESIGNATED FOR USE IN MILITARY AND/OR AEROSPACE, AUTOMOTIVE OR MEDICAL DEVICES OR SYSTEMS IS SOLELY AT THE BUYER'S RISK. Telefunken Semiconductors assumes no liability for application assistance or customer product design. Customers are responsible for their products and applications using Telefunken Semiconductors products. Resale of Telefunken Semiconductors products or services with statements different from or beyond the parameters stated by Telefunken Semiconductors for that product or service voids all express and any implied warranties for the associated Telefunken Semiconductors product or service. Telefunken Semiconductors is not responsible or liable for any such statements. ©2012 Telefunken Semiconductors. All rights reserved. Information and data in this document are owned by Telefunken Semiconductors and may not be edited, reproduced, or redistributed in any way without written consent from Telefunken Semiconductors. For additional information please contact support@telefunkensemi.com or visit www.telefunkensemiconductors.com