Dear customers,

# About the change in the name such as "Oki Electric Industry Co. Ltd." and "OKI" in documents to OKI Semiconductor Co., Ltd. 

The semiconductor business of Oki Electric Industry Co., Ltd. was succeeded to OKI Semiconductor Co., Ltd. on October 1, 2008. Therefore, please accept that although the terms and marks of "Oki Electric Industry Co., Ltd.", "Oki Electric", and "OKI" remain in the documents, they all have been changed to "OKI Semiconductor Co., Ltd.". It is a change of the company name, the company trademark, and the logo, etc., and NOT a content change in documents.

October 1, 2008
OKI Semiconductor Co., Ltd.

## OKI SEMICONDUCTOR CO., LTD.

550-1 Higashiasakawa-cho, Hachioji-shi, Tokyo 193-8550, Japan http://www.okisemi.com/en/

## MSM5265

80-DOT LCD DRIVER

## GENERAL DESCRIPTION

The MSM5265 is an LCD driver which can directly drive up to 80 segments in the static display mode and up to 160 segments in the $1 / 2$ duty dynamic display mode.

The MSM5265 is fabricated with low power CMOS metal gate technology. The MSM5265 consists of a 160-stage shift register, 160-bit data latch, 80 pairs of LCD drivers and a common signal generator.

The display data is serially input from the DATA-IN pin to the 160-stage shift register synchronized with the CLOCK pulse. The data is shifted into the 160-bit data latch by the LOAD signal. Then the latched data is directly output to the LCD from the 80 pairs of LCD drivers as a serial output.

The common signal can be generated by the built-in generator, or externally input. The common synchronization circuit which is used in the dynamic display mode is integrated on the chip.

## FEATURES

- Supply voltage : 3.0 to 6.0 V
- Drives LCD of up to 80 segments (in the static display mode)
- Drives LCD of up to 160 segments (in the $1 / 2$ duty dynamic display mode)
- Simple interface with microcomputer
- Bit-to-bit correspondence between input data and output data

H: Display ON L: Display OFF

- Can be cascade-connected
- Built-in common signal generator
- Can be synchronized with the external common signal
- Testing pins for all-on (SEG-TEST) and all-off (BLANK)
- Applicable as an output expander
- LCD driving voltage can be adjusted by the combination of $\mathrm{V}_{\mathrm{LC} 1}$ and $\mathrm{V}_{\mathrm{LC} 2}$
- Package options:

100-pin plastic QFP (QFP100-P-1420-0.65-K) (Product name : MSM5265GS-K)
100-pin plastic QFP (QFP100-P-1420-0.65-BK) (Product name : MSM5265GS-BK)

BLOCK DIAGRAM


## PIN CONFIGURATION (TOP VIEW)



100-Pin Plastic QFP

## ABSOLUTE MAXIMUM RATINGS

| Parameter | Symbol | Condition | Rating | Unit |
| :--- | :---: | :---: | :---: | :---: |
| Supply Voltage | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{Ta}=25^{\circ} \mathrm{C}$ | -0.3 to +6.5 | V |
| Input Voltage | $\mathrm{V}_{\mathrm{I}}$ | $\mathrm{Ta}=25^{\circ} \mathrm{C}$ | $\mathrm{GND}-0.3$ to $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| Storage Temperature | $\mathrm{T}_{\text {STG }}$ | - | -55 to +150 | ${ }^{\circ} \mathrm{C}$ |

## RECOMMENDED OPERATING CONDITIONS

| Parameter | Symbol | Condition | Range | Unit |
| :--- | :---: | :---: | :---: | :---: |
| Supply Voltage | $\mathrm{V}_{\mathrm{DD}}$ | - | 3 to 6 | V |
| Operating Temperature | $\mathrm{T}_{0 p}$ | - | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
| LCD Driving Voltage | $\mathrm{V}_{\mathrm{LCD}}$ | $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{LC} 2}$ | 3 to $\mathrm{V}_{\mathrm{DD}}$ | V |

## - Oscillation circuit

| Parameter | Symbol | Corresponding pin | Condition | Min. | Typ. | Max. | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Oscillator Resistance | $\mathrm{R}_{0}$ | $\overline{\text { OSC-OUT }}$ | - | 56 | 100 | 220 | $\mathrm{k} \Omega$ |
| Oscillator Capacitance | $\mathrm{C}_{0}$ | OSC-OUT | Film capacitor | 0.001 | - | 0.047 | $\mu \mathrm{~F}$ |
| Current Limiting Resistance | $\mathrm{R}_{1}$ | OSC-IN | $\mathrm{R}_{1} \geq 10 \mathrm{R}_{0}$ | 0.56 | 1 | 2.2 | $\mathrm{M} \Omega$ |
| Common Signal Frequency | fcom | COM-A <br> COM-B | - | 25 | - | 150 | Hz |



## ELECTRICAL CHARACTERISTICS

## DC Characteristics

$\left(\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}\right.$ Ta $=-40$ to $+85^{\circ} \mathrm{C}$ )

| Parameter | Symbol | Condition | Min. | Typ. | Max | Unit | Applicable pin |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| "H" Input Voltage | $\mathrm{V}_{\mathrm{H}}$ | - | 36 | - | $V_{D D}$ | V | SEG-TEST, BLANK, LOAD, DATA-IN, CLOCK, D/S, EXT/INT, OSC-IN |
| "L" Input Voltage | VIL | - | GND | - | 1.0 | V |  |
| Input <br> Leakage <br> Current | IIL | $\mathrm{V}_{\mathrm{I}}=5.0 \mathrm{~V} / 0 \mathrm{~V}$ | - | - | $\pm 1$ | $\mu \mathrm{A}$ |  |
| "H" Output Voltage | $\mathrm{V}_{\text {OH }}$ | $\mathrm{I}_{0}=-100 \mu \mathrm{~A}$ | 4.5 | - | - | V | DATA-OUT1 DATA-OUT2 COM-OUT |
|  |  | $\mathrm{I}_{0}=-200 \mu \mathrm{~A}$ | 4.5 | - | - | V | $\frac{\text { OSC-OUT }}{\text { OSC-OUT }}$ |
|  |  | $\begin{aligned} & V_{L C 1}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{LC} 2}=0 \mathrm{~V} \\ & \mathrm{I}_{0}=-30 \mu \mathrm{~A} \end{aligned}$ | 4.8 | - | - | V | $\mathrm{SEG}_{1}-\mathrm{SEG}_{80}$ |
|  |  | $\begin{aligned} & V_{L C 1}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{LC} 2}=0 \mathrm{~V} \\ & \mathrm{I}_{0}=-150 \mu \mathrm{~A} \end{aligned}$ | 4.8 | - | - | V | $\begin{aligned} & \text { COM-A } \\ & \text { COM-B } \end{aligned}$ |
| "M" Output Voltage | $V_{\text {OM }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{LC} 1}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{LC} 2}=0 \mathrm{~V} \\ & \mathrm{I}_{0}= \pm 150 \mu \mathrm{~A} \end{aligned}$ | 2.3 | - | 2.7 | V | $\begin{aligned} & \text { COM-A } \\ & \text { COM-B } \end{aligned}$ |
| "L" Output Voltage | $V_{0 L}$ | $\mathrm{I}_{0}=100 \mu \mathrm{~A}$ | - | - | 0.5 | V | DATA-OUT1 DATA-OUT2 COM-OUT |
|  |  | $\mathrm{I}_{0}=200 \mu \mathrm{~A}$ | - | - | 0.5 | V | $\frac{\text { OSC-OUT }}{\text { OSC-OUT }}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{LC} 1}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{LC} 2}=0 \mathrm{~V} \\ & \mathrm{I}_{0}=30 \mu \mathrm{~A} \end{aligned}$ | - | - | 0.2 | V | $\mathrm{SEG}_{1}-\mathrm{SEG}_{80}$ |
|  |  | $\begin{aligned} & V_{L C 1}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{LC} 2}=0 \mathrm{~V} \\ & \mathrm{I}_{0}=150 \mu \mathrm{~A} \end{aligned}$ | - | - | 0.2 | V | $\begin{aligned} & \text { COM-A } \\ & \text { COM-B } \end{aligned}$ |
|  |  | $\mathrm{I}_{0}=250 \mu \mathrm{~A}$ | - | - | 0.8 | V | $\overline{\text { SYNC }}$ |
| Output <br> Leakage <br> Current | ILO | $V_{0}=5 \mathrm{~V}$ <br> when internal Tr is off | - | - | 5 | $\mu \mathrm{A}$ | $\overline{\text { SYNC }}$ |
| Segment Output Impedance | Rseg | $\begin{aligned} & V_{\mathrm{LC} 1}=\left(5+\mathrm{V}_{\mathrm{LC} 2}\right) / 2 \\ & \mathrm{~V}_{\mathrm{LC} 2}=0 \text { to } 2 \mathrm{~V} \end{aligned}$ | - | - | 10 | k $\Omega$ | $\mathrm{SEG}_{1}-\mathrm{SEG}_{80}$ |


| Parameter | Symbol | Condition | Min. | Typ. | Max. | Unit | Applicable Pin |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Common Output Impedance | Rcom | $\begin{aligned} & V_{\mathrm{LC} 1}=\left(5+V_{\mathrm{LC} 2}\right) / 2 \\ & V_{\mathrm{LC} 2}=0 \text { to } 2 \mathrm{~V} \end{aligned}$ | - | - | 1.5 | k $\Omega$ | $\begin{aligned} & \text { COM-A } \\ & \text { COM-B } \end{aligned}$ |
| Static Supply Current | $l_{\text {DD1 }}$ | Fix all input levels at either $V_{D D}$ or GND | - | - | 100 | $\mu \mathrm{A}$ | $V_{D D}$ |
| Dynamic Supply Current | IDD2 | No load. $\begin{aligned} & \mathrm{R}_{0}=100 \mathrm{k} \Omega, \\ & \mathrm{C}_{0}=0.01 \mu \mathrm{~F}, \mathrm{R}_{1}=1 \mathrm{M} \Omega \end{aligned}$ | - | 0.12 | 0.5 | mA |  |

## Switching Characteristics

| Parameter | Symbol | Condition | Min. | Max. | Unit | Applicable Pin |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clock Frequency | $\mathrm{f}_{\phi}$ | - | - | 1 | MHz | CLOCK |
| Clock Pulse "H" Time | $\mathrm{f}_{\text {¢ }}$ | - | 0.3 | - | $\mu \mathrm{s}$ |  |
| Clock Pulse "L" Time | $\mathrm{f}_{\text {¢ }}$ | - | 0.5 | - | $\mu \mathrm{S}$ |  |
| Data Setup Time | $\mathrm{f}_{\mathrm{D}-\mathrm{\phi}}$ | - | 0.1 | - | $\mu \mathrm{s}$ | $\begin{aligned} & \text { DATA-IN } \\ & \text { CLOCK } \end{aligned}$ |
| Data Hold Time | $\mathrm{f}_{\phi-\mathrm{D}}$ | - | 0.1 | - | $\mu \mathrm{s}$ |  |
| "H", "L" Propagation Delay Time | $\begin{aligned} & \text { tpHL } \\ & \text { tpLH } \end{aligned}$ | Load capacitance of DATA-OUT1, DATA-OUT2: 15 pF | - | 0.8 | $\mu \mathrm{S}$ | DATA-OUT1 <br> DATA-OUT2 <br> CLOCK |
| LOAD Pulse "H" Time | tL | - | 0.2 | - | $\mu \mathrm{s}$ | LOAD |
| Clock $\rightarrow$ LOAD Time | $\mathrm{t}_{\phi-\mathrm{L}}$ | - | 0.1 | - | $\mu \mathrm{s}$ | $\begin{aligned} & \text { CLOCK } \\ & \text { LOAD } \end{aligned}$ |
| OSC-IN Input Frequency | fosc | - | - | 5 | kHz | OSC-IN |
| SYNC Pulse "L" Time | $\mathrm{t}_{\text {s }}$ | - | 0.2 | - | $\mu \mathrm{S}$ | $\overline{\text { SYNC }}$ |


$\left(\mathrm{V}_{\mathrm{H}}=0.8 \mathrm{~V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{L}}=0.2 \mathrm{~V}_{\mathrm{DD}}\right)$

## FUNCTIONAL DESCRIPTION

Operational Description
The MSM5265 consists of a 160-stage shift register, 160-bit data latch, and 80 pairs of LCD drivers. The display data is input from the DATA-IN pin to the 160-stage shift register at the rising edge of the CLOCK pulse and it is shifted to the 160-bit data latch when the LOAD signal is set at "H" level, then it is directly output from the 80 pairs of LCD drivers to the LCD panel. Input the display data in the order of SEG80, SEG79, SEG78, ..., SEG2, SEG1.


## Pin Functional Description

- OSC-IN, OSC-OUT, OSC-OUT

As shown in the figure below, by connecting the external resistors $R_{0}, R_{1}$ and external capacitor $\mathrm{C}_{0}$ with OSC-IN, OSC-OUT and OSC-OUT respectively, an oscillating circuit to generate the common signal is formed.
This frequency is divided into either $1 / 8$ or $1 / 4$ by the internal dividing circuit. The $1 / 8$ divided frequency is used in the static display mode, while the $1 / 4$ divided frequency is used as the common signal in the $1 / 2$ duty dynamic display mode which is output from the COMOUT pin. (EXT/INT should be set at low level.)
The resistor $\mathrm{R}_{1}$ is used to limit the current on the OSC-IN pin's protecting diodes. The value of the $R_{1}$ should be more than 10 times that of $R_{0}$.
When the external common signal is used, the EXT/INT pin should be set at high level and the external common signal should be input from the OSC-IN pin.
Keep the wiring between the OSC-IN pin and $\mathrm{R}_{1}$ as short as possible, because the OSC-IN pin becomes susceptible to external noise if the value of $R_{1}$ is large.


- D/S

When this pin is set at high level, the MSM5265 operates in the $1 / 2$ duty dynamic display mode, the MSM5265 operates in the static display mode when this pin is set at low level.

## - EXT/INT

When the external common signal is used, fix this pin at high level and input the external common signal from the OSC-IN pin. The input common signal is used as the internal common signal and is output from the COM-OUT pin through the buffer. When the built-in common signal generator is used, fix this pin at low level. When the MSM5265 is used as an output expander, fix this pin at high level and the OSC-IN pin at low level. The output logic can be reveresed in respect to the input data by setting OSC-IN to "H" level.

## - COM-OUT

When two or more MSM5265s are connected in series (cascade connection), this pin should be connected with all of the slave MSM5265's OSC-IN pins.

## - $\overline{\text { SYNC }}$

This pin is an input/output pin which is used when two or more MSM5265s are connected in series (cascade connection) in the $1 / 2$ duty dynamic display mode. All of the involved MSM5265's $\overline{\text { SYNC }}$ pins should be connected by the same line and they should be pulled up with a common resistor, which makes a phase level of all involved MSM5265's COM-A and COM-B pins equal. When a single MSM5265 is used in the dynamic display mode, $\overline{\text { SYNC }}$ should be pulled up with a resistor.
Connect this pin to GND if any of the following conditions is true:

- the MSM5265 is operated in the static display mode
- two or more MSM5265 devices are cascade connected
- a single MSM5265 device is used
- the MSM5265 is used as an output expander
- DATA-IN, CLOCK

The display data is serially input from the DATA-IN pin to the 160-stage shift register at the rising edge of the CLOCK pulse. The high level of the display data is used to turn the display on, while low level of the display data is used to turn off the display.

- DATA-OUT1

The 80th stage of the shift register contents is output from this pin.
When two or more MSM5265s are connected in series (cascade connection) in the static display mode, this pin should be connected to the next MSM5265's DATA-IN pin.

## - DATA-OUT2

The 160th stage of the shift register contents is output from this pin.
When two or more MSM5265s are connected in series (cascade connection) in the $1 / 2$ duty dynamic display mode, this pin should be connected to the next MSM5265's DATA-IN pin.

## - LOAD

The signal for latching the shift register contents is input from this pin.
When LOAD pin is set at high level, the shift register contents are shifted to the 80 sets of LCD drivers. When this pin is set at low level, the last display data is held which was transfered to the 80 sets of LCD drivers when LOAD pin was set at high level.

- $\mathbf{V}_{\mathrm{LC} 2}$

Supply voltage pin for the 80 sets of LCD drivers. The input level to this pin should be the low level output voltage of segment outputs ( $\mathrm{SEG}_{1}$ to $\mathrm{SEG}_{80}$ ) and common outputs (COM-A, COM-B).
In this case, the high level of segment outputs and common outputs is the $V_{D D}$ level, while low level of segment outputs and common outputs is $\mathrm{V}_{\mathrm{LC} 2}$ level. $\mathrm{V}_{\mathrm{LC} 2}$ should be set at higher level than ground level.

## - $\mathrm{V}_{\mathrm{LC} 1}$

Supply voltage pin for the middle level voltage of the common outputs. The input level of this pin is the middle level output voltage of the common outputs (COM-A, COM-B) in the 1/2 duty dynamic display mode.
The value of $\mathrm{V}_{\mathrm{LC} 1}$ is calculated by the following formula:

$$
\mathrm{V}_{\mathrm{LC} 1}=\left(\mathrm{V}_{\mathrm{DD}}+\mathrm{V}_{\mathrm{LC} 2}\right) / 2
$$

In the static display mode, this pin should be open.

## - COM-A, COM-B

LCD driving common signals are output from these pins. These pins should be connected to the common side of the LCD panel.

- In the static display mode

A pulse in phase with the COM-OUT output is output from both COM-A and COM-B. In this case, the high level is $V_{D D}$, and the low level is $V_{L C 2}$.

- In the $1 / 2$ duty dynamic display mode

The COM-A and COM-B output signals are alternately changed within each COM-OUT output cycle, resulting in alternate repetition of select and non-select modes.

In the select mode, a signal in phase with the COM -OUT signal is output at " H " $\left(\mathrm{V}_{\mathrm{DD}}\right)$ and "L" (VLC2).
In the non-select mode, a voltage is output at "M" $\left(\mathrm{V}_{\mathrm{LC} 1}\right)$. In the select mode of COM-A (non-select mode of COM-B), signals that correspond to the 1st- to 80th-bit data of the data latch are output to the segment outputs.
In the select mode of COM-B (non-select mode of COM-A), signals that correspond to the 81st- to 160th-bit data of the data latch are output to the segment outputs.

| Dynamic display mode |
| :---: |
| (D/S : "H") |

COM-OUT
COM-A
COM-B

## - $\mathrm{SEG}_{1}$ to $\mathrm{SEG}_{80}$

LCD segment driving signals are output from these pins and they should be connected to the segment side of the LCD panel.
"H" level : V ${ }_{\mathrm{DD}}$, "L" level : $\mathrm{V}_{\mathrm{LC} 2}$

- In the static display mode

The nth-bit data of the data latch (A) corresponds to the SEG $n$. The data of the data latch (B) is invalid .

A signal out of phase with the COM-OUT signal is output to the segment outputs when the display is turned on, while a signal in phase with it is output when the display is turned off.

- In the $1 / 2$ duty dynamic display mode

Output of the SEG $n$ corresponds to as follows.
When COM-A is in select mode:
nth-bit data of the data latch (A)
When COM-B is in select mode:
nth-bit data of the data latch (B)
When the display is turned on, a signal out of phase with the common signal corresponding to the data is output, while a signal in phase with the common signal is output when the display is turned off.


## - SEG-TEST

This pin is used to test the segment outputs ( $\mathrm{SEG}_{1}$ to $\mathrm{SEG}_{80}$ ). All displays are turned on when this pin is set to high level. The display returns to the condition before the pin was set to high level. When this pin is at high level, the input on the BLANK pin is disabled.

- BLANK

This pin is also used to test the segment outputs ( $\mathrm{SEG}_{1}$ to $\mathrm{SEG}_{80}$ ). All displays are turned off when this pin is set to high level. The display returns to the condition before the pin was set to high level.
When SEG-TEST pin is at high level, the input on this pin is disabled.

## APPLICATION CIRCUITS

1) Single MSM5265 operation in the static display mode

2) Single MSM5265 operation in the $1 / 2$ duty dynamic display mode

3) Cascade connections for MSM5265s in the static display mode

4) Cascade connections for MSM5265s in the $1 / 2$ duty dynamic display mode

5) Output-expander


* The output logic can be reversed with respect to the input data by setting OSC-IN to "H" level.


## REFERENCE DATA

## $I_{D D 2}$ vs. $V_{D D}$



## $\mathrm{f}_{\text {сом }}$ vs. $\mathrm{R}_{\mathbf{0}}, \mathrm{C}_{0}$



## fosc vs. VDD



## PACKAGE DIMENSIONS

(Unit : mm)


Notes for Mounting the Surface Mount Type Package
The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage.
Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).


Notes for Mounting the Surface Mount Type Package
The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage.
Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

