

# PCA9617A Level translating Fm+ I<sup>2</sup>C-bus repeater Rev. 1 – 20 March 2013

# 1. General description

The PCA9617A is a CMOS integrated circuit that provides level shifting between low voltage (0.8 V to 5.5 V) and higher voltage (2.2 V to 5.5 V) Fast-mode Plus (Fm+) I<sup>2</sup>C-bus or SMBus applications. While retaining all the operating modes and features of the I<sup>2</sup>C-bus system during the level shifts, it also permits extension of the I<sup>2</sup>C-bus by providing bidirectional buffering for both the data (SDA) and the clock (SCL) lines, thus enabling two buses of 540 pF at 1 MHz or up to 4000 pF at lower speeds. Using the PCA9617A enables the system designer to isolate two halves of a bus for both voltage and capacitance. The SDA and SCL pins are overvoltage tolerant and are high-impedance when the PCA9617A is unpowered.

The 2.2 V to 5.5 V bus port B drivers have the static level offset, while the adjustable voltage bus port A drivers eliminate the static offset voltage. This results in a LOW on the port B translating into a nearly 0 V LOW on the port A which accommodates the smaller voltage swings of lower voltage logic.

The static offset design of the port B PCA9617A I/O drivers prevents them from being connected to the static or incremented offset of other bus buffers. Port A of two or more PCA9617As can be connected together, however, to allow a star topography with port A on the common bus, and port A can be connected directly to any other buffer with static or incremented offset outputs. Multiple PCA9617As can be connected in series, port A to port B, with no build-up in offset voltage with only time of flight delays to consider.

The PCA9617A drivers are not enabled unless V<sub>CC(A)</sub> is above 0.8 V and V<sub>CC(B)</sub> is above 2.2 V. The EN pin is referenced to V<sub>CC(B)</sub> and can also be used to turn the drivers on and off under system control. Caution should be observed to only change the state of the enable pin when the bus is idle.

The output pull-down on the port B internal buffer LOW is set for approximately 0.55 V, while the input threshold of the internal buffer is set about 90 mV lower (0.45 V). When the port B I/O is driven LOW internally, the LOW is not recognized as a LOW by the input. This prevents a latching condition from occurring. The output pull-down on port A drives a hard LOW and the input level is set at  $0.35V_{CC(A)}$  to accommodate the need for a lower LOW level in systems where the low voltage side supply voltage is as low as 0.8 V.

# 2. Features and benefits

- 2 channel, bidirectional buffer isolates capacitance and allows 540 pF on either side of the device at 1 MHz and up to 4000 pF at lower speeds
- Voltage level translation from 0.8 V to 5.5 V and from 2.2 V to 5.5 V
- Footprint and functional replacement for PCA9517A at Fast-mode speeds
- Port A operating supply voltage range of 0.8 V to 5.5 V with normal levels



### Level translating Fm+ I<sup>2</sup>C-bus repeater

- Port B operating supply voltage range of 2.2 V to 5.5 V with static offset level
- 5 V tolerant I<sup>2</sup>C-bus and enable pins
- 0 Hz to 1000 kHz clock frequency (the maximum system operating frequency may be less than 1000 kHz because of the delays added by the repeater)
- Active HIGH repeater enable input referenced to V<sub>CC(B)</sub>
- Open-drain input/outputs
- Latching free operation
- Supports arbitration and clock stretching across the repeater
- Accommodates Standard-mode, Fast-mode and Fast-mode Plus I<sup>2</sup>C-bus devices, SMBus (standard and high power mode), PMBus and multiple masters
- Powered-off high-impedance I<sup>2</sup>C-bus pins
- ESD protection exceeds 5500 V HBM per JESD22-A114 and 1000 V CDM per JESD22-C101
- Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA
- Packages offered: TSSOP8 and HWSON8

# 3. Ordering information

### Table 1.Ordering information

 $T_{amb} = -40 \ ^{\circ}C \ to +85 \ ^{\circ}C.$ 

| Type number | Topside | Package               |                                                                                                                       |           |
|-------------|---------|-----------------------|-----------------------------------------------------------------------------------------------------------------------|-----------|
|             | mark    | Name                  | Description                                                                                                           | Version   |
| PCA9617ADP  | P617A   | TSSOP8 <sup>[1]</sup> | plastic thin shrink small outline package; 8 leads; body width 3 mm                                                   | SOT505-1  |
| PCA9617ATP  | P7A     | HWSON8                | plastic thermal enhanced very very thin small outline package; no leads; 8 terminals; body $2 \times 3 \times 0.8$ mm | SOT1069-2 |

[1] Also known as MSOP8.

## 3.1 Ordering options

| Table 2. Orde | ering options            |         |                                      |                              |                                               |
|---------------|--------------------------|---------|--------------------------------------|------------------------------|-----------------------------------------------|
| Type number   | Orderable<br>part number | Package | Packing method                       | Minimum<br>order<br>quantity | Temperature range                             |
| PCA9617ADP    | PCA9617ADPJ              | TSSOP8  | Reel 13" Q1/T1<br>*standard mark SMD | 2500                         | $T_{amb} = -40 \text{ °C to } +85 \text{ °C}$ |
| PCA9617ATP    | PCA9617ATPZ              | HWSON8  | Reel 7" Q2/T3 *standard mark         | 4000                         | $T_{amb}$ = -40 °C to +85 °C                  |

### Level translating Fm+ I<sup>2</sup>C-bus repeater

# 4. Functional diagram



#### Level translating Fm+ I<sup>2</sup>C-bus repeater

## 5. Pinning information

## 5.1 Pinning



## 5.2 Pin description

#### Table 3. Pin description

| Symbol             | Pin    |                    | Description                            |
|--------------------|--------|--------------------|----------------------------------------|
|                    | TSSOP8 | HWSON8             |                                        |
| V <sub>CC(A)</sub> | 1      | 7                  | port A supply voltage (0.8 V to 5.5 V) |
| SCLA               | 2      | 8                  | serial clock port A bus                |
| SDAA               | 3      | 1                  | serial data port A bus                 |
| GND                | 4      | 2 <mark>[1]</mark> | supply ground (0 V)                    |
| EN                 | 5      | 3                  | active HIGH repeater enable input      |
| SDAB               | 6      | 4                  | serial data port B bus                 |
| SCLB               | 7      | 5                  | serial clock port B bus                |
| V <sub>CC(B)</sub> | 8      | 6                  | port B supply voltage (2.2 V to 5.5 V) |

[1] HWSON8 package die supply ground is connected to both GND pin and exposed center pad. GND pin must be connected to supply ground for proper device operation. For enhanced thermal, electrical, and board level performance, the exposed pad needs to be soldered to the board using a corresponding thermal pad on the board and for proper head conduction through the board, thermal vias need to be incorporated in the printed-circuit board in the thermal pad region.

#### Level translating Fm+ I<sup>2</sup>C-bus repeater

# 6. Functional description

Refer to Figure 1 "Functional diagram of PCA9617A".

The PCA9617A enables I<sup>2</sup>C-bus or SMBus translation down to V<sub>CC(A)</sub> as low as 0.8 V without degradation of system performance. The PCA9617A contains two bidirectional open-drain buffers specifically designed to support up-translation/down-translation between the low voltage (as low as 0.8 V) and a 2.5 V, 3.3 V or 5 V I<sup>2</sup>C-bus or SMBus. All inputs and I/Os are overvoltage tolerant to 5.5 V even when the device is unpowered  $(V_{CC(B)} \text{ and/or } V_{CC(A)} = 0 \text{ V})$ . The PCA9617A includes a power-up circuit that keeps the output drivers turned off until V<sub>CC(B)</sub> is above 2.2 V and until after the internal reference circuits have settled ~400  $\mu$ s, and the V<sub>CC(A)</sub> is above 0.8 V. V<sub>CC(B)</sub> and V<sub>CC(A)</sub> can be applied in any sequence at power-up. After power-up and with the enable (EN) HIGH, a LOW level on port A (below 0.3V<sub>CC(A)</sub>) turns the corresponding port B driver (either SDA or SCL) on and drives port B down to about 0.55 V. When port A rises above 0.3V<sub>CC(A)</sub>, the port B pull-down driver is turned off and the external pull-up resistor pulls the pin HIGH. When port B falls first and goes below 0.4 V, the port A driver is turned on and port A pulls down to ~0 V. The port A pull-down is not enabled unless the port B voltage goes below 0.4 V. If the port B low voltage goes below 0.4 V, the port B pull-down driver is enabled and port B will only be able to rise to 0.55 V until port A rises above  $0.3V_{CC(A)}$ , then port B will continue to rise being pulled up by the external pull-up resistor. The V<sub>CC(A)</sub> is only used to provide the 0.35V<sub>CC(A)</sub> reference to the port A input comparators and for the power good detect circuit. The PCA9617A includes a  $V_{CC(A)}$  overvoltage disable that turns the channel off if  $0.4V_{CC(A)} + 0.8 V > V_{CC(B)}$ . The PCA9617A logic and all I/Os are powered by the  $V_{CC(B)}$  pin.

### 6.1 Enable

The EN pin is active HIGH with thresholds referenced to V<sub>CC(B)</sub> and an internal pull-up to V<sub>CC(B)</sub> that maintains the device active unless the user selects to disable the repeater to isolate a badly behaved slave on power-up until after the system power-up reset. It should never change state during an I<sup>2</sup>C-bus operation because disabling during a bus operation will hang the bus and enabling part way through a bus cycle could confuse the I<sup>2</sup>C-bus parts being enabled. The enable does not switch the internal reference circuits so the ~400 µs delay is only seen when V<sub>CC(B)</sub> comes up.

The enable pin should only change state when the global bus and the repeater port are in an idle state to prevent system failures.

## 6.2 I<sup>2</sup>C-bus systems

As with the standard I<sup>2</sup>C-bus system, pull-up resistors are required to provide the logic HIGH levels on the buffered bus (standard open-collector configuration of the I<sup>2</sup>C-bus). The size of these pull-up resistors depends on the system, but each side of the repeater must have a pull-up resistor. This part designed to work with Standard mode, Fast-mode and Fast-mode Plus I<sup>2</sup>C-bus devices in addition to SMBus devices. Standard mode and Fast-mode I<sup>2</sup>C-bus devices only specify 3 mA output drive; this limits the termination current to 3 mA in a generic I<sup>2</sup>C-bus system where Standard-mode devices, Fast-mode devices and multiple masters are possible. When only Fast-mode Plus devices are used with 30 mA at 5 V drive strength, then lower value pull-up resistors can be used. The

B-side RC should not be less than 67.5 ns because shorter RCs increase the turnaround bounce when the B-side transitions from being externally driven to pulled down by its offset buffer.

Please see Application Note AN255, *"I<sup>2</sup>C/SMBus Repeaters, Hubs and Expanders*" for additional information on sizing resistors and precautions when using more than one PCA9617A in a system or using the PCA9617A in conjunction with other bus buffers.

# 7. Application design-in information

A typical application is shown in <u>Figure 4</u>. In this example, the system master is running on a  $3.3 \text{ V } I^2$ C-bus while the slave is connected to a 1.2 V bus. Both buses run at 1000 kHz. Master devices can be placed on either bus.



The PCA9617A is 5 V tolerant, so it does not require any additional circuitry to translate between 0.8 V to 5.5 V bus voltages and 2.2 V to 5.5 V bus voltages.

When port A of the PCA9617A is pulled LOW by a driver on the I<sup>2</sup>C-bus, a comparator detects the falling edge when it goes below  $0.3V_{CC(A)}$  and causes the internal driver on port B to turn on, causing port B to pull down to about 0.5 V. When port B of the PCA9617A falls, first a CMOS hysteresis type input detects the falling edge and causes the internal driver on port A to turn on and pull the port A pin down to ground. In order to illustrate what would be seen in a typical application, refer to Figure 8 and Figure 9. If the bus master in Figure 4 were to write to the slave through the PCA9617A, waveforms shown in Figure 8 would be observed on the A bus. This looks like a normal I<sup>2</sup>C-bus transmission except that the HIGH level may be as low as 0.8 V, and the turn on and turn off of the acknowledge signals are slightly delayed.

The internal comparator requires that  $0.4 \times V_{CC(A)}$  be less than or equal to  $V_{CC(B)} - 0.8$  V for the device to operate. Since A port is 5 V tolerant, the  $V_{CC(A)}$  can be lowered to support device spectrum while still supporting 5 V signals on the A port.

On the B bus side of the PCA9617A, the clock and data lines would have a positive offset from ground equal to the V<sub>OL</sub> of the PCA9617A. After the eighth clock pulse, the data line will be pulled to the V<sub>OL</sub> of the slave device which is very close to ground in this example. At the end of the acknowledge, the level rises only to the LOW level set by the driver in the PCA9617A for a short delay while the A bus side rises above  $0.3V_{CC(A)}$  then it continues

#### Level translating Fm+ I<sup>2</sup>C-bus repeater

HIGH. It is important to note that any arbitration or clock stretching events require that the LOW level on the B bus side at the input of the PCA9617A ( $V_{IL}$ ) be at or below 0.4 V to be recognized by the PCA9617A and then transmitted to the A bus side.

Multiple PCA9617A port A sides can be connected in a star configuration (<u>Figure 5</u>), allowing all nodes to communicate with each other.

Multiple PCA9617As can be connected in series (Figure 6) as long as port A is connected to port B. I<sup>2</sup>C-bus slave devices can be connected to any of the bus segments. The number of devices that can be connected in series is limited by repeater delay/time-of-flight considerations on the maximum bus speed requirements.



## **NXP Semiconductors**

# **PCA9617A**

#### Level translating Fm+ I<sup>2</sup>C-bus repeater



Decoupling capacitors not shown for simplicity, but they are required. It is especially important that the decoupling for the PCA9617A  $V_{CC(B)}$  be close to the  $V_{CC(B)}$  pin.

#### Fig 6. Typical series application



### Level translating Fm+ I<sup>2</sup>C-bus repeater



# 8. Limiting values

#### Table 4.Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol             | Parameter                      | Conditions                         | Min  | Max  | Unit |
|--------------------|--------------------------------|------------------------------------|------|------|------|
| V <sub>CC(B)</sub> | supply voltage port B          |                                    | -0.5 | +7   | V    |
| V <sub>CC(A)</sub> | supply voltage port A          | adjustable                         | -0.5 | +7   | V    |
| V <sub>I/O</sub>   | voltage on an input/output pin | port A and port B; enable pin (EN) | -0.5 | +7   | V    |
| I <sub>I/O</sub>   | input/output current           | port A; port B                     | -    | 50   | mA   |
| I <sub>I</sub>     | input current                  | $EN,V_{CC(A)},V_{CC(B)},GND$       | -    | 50   | mA   |
| P <sub>tot</sub>   | total power dissipation        |                                    | -    | 100  | mW   |
| T <sub>stg</sub>   | storage temperature            |                                    | -55  | +125 | °C   |
| T <sub>amb</sub>   | ambient temperature            | operating in free air              | -40  | +85  | °C   |
| Tj                 | junction temperature           |                                    | -    | +125 | °C   |

# 9. Static characteristics

#### Table 5. Static characteristics

 $V_{CC(A)} = 0.8 \text{ V to } 5.5 \text{ V}_{(1)}^{(1)}; V_{CC(B)} = 2.2 \text{ V to } 5.5 \text{ V}; \text{ GND} = 0 \text{ V}; T_{amb} = -40 \text{ °C to } +85 \text{ °C}; unless otherwise specified.$ Typical values measured with  $V_{CC(A)} = 0.95 \text{ V}$  and  $V_{CC(B)} = 2.5 \text{ V}$  at 25 °C, unless otherwise noted.

| Symbol                           | Parameter                                                             | Conditions                                                                                                               |     | Min                   | Тур  | Max                         | Uni |
|----------------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----|-----------------------|------|-----------------------------|-----|
| Supplies                         |                                                                       |                                                                                                                          |     |                       |      |                             |     |
| V <sub>CC(B)</sub>               | supply voltage port B                                                 |                                                                                                                          |     | 2.2                   | -    | 5.5                         | V   |
| V <sub>CC(A)</sub>               | supply voltage port A                                                 |                                                                                                                          | [2] | 0.8                   | -    | 5.5                         | V   |
| I <sub>CC(A)</sub>               | supply current port A                                                 | V <sub>CC(A)</sub> = 0.95 V                                                                                              |     | -                     | -    | 8                           | μΑ  |
|                                  |                                                                       | V <sub>CC(A)</sub> = 5.5 V                                                                                               |     | -                     | -    | 50                          | μΑ  |
| I <sub>CCH(B)</sub>              | port B HIGH-level<br>supply current                                   | $V_{CC(B)} = 5.5 V;$<br>SDAn = SCLn = $V_{CC(n)}$                                                                        |     | -                     | 1.5  | 2.5                         | mA  |
| I <sub>CCL(B)</sub>              | port B LOW-level<br>supply current                                    | $V_{CC(B)}$ = 5.5 V; one SDA and<br>one SCL = GND; other SDA and<br>SCL open (with pull-up resistors)                    |     | -                     | 1.7  | 2.9                         | mA  |
| Input and                        | output SDAB and SCLB                                                  |                                                                                                                          |     |                       |      |                             |     |
| V <sub>IH</sub>                  | HIGH-level input voltage                                              |                                                                                                                          |     | 0.7V <sub>CC(B)</sub> | -    | 5.5                         | V   |
| V <sub>IL</sub>                  | LOW-level input voltage                                               |                                                                                                                          |     | -0.5                  | -    | +0.4                        | V   |
| V <sub>IK</sub>                  | input clamping voltage                                                | I <sub>I</sub> = -18 mA                                                                                                  |     | -1.2                  | -    | -0.3                        | V   |
| ILI                              | input leakage current                                                 | V <sub>I</sub> = 5.5 V                                                                                                   |     | -                     | -    | ±1                          | μΑ  |
| IIL                              | LOW-level input current                                               | SDA, SCL; $V_I = 0.2 V$                                                                                                  |     | -                     | -    | 10                          | μΑ  |
| V <sub>OL</sub>                  | LOW-level output voltage                                              | $I_{OL}$ = 150 $\mu$ A at $V_{CC(B)}$ = 2.2 V                                                                            | [3] | 0.47                  | -    | -                           | V   |
|                                  |                                                                       | $I_{OL}$ = 13 mA at $V_{CC(B)}$ = 2.2 V                                                                                  | [4] | -                     | 0.54 | 0.60                        | V   |
| V <sub>OL</sub> –V <sub>IL</sub> | difference between<br>LOW-level output and<br>LOW-level input voltage | $V_{OL}$ at $I_{OL}$ = 1 mA;<br>guaranteed by design                                                                     |     | 60                    | 90   | 160                         | mV  |
| C <sub>io</sub>                  | input/output capacitance                                              | $\label{eq:VI} \begin{array}{l} V_{I} = 3 \; V \; \text{or} \; 0 \; V; \; V_{CC(B)} = 3.3 \; V; \\ EN = LOW \end{array}$ |     | -                     | 7    | 10                          | pF  |
|                                  |                                                                       | $V_I = 3 V \text{ or } 0 V; V_{CC} = 0 V$                                                                                |     | -                     | 7    | 10                          | pF  |
| Input and                        | output SDAA and SCLA                                                  |                                                                                                                          |     |                       |      |                             |     |
| V <sub>IH</sub>                  | HIGH-level input voltage                                              |                                                                                                                          |     | $0.7V_{CC(A)}$        | -    | 5.5                         | V   |
| V <sub>IL</sub>                  | LOW-level input voltage                                               |                                                                                                                          | [5] | -0.5                  | -    | +0.25V <sub>CC(A)</sub> [6] | V   |
| V <sub>IK</sub>                  | input clamping voltage                                                | I <sub>I</sub> = -18 mA                                                                                                  |     | -1.2                  | -    | -0.3                        | V   |
| I <sub>LI</sub>                  | input leakage current                                                 | V <sub>I</sub> = 5.5 V                                                                                                   |     | -                     | -    | ±1                          | μΑ  |
| I <sub>IL</sub>                  | LOW-level input current                                               | SDA, SCL; $V_I = 0.2 V$                                                                                                  |     | -                     | -    | 10                          | μΑ  |
| V <sub>OL</sub>                  | LOW-level output voltage                                              | $I_{OL}$ = 13 mA; $V_{CC(B)}$ = 2.2 V                                                                                    |     | -                     | 0.1  | 0.2                         | V   |
| C <sub>io</sub>                  | input/output capacitance                                              | $V_1 = 3 V \text{ or } 0 V; V_{CC} = 3.3 V;$<br>EN = LOW                                                                 |     | -                     | 7    | 10                          | pF  |
|                                  |                                                                       | $V_I = 3 V \text{ or } 0 V; V_{CC} = 0 V$                                                                                |     | -                     | 7    | 10                          | pF  |
| Enable                           |                                                                       |                                                                                                                          |     |                       |      |                             |     |
| V <sub>IL</sub>                  | LOW-level input voltage                                               |                                                                                                                          |     | -0.5                  | -    | +0.3V <sub>CC(B)</sub>      | V   |
| V <sub>IH</sub>                  | HIGH-level input voltage                                              |                                                                                                                          |     | 0.7V <sub>CC(B)</sub> | -    | 5.5                         | V   |
| I <sub>IL(EN)</sub>              | LOW-level input current on pin EN                                     | $V_{I}$ = 0.2 V, EN; $V_{CC(B)}$ = 2.2 V                                                                                 |     | -18                   | -7   | -4                          | μA  |

#### Table 5. Static characteristics ... continued

 $V_{CC(A)} = 0.8 \text{ V to } 5.5 \text{ V(1)}; V_{CC(B)} = 2.2 \text{ V to } 5.5 \text{ V}; \text{ GND} = 0 \text{ V}; T_{amb} = -40 \text{ °C to } +85 \text{ °C}; unless otherwise specified.$ Typical values measured with  $V_{CC(A)} = 0.95 \text{ V}$  and  $V_{CC(B)} = 2.5 \text{ V}$  at 25 °C, unless otherwise noted.

| Symbol          | Parameter             | Conditions          | Min | Тур | Max | Unit |
|-----------------|-----------------------|---------------------|-----|-----|-----|------|
| I <sub>LI</sub> | input leakage current |                     | -1  | -   | +1  | μΑ   |
| Ci              | input capacitance     | $V_{I} = V_{CC(B)}$ | -   | 6   | 7   | pF   |

[1]  $V_{CC(A)}$  may be as high as 5.5 V for overvoltage tolerance but  $0.4V_{CC(A)} + 0.8 V \le V_{CC(B)}$  for the channels to be enabled and functional normally.

[2] For part to function,  $0.4 \times V_{CC(A)}$  must be equal or less than  $V_{CC(B)} - 0.8$  V. The voltage on the A port can still be up to 5.5 V without damage to the pins.

[3] Pull-up should result in  $I_{OL} \ge 150 \ \mu A$ .

[4] Guaranteed by design and characterization.

[5]  $V_{IL}$  for port A with envelope noise must be below  $0.3V_{CC(A)}$  for stable performance.

[6] When  $V_{CC(A)}$  is less than 1 V, care is required to make certain that the system ground offset and noise are minimized such that there is reasonable difference between the V<sub>IL</sub> present at the PCA9617A A-side input and the 0.25V<sub>CC(A)</sub> input threshold.

[7] Power supply decoupling capacitors need to be present for both  $V_{CC(A)}$  and  $V_{CC(B)}$  and the 0.1  $\mu$ F decoupling for  $V_{CC(B)}$  needs to be located near the  $V_{CC(B)}$  pin.



All information provided in this document is subject to legal disclaimers.

### Level translating Fm+ I<sup>2</sup>C-bus repeater

## **10.** Dynamic characteristics

#### Table 6. Dynamic characteristics

 $V_{CC(A)} = 0.8 \text{ V to } 5.5 \text{ V}_{CC(B)}^{(1)}$ ;  $V_{CC(B)} = 2.2 \text{ V to } 5.5 \text{ V}$ ; GND = 0 V;  $T_{amb} = -40 \text{ °C to } +85 \text{ °C}$ ; unless otherwise specified. [2][3]

| 00(//)            | , ((2))                            |                                                                 |            |       |                      |      |      |
|-------------------|------------------------------------|-----------------------------------------------------------------|------------|-------|----------------------|------|------|
| Symbol            | Parameter                          | Conditions                                                      |            | Min   | Typ <mark>[4]</mark> | Max  | Unit |
| t <sub>PLH</sub>  | LOW to HIGH propagation delay      | port B to port A; Figure 15                                     |            | -42   | -65                  | -103 | ns   |
| t <sub>PLH2</sub> | LOW to HIGH propagation delay 2    | port B to port A; Figure 15                                     | [5]        | 67    | 94                   | 130  | ns   |
| t <sub>PHL</sub>  | HIGH to LOW propagation delay      | port B to port A; Figure 13                                     |            | 46    | 76                   | 152  | ns   |
| t <sub>TLH</sub>  | LOW to HIGH output transition time | port A; Figure 13                                               | [6]        | -     | 60                   | -    | ns   |
| SR <sub>f</sub>   | falling slew rate                  | port A; 0.7V_{CC(A)} to 0.3V_{CC(A)}                            |            | 0.022 | 0.037                | 0.11 | V/ns |
| t <sub>PLH</sub>  | LOW to HIGH propagation delay      | port A to port B; Figure 14                                     | [7]        | 40    | 60                   | 102  | ns   |
| t <sub>PHL</sub>  | HIGH to LOW propagation delay      | port A to port B; Figure 14                                     | [7]        | 63    | 80                   | 173  | ns   |
| t <sub>TLH</sub>  | LOW to HIGH output transition time | port B; Figure 14                                               | <u>[6]</u> | -     | 60                   | -    | ns   |
| SR <sub>f</sub>   | falling slew rate                  | port B; 0.7V_{CC(B)} to 0.3 $V_{CC(B)}$                         |            | 0.029 | 0.056                | 0.09 | V/ns |
| t <sub>en</sub>   | enable time                        | quiescent – 0.3 V;<br>EN HIGH to enable; <mark>Figure 16</mark> | <u>[8]</u> | -     | -                    | 100  | ns   |
| t <sub>dis</sub>  | disable time                       | quiescent + 0.3 V;<br>EN LOW to disable; <u>Figure 16</u>       | [8]        | -     | -                    | 100  | ns   |
|                   |                                    |                                                                 |            |       |                      |      |      |

[1]  $0.4V_{CC(A)} + 0.8 V \le V_{CC(B)}$  for the channels to be enabled and function normally.

[2] Times are specified with loads of 1.35 kΩ pull-up resistance and 50 pF load capacitance on port A and port B, and a falling edge slew rate of 0.05 V/ns input signals.

 $\label{eq:cc} \mbox{[3]} \quad \mbox{Pull-up voltages are } V_{CC(A)} \mbox{ on port } A \mbox{ and } V_{CC(B)} \mbox{ on port } B.$ 

[4] Typical values were measured with  $V_{CC(A)} = 0.95$  V,  $V_{CC(B)} = 2.5$  V at  $T_{amb} = 25$  °C, unless otherwise noted.

[5] The t<sub>PLH2</sub> delay data from port B to port A is measured at 0.45 V on port B to 0.5V<sub>CC(A)</sub> on port A.

[6] The  $t_{TLH}$  of the bus is determined by the pull-up resistance (1.35 k $\Omega$ ) and the total capacitance (50 pF).

[7] The proportional delay data from port A to port B is measured at 0.5V<sub>CC(A)</sub> on port A to 0.5V<sub>CC(B)</sub> on port B.

[8] The enable pin, EN, should only change state when the global bus and the repeater port are in an idle state.

### Level translating Fm+ I<sup>2</sup>C-bus repeater

## 10.1 AC waveforms



## 11. Test information



### **NXP Semiconductors**

# **PCA9617A**

Level translating Fm+ I<sup>2</sup>C-bus repeater

## 12. Package outline



#### Fig 18. Package outline SOT505-1 (TSSOP8)

All information provided in this document is subject to legal disclaimers.

#### Level translating Fm+ I<sup>2</sup>C-bus repeater



HWSON8: plastic thermal enhanced very very thin small outline package; no leads; 8 terminals; body 2 x 3 x 0.75 mm

#### Fig 19. Package outline SOT1069-2 (HWSON8)

All information provided in this document is subject to legal disclaimers.

## 13. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

### 13.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

## 13.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- · The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

### 13.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

### 13.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 20</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 7 and 8

#### Table 7. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |
|------------------------|---------------------------------|-------|--|
|                        | Volume (mm <sup>3</sup> )       |       |  |
|                        | < 350                           | ≥ 350 |  |
| < 2.5                  | 235                             | 220   |  |
| ≥ 2.5                  | 220                             | 220   |  |

#### Table 8. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |  |
|------------------------|---------------------------------|-------------|--------|--|--|
|                        | Volume (mm <sup>3</sup> )       |             |        |  |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |  |
| < 1.6                  | 260                             | 260         | 260    |  |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |  |
| > 2.5                  | 250                             | 245         | 245    |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 20.

### Level translating Fm+ I<sup>2</sup>C-bus repeater



For further information on temperature profiles, refer to Application Note *AN10365 "Surface mount reflow soldering description"*.

# 14. Soldering: PCB footprints



### **NXP Semiconductors**

# **PCA9617A**

### Level translating Fm+ I<sup>2</sup>C-bus repeater



Fig 22. PCB footprint for SOT1069-2 (HWSON8); reflow soldering

PCA9617A Product data sheet

## Level translating Fm+ I<sup>2</sup>C-bus repeater

# **15. Abbreviations**

| Table 9.             | Abbreviations                           |
|----------------------|-----------------------------------------|
| Acronym              | Description                             |
| CDM                  | Charged-Device Model                    |
| CMOS                 | Complementary Metal-Oxide Semiconductor |
| ESD                  | ElectroStatic Discharge                 |
| HBM                  | Human Body Model                        |
| I <sup>2</sup> C-bus | Inter-Integrated Circuit bus            |
| I/O                  | Input/Output                            |
| PMBus                | Power Management Bus                    |
| RC                   | Resistor-Capacitor network              |
| SMBus                | System Management Bus                   |

# 16. Revision history

| Table 10. Revision history |              |                    |               |            |
|----------------------------|--------------|--------------------|---------------|------------|
| Document ID                | Release date | Data sheet status  | Change notice | Supersedes |
| PCA9617A v.1               | 20130320     | Product data sheet | -             | -          |

# 17. Legal information

## 17.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

### 17.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

## 17.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

© NXP B.V. 2013. All rights reserved.

#### Level translating Fm+ I<sup>2</sup>C-bus repeater

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's

# **18. Contact information**

own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

## 17.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP B.V.

For more information, please visit: <u>http://www.nxp.com</u>

For sales office addresses, please send an email to: salesaddresses@nxp.com

### Level translating Fm+ I<sup>2</sup>C-bus repeater

## **19. Contents**

| 1    | General description                    | 1  |
|------|----------------------------------------|----|
| 2    | Features and benefits                  | 1  |
| 3    | Ordering information                   | 2  |
| 3.1  | Ordering options                       | 2  |
| 4    | Functional diagram                     | 3  |
| 5    | Pinning information                    | 4  |
| 5.1  | Pinning                                | 4  |
| 5.2  | Pin description                        | 4  |
| 6    | Functional description                 | 5  |
| 6.1  | Enable                                 | -  |
| 6.2  | I <sup>2</sup> C-bus systems           |    |
| 7    | Application design-in information      | 6  |
| 8    | Limiting values                        | 9  |
| 9    | Static characteristics                 | 10 |
| 10   | Dynamic characteristics                | 12 |
| 10.1 | AC waveforms                           | 13 |
| 11   | Test information                       | 13 |
| 12   | Package outline                        | 14 |
| 13   | Soldering of SMD packages              | 16 |
| 13.1 | Introduction to soldering              | 16 |
| 13.2 | ······································ | 16 |
| 13.3 |                                        | 16 |
| 13.4 | g.                                     | 17 |
| 14   |                                        | 18 |
| 15   |                                        | 20 |
| 16   | ······································ | 20 |
| 17   | Legal information                      | 21 |
| 17.1 |                                        | 21 |
| 17.2 |                                        | 21 |
| 17.3 |                                        | 21 |
| 17.4 | Trademarks                             |    |
| 18   |                                        | 22 |
| 19   | Contents                               | 23 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2013.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 20 March 2013 Document identifier: PCA9617A

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

NXP: PCA9617ADPJ