

# Dual bidirectional I<sup>2</sup>C-bus and SMBus voltage-level translator UM3212M8 MSOP8 UM3212DA DFN8 2.1×1.6

#### **General Description**

The UM3212 is a dual bidirectional I<sup>2</sup>C-bus and SMBus voltage-level translator with an enable(EN) input, and is operational from 1.0 V to 3.6 V ( $V_{ref(1)}$ ) and 1.8 V to 5.5 V( $V_{bias(ref)(2)}$ ). The UM3212 allows bidirectional voltage translations between 1.0 V and 5 V without the use of a direction pin. The low ON-state resistance ( $R_{on}$ ) of the switch allows connections to be made with minimal propagation delay. When EN is HIGH, the translator switch is on, and the SCL1 and SDA1 I/O are connected to the SCL2 and SDA2 I/O, respectively, allowing bidirectional data flow between ports. When EN is LOW, the translator switch is off, and a high-impedance state exists between ports.

The UM3212 is not a bus buffer which provides both level translation and physically isolates the capacitance to either side of the bus when both sides are connected. The UM3212 only isolates both sides when the device is disabled and provides voltage level translation when active.

The UM3212 can also be used to run two buses, one at 400 kHz operating frequency and the other at 100 kHz operating frequency. If the two buses are operating at different frequencies, the 100 kHz bus must be isolated when the 400 kHz operation of the other bus is required. If the master is running at 400 kHz, the maximum system operating frequency may be less than 400 kHz because of the delays added by the translator.

As with the standard I<sup>2</sup>C-bus system, pull-up resistors are required to provide the logic HIGH levels on the translator's bus. The UM3212 has a standard open-collector configuration of the I<sup>2</sup>C-bus. The size of these pull-up resistors depends on the system, but each side of the translator must have a pull-up resistor. The device is designed to work with Standard-mode, Fast-mode and Fast-mode Plus I<sup>2</sup>C-bus devices in addition to SMBus devices. The maximum frequency is dependent on the RC time constant, but generally supports > 2 MHz.

When the SDA1 or SDA2 port is LOW, the clamp is in the ON-state and a low resistance connection exists between the SDA1 and SDA2 ports. Assuming the higher voltage is on the SDA2 port when the SDA2 port is HIGH, the voltage on the SDA1 port is limited to the voltage set by VREF1. When the SDA1 port is HIGH, the SDA2 port is pulled to the drain pull-up supply voltage ( $V_{pu(D)}$ ) by the pull-up resistors. This functionality allows a seamless translation between higher and lower voltages selected by the user without the need for directional control. The SCL1/SCL2 channel also functions as the SDA1/SDA2 channel.

All channels have the same electrical characteristics and there is minimal deviation from one output to another in voltage or propagation delay. This is a benefit over discrete transistor voltage translation solutions, since the fabrication of the switch is symmetrical.

The translator provides excellent ESD protection to lower voltage devices, and at the same time protects less ESD-resistant devices.

#### Applications

- I<sup>2</sup>C, SMBus and SPI Level Translation
- Low-Voltage ASIC Level Translation
- Smart Card Readers
- Cell-phone Cradles
- Portable POS Systems
- Portable Communication Devices
- Low-Cost Serial Interfaces
- Cell-Phones
- GPS
- Telecommunications Equipment



#### Features

- 2-bit bidirectional translator for SDA and SCL lines in mixed-mode I<sup>2</sup>C-bus applications
- Standard-mode, Fast-mode, Fast-mode Plus and HS-mode I<sup>2</sup>C-bus and SMBus compatible
- Less than 3.5ns maximum propagation delay to accommodate Standard-mode and Fast-mode I<sup>2</sup>C-bus devices and multiple masters
- Allows voltage level translation between.
  - 1.) 1.0V VREF1 and 1.8V, 2.5V, 3.3V or 5V VREF2
  - 2.) 1.2V VREF1 and 1.8V, 2.5V, 3.3V or 5V VREF2
  - 3.) 1.8V VREF1 and 3.3V or 5V VREF2
  - 4.) 2.5V VREF1 and 5V VREF2
  - 5.) 3.3V VREF1 and 5V VREF2

- Open-drain I<sup>2</sup>C-bus I/O ports (SCL1, SDA1, SCL2 and SDA2)
- Provides bidirectional voltage translation with no direction pin
- Low  $3.0\Omega$  ON-state connection between input and output ports provides less signal distortion
- 5V tolerant I<sup>2</sup>C-bus I/O ports to support mixed-mode signal operation
- High-impedance SCL1, SDA1, SCL2 and SDA2 pins for EN = LOW
- Lock-up free operation

**Top View** 

- Flow through pinout for ease of printed-circuit board trace routing
- ESD protection exceeds 2000V HBM per JESD22-A114, 200V MM per JESD22-A115, and 1000V CDM per JESD22-C101

M: Month Code UM3212DA DFN8 2.1×1.6

Packages offered: MSOP8, DFN8

#### **Pin Configurations**

SCL1 SDA1 4



SCL2

5 SDA2



#### **Pin Description**

| Pin<br>Number | Symbol | Function                                                                      |
|---------------|--------|-------------------------------------------------------------------------------|
| 1             | GND    | Ground (0V).                                                                  |
| 2             | VREF1  | Low-voltage side reference supply voltage for SCL1 and SDA1.                  |
| 3             | SCL1   | Serial clock, low-voltage side; connect to VREF1 through a pull-up resistor.  |
| 4             | SDA1   | Serial data, low-voltage side; connect to VREF1 through a pull-up resistor.   |
| 5             | SDA2   | Serial data, high-voltage side; connect to VREF2 through a pull-up resistor.  |
| 6             | SCL2   | Serial clock, high-voltage side; connect to VREF2 through a pull-up resistor. |
| 7             | VREF2  | High-voltage side reference supply voltage for SCL2 and SDA2.                 |
| 8             | EN     | Switch enable input; connect to VREF2 and pull-up through a high resistor.    |

#### **Ordering Information**

| Part Number | Packaging Type | Marking Code | Shipping Qty                  |
|-------------|----------------|--------------|-------------------------------|
| UM3212M8    | MSOP8          | 3212         | 3000pcs/13Inch<br>Tape & Reel |
| UM3212DA    | DFN8 2.1×1.6   | 3212         | 3000pcs/7Inch<br>Tape & Reel  |

#### Absolute Maximum Ratings (Note 1)

Over operating free-air temperature range (unless otherwise noted)

| Symbol                    | Parameter                      |                 | Value              | Unit |
|---------------------------|--------------------------------|-----------------|--------------------|------|
| $V_{ref(1)}$              | Reference Voltage (1)          |                 | -0.5 to +6         | V    |
| V <sub>bias(ref)(2)</sub> | Reference Bias Voltage (2)     |                 | -0.5 to +6         | V    |
| VI                        | Input Voltage                  |                 | -0.5(Note 2) to +6 | V    |
| V <sub>I/O</sub>          | Voltage on an input/output pin |                 | -0.5(Note 2) to +6 | V    |
| I <sub>ch</sub>           | Channel Current (DC)           |                 | +128               | mA   |
| I <sub>IK</sub>           | Input Clamp Current            | $V_{I} \leq 0V$ | -50                | mA   |
| T <sub>stg</sub>          | Storage Temperature Range      |                 | -65 to +150        | °C   |

Note 1: Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

Note 2: The input and input/output negative voltage ratings may be exceeded if the input and input/output clamp current ratings are observed.



#### **Recommended Operating Conditions**

| Symbol                                | Parameter                      | Conditions                | Min | Max | Unit |
|---------------------------------------|--------------------------------|---------------------------|-----|-----|------|
| V <sub>I/O</sub>                      | Voltage on an input/output pin | SCL1, SDA1,<br>SCL2, SDA2 | 0   | 5   | V    |
| V <sub>ref(1)</sub> (Note 3)          | Reference Voltage (1)          | VREF1                     | 0   | 5   | V    |
| V <sub>bias(ref)(2)</sub><br>(Note 3) | Reference Bias Voltage (2)     | VREF2                     | 0   | 5   | V    |
| V <sub>I(EN)</sub>                    | Input Voltage on pin EN        |                           | 0   | 5   | V    |
| $I_{sw(pass)}$                        | Pass Switch Current            |                           |     | 64  | mA   |
| T <sub>amb</sub>                      | Ambient Temperature            | Operating in free-air     | -40 | +85 | °C   |

Note 3:  $V_{ref(1)} \leq V_{bias(ref)(2)} - 1$  V for best results in level shifting applications.

#### **Electrical Characteristics**

| $T_{amb} = -40 \text{ °C t}$ | o +85 °C, unless                       | otherwise s | specified. |
|------------------------------|----------------------------------------|-------------|------------|
|                              | $\circ \circ \circ \circ \circ$ , amos |             | speenieu.  |

| Symbol              | Parameter                          | Conditi                                                 | ions                                  | Min | Typ(Note 4) | Max  | Unit |
|---------------------|------------------------------------|---------------------------------------------------------|---------------------------------------|-----|-------------|------|------|
| V <sub>IK</sub>     | Input Clamping Voltage             | $I_{I} = -18 \text{ mA}; V$                             | $V_{\rm I(EN)} = 0 \rm V$             |     |             | -1.2 | V    |
| $I_{\rm IH}$        | HIGH-level<br>Input Current        | $V_{I} = 5$<br>$V_{I(EN)} =$                            | · · · · · · · · · · · · · · · · · · · |     |             | 5    | uA   |
| C <sub>i(EN)</sub>  | Input Capacitance on<br>pin EN     | $V_{I} = 0 V c$                                         | or 3 V                                |     | 13          |      | pF   |
| Cio(off)            | Off-state input/output capacitance | SCLn, SI<br>$V_0 = 0 V \text{ or } 3 V$                 | · · · · · · · · · · · · · · · · · · · |     | 10          | 12.2 | pF   |
| C <sub>io(on)</sub> | On-state input/output capacitance  | SCLn, SDAn;<br>$V_0=0 V \text{ or } 3 V ; V_{I(EN)}=3V$ |                                       |     | 8           | 12   | pF   |
|                     |                                    | SCLn, SDAn;                                             | EN = 4.5V                             |     | 2.0         | 5.0  |      |
|                     |                                    | (Note 6)                                                | EN = 3V                               |     | 2.4         | 6.0  |      |
|                     |                                    | $V_{I} = 0;$                                            | EN = 2.3V                             |     | 3.1         | 8.0  |      |
|                     |                                    | $I_0 = 64mA$                                            | EN = 1.5V                             |     | 11          | 32   |      |
| R <sub>on</sub>     | ON-state                           | SCLn, SDAn;                                             | EN = 4.5V                             |     | 4.6         | 7.5  | Ω    |
| 1 400               | resistance(Note 5)                 | $V_{I} = 2.4V;$<br>$I_{O} = 15mA$                       | EN = 3V                               |     | 50          | 80   |      |
|                     |                                    | SCLn, SDAn;<br>$V_I = 1.7V$ ;<br>$I_O = 15mA$           | EN = 2.3V                             |     | 50          | 80   |      |

Note 4: All typical values are at  $T_{amb} = 25^{\circ}C$ .

Note 5: Measured by the voltage drop between the SCL1 and SCL2, or SDA1 and SDA2 terminals at the indicated current through the switch.

ON-state resistance is determined by the lowest voltage of the two terminals.

Note 6: Guaranteed by design.



#### Switching Characteristics (translating down)

Over recommended operating free-air temperature range (unless otherwise noted). Values guaranteed by design.

| Symbol            | Donomotor                                             | Test                                          | CL=      | 50pF     | CL=      | 30pF | CL= | 15pF | IIn:4 |
|-------------------|-------------------------------------------------------|-----------------------------------------------|----------|----------|----------|------|-----|------|-------|
| Symbol            | Parameter                                             | Conditions                                    | Min      | Max      | Min      | Max  | Min | Max  | Unit  |
| $V_{I(EN)} = 3.$  | $3 \text{ V}; \text{ V}_{\text{IH}} = 3.3 \text{ V};$ | $V_{IL} = 0 V; V_M$                           | =1.15V   | (see Fig | ure 1).  |      |     |      |       |
| t <sub>PLH</sub>  | LOW to HIGH<br>propagation<br>delay                   | from<br>(input)<br>SCL2 or                    | 0        | 2.5      | 0        | 1.7  | 0   | 1.2  | ns    |
| t <sub>PHL</sub>  | HIGH to LOW<br>propagation<br>delay                   | SDA2<br>to (output)<br>SCL1 or<br>SDA1.       | 0        | 2.5      | 0        | 2.0  | 0   | 1.3  | ns    |
| $V_{I(EN)} = 2.5$ | $5V; V_{IH} = 2.5 V; V$                               | $V_{\rm IL} = 0  {\rm V};  {\rm V}_{\rm M} =$ | = 0.75 V | (see Fig | gure 1). |      |     |      |       |
| t <sub>PLH</sub>  | LOW to HIGH<br>propagation<br>delay                   | from<br>(input)<br>SCL2 or                    | 0        | 2.5      | 0        | 1.7  | 0   | 1.2  | ns    |
| t <sub>PHL</sub>  | HIGH to LOW<br>propagation<br>delay                   | SDA2<br>to (output)<br>SCL1 or<br>SDA1.       | 0        | 3.0      | 0        | 2.0  | 0   | 1.3  | ns    |

### **Switching Characteristics (translating up)**

Over recommended operating free-air temperature range (unless otherwise noted). Values guaranteed by design.

| Symbol            | Parameter                                             | Test                                                                    | CL=      | 50pF            | CL=       | 30pF              | CL=                  | 15pF      | Unit |
|-------------------|-------------------------------------------------------|-------------------------------------------------------------------------|----------|-----------------|-----------|-------------------|----------------------|-----------|------|
| Symbol            | rarameter                                             | Conditions                                                              | Min      | Max             | Min       | Max               | Min                  | Max       | Umt  |
| $V_{I(EN)} = 3.$  | $3 \text{ V}; \text{ V}_{\text{IH}} = 2.3 \text{ V};$ | $\mathbf{V}_{\mathrm{IL}} = 0 \ \mathbf{V}; \ \mathbf{V}_{\mathrm{TT}}$ | = 3.3 V  | $V; V_M = 1$    | 1.15 V; I | $R_{\rm L} = 300$ | $\Omega(\text{see})$ | Figure 1  | ).   |
| t <sub>PLH</sub>  | LOW to HIGH<br>propagation<br>delay                   | from<br>(input)<br>SCL1 or                                              | 0        | 2.35            | 0         | 1.5               | 0                    | 1.0       | ns   |
| t <sub>PHL</sub>  | HIGH to LOW<br>propagation<br>delay                   | SDA1<br>to (output)<br>SCL2 or<br>SDA2.                                 | 0        | 3.35            | 0         | 2.25              | 0                    | 1.4       | ns   |
| $V_{I(EN)} = 2.5$ | $5V; V_{IH} = 1.5 V; V$                               | $V_{\rm IL} = 0 \text{ V}; \text{ V}_{\rm TT} =$                        | = 2.5 V; | $V_{\rm M} = 0$ | 75 V; R   | L = 300           | Ω (see F             | Figure 1) | ).   |
| t <sub>PLH</sub>  | LOW to HIGH<br>propagation<br>delay                   | from<br>(input)<br>SCL1 or                                              | 0        | 2.35            | 0         | 1.5               | 0                    | 1.0       | ns   |
| t <sub>PHL</sub>  | HIGH to LOW<br>propagation<br>delay                   | SDA1<br>to (output)<br>SCL2 or<br>SDA2.                                 | 0        | 3.5             | 0         | 2.5               | 0                    | 1.5       | ns   |





### **Typical Application Circuit**







#### **Applications Information**

#### **Bidirectional translation**

For the bidirectional clamping configuration (higher voltage to lower voltage or lower voltage to higher voltage), the EN input must be connected to VREF2 and both pins pulled to HIGH side  $V_{pu(D)}$  through a pull-up resistor (typically 200 k $\Omega$ ). This allows VREF2 to regulate the EN input. A filter capacitor on VREF2 is recommended. The I<sup>2</sup>C-bus master output can be totem pole or open-drain (pull-up resistors may be required) and the I<sup>2</sup>C-bus device output can be totem pole or open-drain (pull-up resistors are required to pull the SCL2 and SDA2 outputs to  $V_{pu(D)}$ ). However, if either output is totem pole, data must be unidirectional or the outputs must be 3-stateable and be controlled by some direction-control mechanism to prevent HIGH-to-LOW contentions in either direction. If both outputs are open-drain, no direction control is needed.

The reference supply voltage ( $V_{ref(1)}$ ) is connected to the processor core power supply voltage. When VREF2 is connected through a 200 k $\Omega$  resistor to a 3.3 V to 5.5 V  $V_{pu(D)}$  power supply, and  $V_{ref(1)}$  is set between 1.0 V and ( $V_{pu(D)}$  –1 V), the output of each SCL1 and SDA1 has a maximum output voltage equal to VREF1, and the output of each SCL2 and SDA2 has a maximum output voltage equal to  $V_{pu(D)}$ .



#### **Application operating conditions**

#### Refer to Figure 2

| Symbol                | Parameter                  | Conditions            | Min                | Typ<br>(Note 7) | Max | Unit |
|-----------------------|----------------------------|-----------------------|--------------------|-----------------|-----|------|
| Vbias(ref)(2)         | Reference Bias Voltage (2) |                       | $V_{ref(1)} + 0.6$ | 2.1             | 5   | V    |
| V <sub>I(EN)</sub>    | Input Voltage on pin EN    |                       | $V_{ref(1)} + 0.6$ | 2.1             | 5   | V    |
| $V_{ref(1)}$          | Reference Voltage (1)      |                       | 0                  | 1.5             | 4.4 | V    |
| I <sub>sw(pass)</sub> | Pass Switch Current        |                       | -                  | 14              | -   | mA   |
| I <sub>ref</sub>      | Reference Current          | Transistor            | -                  | 5               | -   | μΑ   |
| T <sub>amb</sub>      | Ambient Temperature        | Operating in free-air | -40                | -               | +85 | °C   |

Note 7: All typical values are at  $T_{amb} = 25 \text{ °C}$ .

#### Sizing pull-up resistor

The pull-up resistor value needs to limit the current through the pass transistor when it is in the ON state to about 15mA. This ensures a pass voltage of 260 mV to 350 mV. If the current through the pass transistor is higher than 15mA, the pass voltage also is higher in the ON state. To set the current through each pass transistor at 15mA, the pull-up resistor value is calculated as:

$$R_{PU} = \frac{V_{pu(D)} - 0.35V}{0.015 A}$$

The table below summarizes resistor reference voltages and currents at 15mA, 10mA, and 3mA. The resistor values shown in the +10 % column or a larger value should be used to ensure that the pass voltage of the transistor would be 350 mV or less. The external driver must be able to sink the total current from the resistors on both sides of the UM3212 device at 0.175 V, although the 15mA only applies to current flowing through the UM3212 device

#### Pull-up resistor values

Calculated for  $V_{OL} = 0.35$  V; assumes output driver  $V_{OL} = 0.175$  V at stated current.

|                    | Pull-up resistor value (Ω) |                   |         |                   |         |                   |  |
|--------------------|----------------------------|-------------------|---------|-------------------|---------|-------------------|--|
| V                  | 1                          | l5mA              | 1       | l0mA              |         | 3mA               |  |
| V <sub>pu(D)</sub> | Nominal                    | +10 %<br>(Note 8) | Nominal | +10 %<br>(Note 8) | Nominal | +10 %<br>(Note 8) |  |
| 5V                 | 310                        | 341               | 465     | 512               | 1550    | 1705              |  |
| 3.3V               | 197                        | 217               | 295     | 325               | 983     | 1082              |  |
| 2.5V               | 143                        | 158               | 215     | 237               | 717     | 788               |  |
| 1.8V               | 97                         | 106               | 145     | 160               | 483     | 532               |  |
| 1.5V               | 77                         | 85                | 115     | 127               | 383     | 422               |  |
| 1.2V               | 57                         | 63                | 85      | 94                | 283     | 312               |  |

Note 8: +10 % to compensate for  $V_{CC}$  range and resistor tolerance.





## **Package Information**

## UM3212M8: MSOP8

End View



Top View

Side View

|         | DIN    | MENSION | IS    |       |
|---------|--------|---------|-------|-------|
| Symphol | MILLIN | IETERS  | INC   | HES   |
| Symbol  | Min    | Max     | Min   | Max   |
| Α       | -      | 1.10    | -     | 0.044 |
| A1      | 0.05   | 0.15    | 0.002 | 0.006 |
| A2      | 0.75   | 0.95    | 0.030 | 0.038 |
| A3      | 0.29   | 0.49    | 0.012 | 0.020 |
| b       | 0.22   | 0.38    | 0.009 | 0.015 |
| с       | 0.08   | 0.23    | 0.003 | 0.009 |
| D       | 2.90   | 3.10    | 0.116 | 0.124 |
| Е       | 4.70   | 5.10    | 0.188 | 0.204 |
| E1      | 2.90   | 3.10    | 0.116 | 0.124 |
| E3      | 2.85   | 3.05    | 0.114 | 0.122 |
| e       | 0.65(  | BSC)    | 0.026 | (BSC) |
| L       | 0.40   | 0.80    | 0.016 | 0.032 |
| θ       | 0°     | 8°      | 0°    | 8°    |

#### Land Pattern



#### **Tape and Reel Orientation**







### UM3212DA: DFN8 2.1×1.6

### **Outline Drawing**



|        | DIMEN | ISIONS     |       |
|--------|-------|------------|-------|
| Symbol | М     | IILLIMETER | S     |
| Symbol | Min   | Тур        | Max   |
| *D     | 2.05  | 2.10       | 2.175 |
| *Е     | 1.55  | 1.60       | 1.675 |
| D2     | 1.60  | 1.70       | 1.80  |
| E2     | 0.30  | 0.40       | 0.50  |
| А      | 0.545 | 0.575      | 0.605 |
| A1     | 0     | 0.02       | 0.05  |
| A3     | -     | 0.13       | -     |
| b      | 0.20  | 0.25       | 0.30  |
| *L     | 0.275 | 0.325      | 0.375 |
| e      | -     | 0.50       | -     |

#### Land Pattern



#### **Tape and Reel Orientation**





## **IMPORTANT NOTICE**

The information in this document has been carefully reviewed and is believed to be accurate. Nonetheless, this document is subject to change without notice. Union assumes no responsibility for any inaccuracies that may be contained in this document, and makes no commitment to update or to keep current the contained information, or to notify a person or organization of any update. Union reserves the right to make changes, at any time, in order to improve reliability, function or design and to attempt to supply the best product possible.



Union Semiconductor, Inc Add: 2F, No. 3, Lane 647 Songtao Road, Shanghai 201203 Tel: 021-51093966 Fax: 021-51026018 Website: www.union-ic.com