

# High Efficiency Synchronous 1A/2A DC/DC Buck Converter, 5Mhz

## **DESCRIPTION**

The TS33001 (1A) and TS33002 (2A) are DC/DC synchronous switching regulators with fully integrated power switches, internal compensation, and full fault protection. The switching frequency of 5MHz enables the use of extremely small filter components, resulting in smaller board space and reduced BOM costs.

When the input current is greater than approximately 50mA, the TS33001/2 utilizes PWM voltage mode feedback with input voltage feed-forward to provide a wide input voltage range without the need for external compensation.

For the Fixed Output option, when the input current is less than 50mA, the device uses a PFM mode to provide increased efficiency at light loads. The cross over between PFM mode and PWM is automatic and has hysteresis to prevent oscillation between the modes. Additionally, the nLP mode pin can be used to force the device into PWM mode to reduce the output ripple, if needed (Fixed Output only).

The TS33001/2 integrates a wide range of protection circuitry; including input supply under-voltage lockout, output under-voltage, output over-voltage, soft start, high side FET and low side FET current limits, and thermal shutdown.

# **FEATURES**

- Fixed Output option has automatic low power PFM mode for reduced quiescent current at light loads
- 5MHz +/- 10% fixed switching frequency
- Adjustable version output voltage range:
   0.6V to 5V with +/- 1.5% reference across temperature
- Fixed output voltages: 0.8V, 0.9V, 1.2V, 1.5V, 1.8V,
   2.5V, and 3.3V with +/- 2% output tolerance
- Input voltage range: 2.5V to 5.5V (6.0V Abs Max)
- Voltage mode PWM control with input voltage feedforward compensation
- Voltage supervisor for V<sub>OUT</sub> reported at the PG pin
- Input supply under voltage lockout
- Soft start for controlled startup with no overshoot
- Full protection for over-current, over-temperature, and V<sub>OUT</sub> overvoltage
- Less than 100nA in shutdown mode
- Multiple enable pins for flexible system sequencing
- Low external component count
- Junction operating temperature -40C to 125C
- Packaged in a 16 pin QFN (3x3)

## **APPLICATIONS**

- Point of load
- Systems with deep submicron ASICs/FPGAs
- Set-top box
- Communications equipment
- Portable and handheld equipment

## TYPICAL APPLICATION







# **PINOUT**



# PIN DESCRIPTION

| Pin Symbol             | Pin# | Function               | Description                                                                                                                                                                  |
|------------------------|------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VSW                    | 1    | Switching Voltage Node | Connect to 0.47uH inductor. Short to Pins 12, 14, & 15                                                                                                                       |
| VCC                    | 2    | Input Voltage          | Input voltage supply. Short to Pins 3 & 11                                                                                                                                   |
| VCC                    | 3    | Input Voltage          | Input voltage supply. Short to Pins 2 & 11                                                                                                                                   |
| GND                    | 4    | GND                    | Ground for the internal circuitry of the device                                                                                                                              |
| FB                     | 5    | Feedback Input         | Feedback voltage for the regulator when used in adjustable mode. Connect to the output voltage resistor divider for adjustable mode and No Connection for fixed output modes |
| V <sub>OUT</sub> Sense | 6    | Output Voltage Sense   | Output Voltage Sense. Requires kelvin connection to 10uF output capacitor                                                                                                    |
| nLP                    | 7    | nLP Input              | Forcing this pin high prevents the device from going into Low Power PFM mode operation                                                                                       |
| PG                     | 8    | PG Output              | Power Good indicator Open-drain output.                                                                                                                                      |
| EN                     | 9    | Enable Input           | Input high voltage enables the device. Input low disables the device. Includes internal $4M\Omega$ pull-up to VCC.                                                           |
| TEST OUT               | 10   | Test Mode Output       | Connect to GND. For internal testing use only.                                                                                                                               |
| VCC                    | 11   | Input Voltage          | Input voltage supply. Short to Pins 2 & 3                                                                                                                                    |
| VSW                    | 12   | Switching Voltage Node | Connect to 0.47uH inductor. Short to Pins 1, 14, & 15                                                                                                                        |
| PGND                   | 13   | Power GND              | GND supply for internal low-side FET/integrated diode. Short to Pin 16                                                                                                       |
| VSW                    | 14   | Switching Voltage Node | Connect to 0.47uH inductor. Short to Pins 1, 12, & 15                                                                                                                        |
| VSW                    | 15   | Switching Voltage Node | Connect to 0.47uH inductor. Short to Pins 1, 12, & 14                                                                                                                        |
| PGND                   | 16   | Power GND              | GND supply for internal low-side FET/integrated diode.<br>Short to Pin 13                                                                                                    |

# **FUNCTIONAL BLOCK DIAGRAM**



Figure 1: TS33001/2 Block Diagram for fixed and adjustable mode devices



# PRODUCT FAMILY MATRIX

Package Options – QFN16 Input Voltage – 5.5V

Output Voltage -0.8V, 0.9V, 1.2V, 1.5V, 1.8V, 2.5V, 3.3V, Adjustable (0.6V - 5V)

UV Threshold - 85%

Over Current Limit Minimums –1.6A and 2.6A Optional Enable ILimit Latch functionality

# ABSOLUTE MAXIMUM RATINGS

Over operating free-air temperature range unless otherwise noted<sup>(1,2)</sup>

|                                                  |             | UNIT |
|--------------------------------------------------|-------------|------|
| VCC                                              | -0.3 to 6.0 | V    |
| VSW                                              | -1 to 6.0   | V    |
| EN, PG,FB, nLP, TEST OUT, V <sub>OUT</sub> Sense | -0.3 to 6   | V    |
| Electrostatic Discharge – Human Body Model       | ±2k         | V    |
| Electrostatic Discharge – Charge Device Model    | ±500        | V    |
| Lead Temperature (soldering, 10 seconds)         | 260         | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## THERMAL CHARACTERISTICS

| Symbol             | Parameter                                   | Value      | Unit |
|--------------------|---------------------------------------------|------------|------|
| $\theta_{JA}$      | Thermal Resistance Junction to Air (Note 1) | 50         | °C/W |
| $T_{STG}$          | Storage Temperature Range                   | -65 to 150 | °C   |
| T <sub>J MAX</sub> | Maximum Junction Temperature                | 150        | °C   |
| $T_{J}$            | Operating Junction Temperature Range        | -40 to 125 | °C   |

Note 1: Assumes QFN16 1 in<sup>2</sup> area of 2 oz copper and 25°C ambient temperature.

## RECOMMENDED OPERATING CONDITIONS

| Symbol               | Parameter                                            | Min   | Тур | Max | Unit |
|----------------------|------------------------------------------------------|-------|-----|-----|------|
| VCC                  | Input Operating Voltage                              | 2.375 | 5   | 5.5 | V    |
| $L_{OUT}$            | Output Filter Inductor Typical Value (Note 1,3)      | 376   | 470 | 564 | nН   |
| $C_{\mathtt{OUT}}$   | Output Filter Capacitor Typical Value (Note 2,3)     | 8     | 10  | 12  | uF   |
| C <sub>OUT-ESR</sub> | Output Filter Capacitor ESR                          | 0     | 5   | 20  | mΩ   |
| C <sub>BYPASS</sub>  | Input Supply Bypass Capacitor Typical Value (Note 2) |       | 22  |     | uF   |

Note 1: For best performance, an inductor with a saturation current rating higher than the maximum V<sub>OUT</sub> load requirement plus the inductor current ripple. See the inductor current ripple calculations in inductor calculations sections.

<sup>(2)</sup> All voltage values are with respect to network ground terminal.

Note 2: For best performance, a low ESR ceramic capacitor should be used – X7R or X5R types should be used. Y5V should be avoided.

Note 3: Min and max listed are to account for +/-20% variation of the typical value. Typical values of 10uF and 0.47uH are recommended.



# **CHARACTERISTICS**

Electrical Characteristics,  $T_1 = -40C$  to 125C, VCC = 5V (unless otherwise noted)

| Symbol                   | Parameter                                          | Condition                                         | Min   | Тур   | Max | Unit |
|--------------------------|----------------------------------------------------|---------------------------------------------------|-------|-------|-----|------|
| VCC Supply Voltage       |                                                    |                                                   |       |       |     |      |
| VCC                      | Input Supply Voltage                               |                                                   | 2.375 |       | 5.5 | V    |
| I <sub>CC-NORM</sub>     | Quiescent current<br>Normal Mode                   | $VCC = 5V$ , $I_{LOAD} = 0A$ , $EN=5V$ , $nLP=5V$ |       | 18    |     | mA   |
| I <sub>CC-LPM</sub>      | Quiescent current Low Power<br>PFM Mode            | $VCC = 5V$ , $I_{LOAD} = 0A$ , $EN=5V$ , $nLP=0V$ |       | 150   |     | uA   |
| I <sub>CC-SHUTDOWN</sub> | Quiescent current<br>Shutdown Mode                 | VCC = 5V, EN=0V                                   |       | 5     |     | uA   |
| VCC Under V              | oltage Lockout                                     |                                                   |       |       |     |      |
| VCC <sub>-UV</sub>       | Input Supply Under Voltage<br>Threshold            | VCC Increasing                                    |       | 2.2   |     | V    |
| VCC <sub>-UV_HYST</sub>  | Input Supply Under Voltage<br>Threshold Hysteresis |                                                   |       | 200   |     | mV   |
| OSC                      |                                                    |                                                   |       | -     |     |      |
| Fosc                     | Oscillator Frequency                               |                                                   | 4.5   | 5     | 5.5 | MHz  |
| PG Open Dra              | in Outputs                                         |                                                   |       |       |     |      |
| $T_{PG}$                 | PG Release Timer                                   |                                                   |       | 10    |     | ms   |
| I <sub>OH-PG</sub>       | High-Level Output Leakage                          | V <sub>PG</sub> =5V VCC=5V                        |       | 0.1   |     | uA   |
| $V_{\mathrm{OL-PG}}$     | Low-Level Output Voltage                           | $I_{PG} = -0.3 \text{mA}$                         |       |       | 0.1 | V    |
| EN Input Vo              | ltage Thresholds                                   |                                                   |       |       |     |      |
| $V_{\text{IH-EN}}$       | High Level Input Voltage                           | VCC=2.5V to 5V                                    | 2.2   |       |     | V    |
| $V_{\text{IL-EN}}$       | Low Level Input Voltage                            | VCC=2.5V to 5V                                    |       |       | 0.4 | V    |
| V <sub>HYST-EN</sub>     | Input Hysteresis                                   | VCC=2.5V to 5V                                    |       | 400   |     | mV   |
| $I_{\mathrm{IN-EN}}$     | Input Leakage                                      | V <sub>EN</sub> =5V VCC=5V                        |       | 0.2   |     | uA   |
|                          | Input Leakage                                      | $V_{EN}=0V\ VCC=5V$                               |       | -1.25 |     | uA   |
| $EN_{PU}$                | Enable Pullup Resistor                             | Pullup to VCC                                     |       | 4000  |     | ΚΩ   |
| Thermal Shu              | tdown                                              |                                                   |       |       |     |      |
| TSD                      | Thermal Shutdown Junction                          |                                                   | 150   | 170   | 190 | С    |
|                          | Temperature                                        |                                                   |       |       |     |      |
| $TSD_{HYST}$             | TSD Hysteresis                                     |                                                   |       | 10    |     | С    |



# REGULATOR CHARACTERISTICS

Electrical Characteristics.  $T_1 = -40C$  to 125C. VCC = 5V (unless otherwise noted)

| Symbol                   | Parameter                                | Condition                                                | Min                     | Тур                      | Max                     | Unit |
|--------------------------|------------------------------------------|----------------------------------------------------------|-------------------------|--------------------------|-------------------------|------|
| witch Mode Regi          | ulator: L=470nH and C=10uF               |                                                          |                         |                          |                         |      |
| $V_{ m OUT\text{-}PWM}$  | Output Voltage Tolerance in Mode         | Output Voltage Tolerance in Mode                         |                         | V <sub>OUT</sub>         | V <sub>OUT</sub> + 2%   | V    |
| $R_{DSON}$               | High Side Switch On Resistance           | $I_{VSW} = -1A$ (Note 1)                                 |                         | 110                      |                         | mΩ   |
| NDSON                    | Low Side Switch On Resistance            | $I_{VSW} = 1A \text{ (Note 1)}$                          |                         | 75                       |                         | mΩ   |
| $I_{OUT}$                | Output Current                           | TS33001<br>TS33002                                       |                         |                          | 1<br>2                  | A    |
| I <sub>OCDHS</sub>       | Over Current Detect HS                   | TS33001<br>TS33002                                       |                         | 1.7<br>2.7               |                         | A    |
| I <sub>OCDLS</sub>       | Over Current Detect LS                   | TS33001<br>TS33002                                       | TS33001                 |                          |                         | A    |
| V <sub>OUT-LINE</sub>    | Output Line Regulation                   | VCC = 2.5V  to  5V,<br>$V_{OUT} = 1.8V, I_{LOAD} = 1A$   | *                       |                          | 10                      | mV   |
| V <sub>OUT-LOAD</sub>    | Output Load Regulation                   | $I_{LOAD} = 10$ mA to 1A,<br>VCC = 5V, $V_{OUT} = 3.3$ V | V <sub>OUT</sub> - 0.5% | V <sub>OUT</sub>         | V <sub>OUT</sub> + 0.5% | V    |
| $FB_{TH}$                | Feedback Reference                       | FB Switch Point                                          |                         | 0.6                      |                         | V    |
| $FB_{TH-TOL}$            | Feedback Reference Tolerance             |                                                          | -1.5                    |                          | 1.5                     | %    |
| $I_{\mathrm{FB}}$        | Feedback Input Current                   |                                                          |                         | 100nA                    |                         | nA   |
| $T_{SS}$                 | Softstart Ramp Time                      |                                                          |                         | 500                      |                         | Us   |
| $V_{\text{OUT-PG}}$      | V <sub>OUT</sub> Power Good Threshold    |                                                          |                         | 85%<br>V <sub>OUT</sub>  |                         |      |
| V <sub>OUT-PG_HYST</sub> | V <sub>OUT</sub> Power Good Hysteresis   |                                                          |                         | 2%<br>V <sub>OUT</sub>   |                         |      |
| V <sub>OUT-OV</sub>      | V <sub>OUT</sub> Over Voltage Threshold  |                                                          |                         | 106%<br>V <sub>OUT</sub> |                         |      |
| V <sub>OUT-OV_HYST</sub> | V <sub>OUT</sub> Over Voltage Hysteresis |                                                          |                         | 2%<br>V <sub>OUT</sub>   |                         |      |

Note 1: R<sub>DSON</sub> is characterized at 1A and tested at lower current in production.



# **FUNCTIONAL DESCRIPTION**

This voltage-mode Point of Load (POL) synchronous step-down power supply product can be used in the consumer, industrial, and automotive market segments. It includes flexibility to be used for a wide range of output voltages and is optimized for high efficiency power conversion with low  $R_{DSON}$  integrated synchronous switches. A 5MHz internal switching frequency facilitates low cost LC filter combinations and improved transient response. Additionally, the fixed output version, with integrated Power on Reset and Fault circuitry enables a minimal external component count to provide a complete power supply solution for a variety of applications.

## DETAILED PIN DESCRIPTION

#### Unregulated input, VCC

This terminal is the unregulated input voltage source for the IC. It is recommended that a 22uF bypass capacitor be placed close as possible to the VCC pins for best performance. Since this is the main supply for the IC, good layout practices need to be followed for this connection.

#### Feedback, FB

This is the voltage feedback input terminal for the adjustable version. For the fixed mode versions, this pin should be left floating and not connected.

The connection on the PCB should be kept as short as possible from the feedback resistors, kept away from the VSW connections or other switching/high frequency nodes, and should not be shared with any other connection. This should minimize stray coupling, reduce noise injection, and minimize voltage shift cause by output load.

To choose the resistors for the adjustable version, use the following equation:

 $V_{OUT} = 0.6 (1 + R_{TOP}/R_{BOT})$ 

For stability, RTOP should be 270K Ohms to 330K Ohms.

#### Output Voltage Sense, Vout Sense

This is the input terminal for the voltage output feedback and is needed for both adjustable and fixed voltage versions. This should be connected to the main output capacitor, and the same good layout practices should be followed as for the FB connection. Keep this line as short as possible, keep it away from the VSW and other switching or high frequency traces, and do not share this connection with any other connection on the PCB.

#### Switching output, VSW

This is the switching node of the regulator. It should be connected directly to the 0.47uH inductor with a wide, short trace. It is switching between VCC and PGND at the switching frequency.

#### Ground, GND

This ground is used for the majority of the device including the analog reference, control loop, and other circuits.

#### **Power Ground, PGND**

This is a separate ground connection used for the low side synchronous FET to isolate switching noise from the rest of the device.

#### **Enable, EN**

This is an input terminal to activate the entire device. This will enable the internal reference, oscillator, TSD, etc, and allow the fault detection circuitry to work correctly. Notice that the EN needs to low for the part to exhibit 5uA quiescent current. The input threshold is TTL/CMOS compatible and has a 4 Megaohm internal pull-up to ensure a stable state if the pin is disconnected.



#### Power Good Output, PG

This is an open drain, active high output. The switched mode output voltage is monitored and the PG line will remain low until the output voltage reaches the  $V_{\text{OUT-UV}}$  threshold, approximately 85% of the final regulation output. Once the internal comparator detects the output voltage is above the desired threshold, an internal 10mSec delay timer is activated and the PG line is de-asserted to high when this delay timer expires. In the event the output voltage decreases below  $V_{\text{OUT-UV}}$ , the PG line will be asserted low immediately and remain low until the output rises above  $V_{\text{OUT-UV}}$  and the delay timer times out again. If EN is pulled low, the VCC input undervoltage trips, or Thermal Shutdown is reached, the PG pin will immediately be pulled low.

### nLow Power Mode Output, nLP

This is an input to force the PWM mode when light load is on the output. The PFM low power mode has higher output voltage ripple, which is some applications may be unacceptable. If low ripple is needed on the output this pin can be tied to VCC input, or switched above 2.2V during operation to force the device into normal PWM mode.

## INTERNAL PROTECTION DETAILS

#### **Internal Current Limit**

Current limit is always active when the regulator is enabled. High side current limit will shorten the high side on time and tri-state the high side. Additionally, low side current limit will protect the low side FET and turn off the switch if current limit is sensed on the low side switch. Since the output is fully synchronous, the current limit is protected on the low side in both the positive and negative direction.

#### **Soft Start**

Soft start ensures current limit does not prevent regulator startup and minimize overshoot at startup. The typical startup time is 925us. These values do not change with output voltage, current limit settings, or adjustable/fixed mode. The soft start is re-triggered with the any rising edge that enables the regulator, including the EN input pins, thermal shutdown, VCC Undervoltage, or a VCC Power cycle.

### **Thermal Shutdown**

If the temperature of the die exceeds 170C, the VSW outputs will tri-state to protect the device from damage. The PG and all other protection circuitry will stay active to inform the system of the failure mode. Once the device cools to 160C, the device will attempt to start up again, following the normal soft start sequence with 10ms delay on PG. If the device reaches 170C, the shutdown/restart sequence will repeat.

#### **Output Overvoltage**

If the output of the regulator exceeds 106% of the regulation voltage, the VSW outputs will tri-state to protect the device from damage. This check occurs at the start of each switching cycle. If it occurs during the middle of a cycle, the switching for that cycle will complete, and the VSW outputs will tri-state at the beginning of the next cycle.

## **VCC Under-Voltage Lockout**

The device is held in the off state until VCC reaches 2.2V. There is a 200mV hysteresis on this input, which requires the input to fall below 2V before the device will disable.

## PERFORMANCE RESULTS

Startup Plots - TBD
Switching Plots -TBD
Load Transient Plots - TBD
Line Transient Plots - TBD
Efficiency Plots - TBD
OSC frequency across temp -TBD
Output voltage across temp -TBD
Line Regulation - TBD
Load Regulation - TBD



## EXTERNAL COMPONENT SELECTION

The internal compensation is optimized for a 10uF output capacitor and a 0.47uH inductor. To keep the output ripple low, a low ESR (less than 20mOhm) ceramic is recommended. For optimal over-current protection, inductor should be able to handle the 2.5A for the 2A version and 1.5A for the 1A version without saturation.

## LAYOUT GUIDELINES

TBD

# RECOMMENDED COMPONENTS / DESIGN EXAMPLE

TBD



# PACKAGE MECHANICAL DRAWINGS (all dimensions in mm)



| l l                    | MILLIMETERS |          |          |      |  |  |
|------------------------|-------------|----------|----------|------|--|--|
| Dimensions Li          | MIN         | NOM      | MAX      |      |  |  |
| Number of Pins         | N           | 16       |          |      |  |  |
| Pitch                  | e           |          | 0.50 BSC |      |  |  |
| Overall Height         | Α           | 0.80     | 0.90     | 1.00 |  |  |
| Standoff               | A1          | 0.00     | 0.02     | 0.05 |  |  |
| Contact Thickness      |             | 0.20 REF |          |      |  |  |
| Overall Length         |             | 3.00 BSC |          |      |  |  |
| Exposed Pad Width      |             | 1.55     | 1.70     | 1.80 |  |  |
| Overall Width          |             | 3.00 BSC |          |      |  |  |
| Exposed Pad Length     |             | 1.55     | 1.70     | 1.80 |  |  |
| Contact Width          |             | 0.20     | 0.25     | 0.30 |  |  |
| Contact Length         |             | 0.20     | 0.30     | 0.40 |  |  |
| Contact-to-Exposed Pad |             | 0.20     | -        | -    |  |  |

## RECOMMEDED PCB LAND PATTERN



#### **DIMENSIONS IN MILLIMETERS**

|                            | MILLIMETERS |          |      |      |  |
|----------------------------|-------------|----------|------|------|--|
| Dimension Limits           |             | MIN      | NOM  | MAX  |  |
| Contact Pitch              |             | 0.50 BSC |      |      |  |
| Optional Center Pad Width  | W2          | ı        | 1    | 1.70 |  |
| Optional Center Pad Length |             | -        | -    | 1.70 |  |
| Contact Pad Spacing        |             | ı        | 3.00 | ı    |  |
| Contact Pad Spacing        |             | ı        | 3.00 | 1    |  |
| Contact Pad Width (X16)    |             | 1        | 1    | 0.35 |  |
| Contact Pad Length (X16)   |             | -        | -    | 0.65 |  |
| Distance Between Pads      |             | 0.15     | -    | -    |  |

#### Notes:

Dimensions and tolerances per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact values shown without tolerances. REF: Reference Dimension, usually without tolerance, for information only.



#### **Legal Notices**

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. "Typical" parameters which may be provided in Triune Systems data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for your application by your technical experts. TRIUNE SYSTEMS MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Triune Systems disclaims all liability arising from this information and its use. Triune System products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Triune Systems product could create a situation where personal injury or death may occur. Should the Buyer purchase or use Triune Systems products for any such unintended or unauthorized application, the Buyer shall indemnify and hold Triune Systems, and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Triune Systems was negligent regarding the design or manufacture of the part. No licenses are conveyed, implicitly or otherwise, under any Triune Systems intellectual property rights.

#### **Trademarks**

The Triune Systems® name and logo, MPPT-lite™, and nanoSmart® are trademarks of Triune Systems, LLC. in the U.S.A..

All other trademarks mentioned herein are property of their respective companies.

© 2012 Triune Systems, LLC. All Rights Reserved.